# ECE 210 - Combinational Logic Design

# Lab 2

David Lenfesty

Radomir Wasowski

lenfesty@ualberta.ca

wasowski@ualberta.ca

2018-10-24

# Contents

| 1 | Abstract       | 1 |
|---|----------------|---|
| 2 | Introduction   | 1 |
| 3 | Design Section | 1 |
| 4 | Procedure      | 2 |
| 5 | Results        | 3 |
| 6 | Discussion     | 3 |
| 7 | Conclusion     | 3 |

#### 1 Abstract

Various logic circuit designs can be combined together to create functional applications.

Multiplexers and demultiplexers can be used to route specific incoming signals to a specified destination. In this lab a simulated digital signal from three different receivers was routed towards one of three "engineers".

As well, logical elements can be used to design a simplistic access control system. In this lab such a circuit was designed and tested on an FPGA.

#### 2 Introduction

The purpose of this lab was to design a simple Multiplexer and Demultiplexer circuit, as well as to design a circuit to control access to a lab.

In order to validate the Multiplexer/Demultiplexer circuit, a useful circuit was designed using Xilinx Vivado software, and this circuit was simulated against the required inputs.

In order to test the Lab Access Control circuit, the circuit was again designed using Xilinx Vivado, and simulated against required inputs. However, for this section, the design was also uploaded to a physical board where various inputs could be physically tested and validated.

### 3 Design Section

In order to design the following circuits, the Xilinx Vivado software was used to write VHDL that described the logic circuit.

MUX / DEMUX Circuit In order to implement a simple multiplexing and demultiplexing system, the following circuit had to be implemented using VHDL.



Lab Access Control Circuit

## 4 Procedure

We typed things

Part 1 Simu

Part 2

## 5 Results

Lights flashed

Part 1

Part 2

#### 6 Discussion

Dogs are better than cats. End of discussion

### 7 Conclusion

Blinkies are cool.



Figure 1: Part 1 Simulation.