# MOSFET - Power, N-Channel, Logic Level, DPAK/IPAK 12 A, 60 V

Designed for low voltage, high speed switching applications in power supplies, converters and power motor controls and bridge circuits.

#### **Features**

- Lower R<sub>DS(on)</sub>
- Lower V<sub>DS(on)</sub>
- Tighter V<sub>SD</sub> Specification
- Lower Diode Reverse Recovery Time
- Lower Reverse Recovery Stored Charge
- NTDV and STDV Prefixes for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### **Typical Applications**

- Power Supplies
- Converters
- Power Motor Controls
- Bridge Circuits

### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                                                                                                | Symbol                                                               | Value                    | Unit                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------|---------------------|
| Drain-to-Source Voltage                                                                                                                                                                                               | $V_{DSS}$                                                            | 60                       | Vdc                 |
| Drain-to-Gate Voltage ( $R_{GS}$ = 10 $M\Omega$ )                                                                                                                                                                     | $V_{DGR}$                                                            | 60                       | Vdc                 |
| Gate-to-Source Voltage, Continuous - Non-Repetitive (t <sub>p</sub> ≤10 ms)                                                                                                                                           | V <sub>GS</sub><br>V <sub>GS</sub>                                   | ±15<br>±20               | Vdc                 |
| Drain Current  - Continuous @ $T_A = 25^{\circ}C$ - Continuous @ $T_A = 100^{\circ}C$ - Single Pulse ( $t_p \le 10 \ \mu s$ )                                                                                         | I <sub>D</sub><br>I <sub>D</sub><br>I <sub>DM</sub>                  | 12<br>10<br>45           | Adc<br>Apk          |
| Total Power Dissipation @ T <sub>A</sub> = 25°C Derate above 25°C Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 1) Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 2)                                   | P <sub>D</sub>                                                       | 48<br>0.32<br>2.1<br>1.5 | W<br>W/°C<br>W<br>W |
| Operating and Storage Temperature Range                                                                                                                                                                               | T <sub>J</sub> , T <sub>stg</sub>                                    | -55 to<br>+175           | °C                  |
| Single Pulse Drain-to-Source Avalanche<br>Energy – Starting $T_J = 25^{\circ}C$<br>( $V_{DD} = 25 \text{ Vdc}, V_{GS} = 5.0 \text{ Vdc}, L = 1.0 \text{ mH}$<br>$I_{L(pk)} = 11 \text{ A}, V_{DS} = 60 \text{ Vdc}$ ) | E <sub>AS</sub>                                                      | 61                       | mJ                  |
| Thermal Resistance, - Junction-to-Case - Junction-to-Ambient (Note 1) - Junction-to-Ambient (Note 2)                                                                                                                  | $egin{array}{l} R_{	hetaJC} \ R_{	hetaJA} \ R_{	hetaJA} \end{array}$ | 3.13<br>71.4<br>100      | °C/W                |
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds                                                                                                                                        | TL                                                                   | 260                      | °C                  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

 When surface mounted to an FR4 board using 1" pad size, (Cu Area 1.127 in<sup>2</sup>).



#### ON Semiconductor®

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 60 V                 | 104 mΩ                  | 12 A               |







DPAK CASE 369C STYLE 2

IPAK CASE 369D STYLE 2

# MARKING DIAGRAMS & PIN ASSIGNMENTS





A = Assembly Location\*

55L104 = Device Code Y = Year WW = Work Week G = Pb-Free Package

\* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.

| 2. | When surface mounted to an FR4 board using the minimum recommended pad size, (Cu Area 0.412 in <sup>2</sup> ). |
|----|----------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |
|    |                                                                                                                |

### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25$ °C unless otherwise noted)

| Chai                                                                                                                                                           | Symbol                                                                                                                                           | Min                  | Тур     | Max          | Unit      |              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|--------------|-----------|--------------|
| OFF CHARACTERISTICS                                                                                                                                            |                                                                                                                                                  |                      |         |              |           |              |
| Drain-to-Source Breakdown Voltage (Note 3) $(V_{GS} = 0 \ Vdc, \ I_D = 250 \ \mu Adc)$ Temperature Coefficient (Positive)                                      |                                                                                                                                                  | V <sub>(BR)DSS</sub> | 60<br>- | 70<br>62.9   | _<br>_    | Vdc<br>mV/°C |
| Zero Gate Voltage Drain Current $(V_{DS} = 60 \text{ Vdc}, V_{GS} = 0 \text{ Vdc})$ $(V_{DS} = 60 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_{J} = 0 \text{ Vdc})$ | 150°C)                                                                                                                                           | I <sub>DSS</sub>     | _<br>_  | -<br>-       | 1.0<br>10 | μAdc         |
| Gate-Body Leakage Current (V <sub>GS</sub> =                                                                                                                   | ±15 Vdc, V <sub>DS</sub> = 0 Vdc)                                                                                                                | $I_{GSS}$            | -       | -            | ±100      | nAdc         |
| ON CHARACTERISTICS (Note 3)                                                                                                                                    |                                                                                                                                                  |                      |         |              |           |              |
| Gate Threshold Voltage (Note 3) $(V_{DS} = V_{GS}, I_D = 250 \mu Adc)$<br>Threshold Temperature Coefficient (                                                  | <b>5</b> ,                                                                                                                                       | V <sub>GS(th)</sub>  | 1.0     | 1.6<br>4.2   | 2.0       | Vdc<br>mV/°C |
| Static Drain-to-Source On-Resistar ( $V_{GS} = 5.0 \text{ Vdc}$ , $I_D = 6.0 \text{ Adc}$ )                                                                    | nce (Note 3)                                                                                                                                     | R <sub>DS(on)</sub>  | -       | 89           | 104       | mΩ           |
| Static Drain-to-Source On-Voltage (Note 3)<br>( $V_{GS} = 5.0$ Vdc, $I_D = 12$ Adc)<br>( $V_{GS} = 5.0$ Vdc, $I_D = 6.0$ Adc, $T_J = 150^{\circ}$ C)           |                                                                                                                                                  | V <sub>DS(on)</sub>  | _<br>_  | 0.98<br>0.86 | 1.50      | Vdc          |
| Forward Transconductance (Note 3) (V <sub>DS</sub> = 8.0 Vdc, I <sub>D</sub> = 6.0 Adc)                                                                        |                                                                                                                                                  | 9FS                  | -       | 9.1          | -         | mhos         |
| DYNAMIC CHARACTERISTICS                                                                                                                                        |                                                                                                                                                  |                      |         |              |           |              |
| Input Capacitance                                                                                                                                              |                                                                                                                                                  | C <sub>iss</sub>     | -       | 316          | 440       | pF           |
| Output Capacitance                                                                                                                                             | $(V_{DS} = 25 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, f = 1.0 \text{ MHz})$                                                                         | C <sub>oss</sub>     | -       | 105          | 150       |              |
| Transfer Capacitance                                                                                                                                           | 1 = 1.5 Nii 12)                                                                                                                                  | C <sub>rss</sub>     | -       | 35           | 70        | 1            |
| SWITCHING CHARACTERISTICS (N                                                                                                                                   | ote 4)                                                                                                                                           |                      | •       | •            | •         | •            |
| Turn-On Delay Time                                                                                                                                             |                                                                                                                                                  | t <sub>d(on)</sub>   | -       | 9.2          | 20        | ns           |
| Rise Time                                                                                                                                                      | (V <sub>DD</sub> = 30 Vdc, I <sub>D</sub> = 12 Adc,                                                                                              | t <sub>r</sub>       | -       | 104          | 210       |              |
| Turn-Off Delay Time                                                                                                                                            | $V_{GS} = 5.0 \text{ Vdc}, R_G = 9.1 \Omega) \text{ (Note 3)}$                                                                                   | t <sub>d(off)</sub>  | -       | 19           | 40        |              |
| Fall Time                                                                                                                                                      |                                                                                                                                                  | t <sub>f</sub>       | -       | 40.5         | 80        |              |
| Gate Charge                                                                                                                                                    | 0/ 49.\/do.   12.4do                                                                                                                             | $Q_T$                | -       | 7.4          | 20        | nC           |
|                                                                                                                                                                | $(V_{DS} = 48 \text{ Vdc}, I_D = 12 \text{ Adc}, V_{GS} = 5.0 \text{ Vdc}) \text{ (Note 3)}$                                                     | Q <sub>1</sub>       | -       | 2.0          | -         |              |
|                                                                                                                                                                | 100 111 111, (1111 1)                                                                                                                            | $Q_2$                | -       | 4.0          | _         |              |
| SOURCE-DRAIN DIODE CHARACT                                                                                                                                     |                                                                                                                                                  |                      |         |              |           |              |
| Forward On-Voltage                                                                                                                                             | $(I_S = 12 \text{ Adc}, V_{GS} = 0 \text{ Vdc}) \text{ (Note 3)}$<br>$(I_S = 12 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, T_J = 150^{\circ}\text{C})$ | $V_{SD}$             | -       | 0.95<br>0.82 | 1.2<br>-  | Vdc          |
| Reverse Recovery Time                                                                                                                                          | (L. 40 Adv. V. 0 V.)                                                                                                                             | t <sub>rr</sub>      | -       | 35           | -         | ns           |
|                                                                                                                                                                | $(I_S = 12 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, \\ dI_S/dt = 100 \text{ A/}\mu\text{s}) \text{ (Note 3)}$                                        | ta                   | -       | 21           | -         |              |
|                                                                                                                                                                | αιζίαι – 100 / γμοί (14010 0)                                                                                                                    | t <sub>b</sub>       | -       | 14           | _         |              |
| Reverse Recovery Stored Charge                                                                                                                                 |                                                                                                                                                  | Q <sub>RR</sub>      | -       | 0.04         | -         | μС           |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: Pulse Width ≤ 300 µs, Duty Cycle ≤ 2%.

4. Switching characteristics are independent of operating junction temperatures.

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance versus Gate-to-Source Voltage



Figure 4. On-Resistance versus Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current versus Voltage

#### **POWER MOSFET SWITCHING**

Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals ( $\Delta t$ ) are determined by how fast the FET input capacitance can be charged by current from the generator.

The published capacitance data is difficult to use for calculating rise and fall because drain–gate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current  $(I_{G(AV)})$  can be made from a rudimentary analysis of the drive circuit so that

$$t = Q/I_{G(AV)}$$

During the rise and fall time interval when switching a resistive load,  $V_{GS}$  remains virtually constant at a level known as the plateau voltage,  $V_{SGP}$  Therefore, rise and fall times may be approximated by the following:

$$t_r = Q_2 x R_G/(V_{GG} - V_{GSP})$$
  
$$t_f = Q_2 x R_G/V_{GSP}$$

where

 $V_{GG}$  = the gate drive voltage, which varies from zero to  $V_{GG}$  $R_G$  = the gate drive resistance

and Q<sub>2</sub> and V<sub>GSP</sub> are read from the gate charge curve.

During the turn-on and turn-off delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are:

$$\begin{split} t_{d(on)} &= R_G \ C_{iss} \ In \left[ V_{GG} / (V_{GG} - V_{GSP}) \right] \\ t_{d(off)} &= R_G \ C_{iss} \ In \left( V_{GG} / V_{GSP} \right) \end{split}$$

The capacitance ( $C_{iss}$ ) is read from the capacitance curve at a voltage corresponding to the off-state condition when calculating  $t_{d(on)}$  and is read at a voltage corresponding to the on-state when calculating  $t_{d(off)}$ .

At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified.

The resistive switching time variation versus gate resistance (Figure 9) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses.



GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 7. Capacitance Variation





Figure 8. Gate-To-Source and Drain-To-Source Voltage versus Total Charge

Figure 9. Resistive Switching Time Variation versus Gate Resistance

#### DRAIN-TO-SOURCE DIODE CHARACTERISTICS



Figure 10. Diode Forward Voltage versus Current

#### SAFE OPERATING AREA

The Forward Biased Safe Operating Area curves define the maximum simultaneous drain-to-source voltage and drain current that a transistor can handle safely when it is forward biased. Curves are based upon maximum peak junction temperature and a case temperature (T<sub>C</sub>) of 25°C. Peak repetitive pulsed power limits are determined by using the thermal response data in conjunction with the procedures discussed in AN569, "Transient Thermal Resistance – General Data and Its Use."

Switching between the off-state and the on-state may traverse any load line provided neither rated peak current ( $I_{DM}$ ) nor rated voltage ( $V_{DSS}$ ) is exceeded and the transition time ( $t_r$ , $t_f$ ) do not exceed 10  $\mu$ s. In addition the total power averaged over a complete switching cycle must not exceed ( $T_{J(MAX)} - T_C$ )/( $R_{\theta JC}$ ).

A Power MOSFET designated E-FET can be safely used in switching circuits with unclamped inductive loads. For reliable operation, the stored energy from circuit inductance dissipated in the transistor while in avalanche must be less than the rated limit and adjusted for operating conditions differing from those specified. Although industry practice is to rate in terms of energy, avalanche energy capability is not a constant. The energy rating decreases non–linearly with an increase of peak current in avalanche and peak junction temperature.

Although many E–FETs can withstand the stress of drain–to–source avalanche at currents up to rated pulsed current ( $I_{DM}$ ), the energy rating is specified at rated continuous current ( $I_{D}$ ), in accordance with industry custom. The energy rating must be derated for temperature as shown in the accompanying graph (Figure 12). Maximum energy at currents below rated continuous  $I_{D}$  can safely be assumed to equal the values indicated.

#### SAFE OPERATING AREA



Figure 11. Maximum Rated Forward Biased Safe Operating Area

Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature



Figure 13. Thermal Response



Figure 14. Diode Reverse Recovery Waveform

#### **ORDERING INFORMATION**

| Device           | Package           | Shipping <sup>†</sup> |
|------------------|-------------------|-----------------------|
| NTD3055L104G     | DPAK<br>(Pb-Free) | 75 Units / Rail       |
| NTD3055L104-1G   | IPAK<br>(Pb-Free) | 75 Units / Rail       |
| NTD3055L104T4G   | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| NTDV3055L104-1G  | IPAK<br>(Pb-Free) | 75 Units / Rail       |
| NTDV3055L104T4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| STDV3055L104T4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*NTDV and STDV Prefixes for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101

Qualified and PPAP Capable.

## **MECHANICAL CASE OUTLINE**





**DATE 15 DEC 2010** 





#### NOTES:

- DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.

|     | INC       | HES   | MILLIN | IETERS |
|-----|-----------|-------|--------|--------|
| DIM | MIN       | MAX   | MIN    | MAX    |
| Α   | 0.235     | 0.245 | 5.97   | 6.35   |
| В   | 0.250     | 0.265 | 6.35   | 6.73   |
| С   | 0.086     | 0.094 | 2.19   | 2.38   |
| D   | 0.027     | 0.035 | 0.69   | 0.88   |
| E   | 0.018     | 0.023 | 0.46   | 0.58   |
| F   | 0.037     | 0.045 | 0.94   | 1.14   |
| G   | 0.090 BSC |       | 2.29   | BSC    |
| Н   | 0.034     | 0.040 | 0.87   | 1.01   |
| J   | 0.018     | 0.023 | 0.46   | 0.58   |
| K   | 0.350     | 0.380 | 8.89   | 9.65   |
| R   | 0.180     | 0.215 | 4.45   | 5.45   |
| S   | 0.025     | 0.040 | 0.63   | 1.01   |
| ٧   | 0.035     | 0.050 | 0.89   | 1.27   |
| Z   | 0.155     |       | 3.93   |        |

#### **MARKING DIAGRAMS**

STYLE 1: PIN 1. BASE 2. COLLECTOR **EMITTER** 3 COLLECTOR STYLE 6: PIN 1. MT1 2. MT2 3. GATE STYLE 5: PIN 1. GATE

2. ANODE 3. CATHODE

ANODE

STYLE 2: PIN 1. GATE 2. DRAIN SOURCE 3 4. DRAIN

MT2

4. CATHODE STYLE 7: PIN 1. GATE 2. COLLECTOR

STYLE 3: PIN 1. ANODE

3. EMITTER COLLECTOR

2. CATHODE

3 ANODE

STYLE 4: PIN 1. CATHODE

 ANODE
 GATE 4. ANODE





xxxxxxxxx = Device Code Α = Assembly Location IL = Wafer Lot Υ = Year WW = Work Week

| DOCUMENT NUMBER: 98AON10528D Electronic versions are uncontrolled except when accessed directly from the Document Repositive Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                        | , ,    |             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------|-------------|
| DESCRIPTION:                                                                                                                                                                                                 | IPAK (DPAK INSERTION M | IOUNT) | PAGE 1 OF 1 |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

**DETAIL A** ROTATED 90° CW

### **DPAK (SINGLE GAUGE)** CASE 369C ISSUE F

**DATE 21 JUL 2015** 

- IOTES. 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-

- MENSIONS b3, L3 and Z.

  Jimensions b And E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.

  MENSIONS D AND E ARE DETERMINED AT THE
- OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM
- 7. OPTIONAL MOLD FEATURE.

|     | INCHES |       | MILLIM   | IETERS |
|-----|--------|-------|----------|--------|
| DIM | MIN    | MAX   | MIN      | MAX    |
| Α   | 0.086  | 0.094 | 2.18     | 2.38   |
| A1  | 0.000  | 0.005 | 0.00     | 0.13   |
| b   | 0.025  | 0.035 | 0.63     | 0.89   |
| b2  | 0.028  | 0.045 | 0.72     | 1.14   |
| b3  | 0.180  | 0.215 | 4.57     | 5.46   |
| С   | 0.018  | 0.024 | 0.46     | 0.61   |
| c2  | 0.018  | 0.024 | 0.46     | 0.61   |
| D   | 0.235  | 0.245 | 5.97     | 6.22   |
| E   | 0.250  | 0.265 | 6.35     | 6.73   |
| е   | 0.090  | BSC   | 2.29     | BSC    |
| Н   | 0.370  | 0.410 | 9.40     | 10.41  |
| L   | 0.055  | 0.070 | 1.40     | 1.78   |
| L1  | 0.114  | REF   | 2.90 REF |        |
| L2  | 0.020  | BSC   | 0.51     | BSC    |
| L3  | 0.035  | 0.050 | 0.89     | 1.27   |
| L4  |        | 0.040 |          | 1.01   |
| Z   | 0.155  |       | 3.93     |        |

#### **GENERIC MARKING DIAGRAM\***



XXXXXX = Device Code = Assembly Location Α

= Wafer Lot L Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

#### SCALE 1:1 Α В -h3 L3 Ζ Ո **DETAIL A** NOTE 7 **BOTTOM VIEW** C → b2 е SIDE VIEW ⊕ 0.005 (0.13) M C **TOP VIEW** Z Ħ L2 GAUGE C SEATING PLANE **BOTTOM VIEW A1** ALTERNATE CONSTRUCTIONS

| STYLE 1:<br>PIN 1. BASE<br>2. COLLE<br>3. EMITTI<br>4. COLLE | ER 3. SO                                                  | AIN 2. CAT<br>JRCE 3. ANG | HODE 2. ANODE                                                            | STYLE 5:<br>E PIN 1. GATE<br>2. ANODE<br>3. CATHODE<br>4. ANODE |
|--------------------------------------------------------------|-----------------------------------------------------------|---------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------|
| STYLE 6:<br>PIN 1. MT1<br>2. MT2<br>3. GATE<br>4. MT2        | STYLE 7: PIN 1. GATE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | 3. ANODE                  | STYLE 9:<br>PIN 1. ANODE<br>2. CATHODE<br>3. RESISTOR ADJU<br>4. CATHODE | STYLE 10: PIN 1. CATHODE 2. ANODE UST 3. CATHODE 4. ANODE       |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON10527D                     | Electronic versions are uncontrolle                                  |             |
|------------------|---------------------------------|----------------------------------------------------------------------|-------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD       | accessed directly from the Document versions are uncontrolled except | , ,         |
| NEW STANDARD:    | REF TO JEDEC TO-252             | "CONTROLLED COPY" in red.                                            |             |
| DESCRIPTION:     | DPAK SINGLE GAUGE SURFACE MOUNT |                                                                      | PAGE 1 OF 2 |



| DOCUMENT   | NUMBER: |
|------------|---------|
| 98AON10527 | 7D      |

PAGE 2 OF 2

| ISSUE | REVISION                                                                                                                               | DATE        |  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| 0     | RELEASED FOR PRODUCTION. REQ. BY L. GAN                                                                                                | 24 SEP 2001 |  |  |
| Α     | ADDED STYLE 8. REQ. BY S. ALLEN.                                                                                                       | 06 AUG 2008 |  |  |
| В     | ADDED STYLE 9. REQ. BY D. WARNER.                                                                                                      | 16 JAN 2009 |  |  |
| С     | ADDED STYLE 10. REQ. BY S. ALLEN.                                                                                                      | 09 JUN 2009 |  |  |
| D     | RELABELED DRAWING TO JEDEC STANDARDS. ADDED SIDE VIEW DETAIL A. CORRECTED MARKING INFORMATION. REQ. BY D. TRUHITTE.                    | 29 JUN 2010 |  |  |
| E     | ADDED ALTERNATE CONSTRUCTION BOTTOM VIEW. MODIFIED DIMENSIONS b2 AND L1. CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY I. CAMBALIZA. | 06 FEB 2014 |  |  |
| F     | ADDED SECOND ALTERNATE CONSTRUCTION BOTTOM VIEW. REQ. BY K. MUSTAFA.                                                                   | 21 JUL 2015 |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |
|       |                                                                                                                                        |             |  |  |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative