

# LatticeMico32 Processor Reference Manual

Lattice Semiconductor Corporation 5555 NE Moore Court Hillsboro, OR 97124 (503) 268-8000

December 2011

#### Copyright

Copyright © 2011 Lattice Semiconductor Corporation.

This document may not, in whole or part, be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form without prior written consent from Lattice Semiconductor Corporation.

#### **Trademarks**

Lattice Semiconductor Corporation, L Lattice Semiconductor Corporation (logo), L (stylized), L (design), Lattice (design), LSC, CleanClock, E<sup>2</sup>CMOS, Extreme Performance, FlashBAK, FlexiClock, flexiFlash, flexiMAC, flexiPCS, FreedomChip, GAL, GDX, Generic Array Logic, HDL Explorer, IPexpress, ISP, ispATE, ispClock, ispDOWNLOAD, ispGAL, ispGDS, ispGDX, ispGDXV, ispGDX2, ispGENERATOR, ispJTAG, ispLEVER, ispLeverCORE, ispLSI, ispMACH, ispPAC, ispTRACY, ispTURBO, ispVIRTUAL MACHINE, ispVM, ispXP, ispXPGA, ispXPLD, Lattice Diamond, LatticeCORE, LatticeEC, LatticeECP, LatticeECP-DSP, LatticeECP2, LatticeECP2M, LatticeECP3, LatticeMico, LatticeMico8, LatticeMico32, LatticeSC, LatticeSCM, LatticeXP, LatticeXP2, MACH, MachXO, MachXO2, MACO, ORCA, PAC, PAC-Designer, PAL, Performance Analyst, Platform Manager, ProcessorPM, PURESPEED, Reveal, Silicon Forest, Speedlocked, Speed Locking, SuperBIG, SuperCOOL, SuperFAST, SuperWIDE, sysCLOCK, sysCONFIG, sysDSP, sysHSI, sysI/O, sysMEM, The Simple Machine for Complex Design, TraceID, TransFR, UltraMOS, and specific product designations are either registered trademarks or trademarks of Lattice Semiconductor Corporation or its subsidiaries in the United States and/or other countries. ISP, Bringing the Best Together, and More of the Best are service marks of Lattice Semiconductor Corporation.

Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

#### **Disclaimers**

NO WARRANTIES: THE INFORMATION PROVIDED IN THIS DOCUMENT IS "AS IS" WITHOUT ANY EXPRESS OR IMPLIED WARRANTY OF ANY KIND INCLUDING WARRANTIES OF ACCURACY, COMPLETENESS, MERCHANTABILITY, NONINFRINGEMENT OF INTELLECTUAL PROPERTY, OR FITNESS FOR ANY PARTICULAR PURPOSE. IN NO EVENT WILL LATTICE SEMICONDUCTOR CORPORATION (LSC) OR ITS SUPPLIERS BE LIABLE FOR ANY DAMAGES WHATSOEVER (WHETHER DIRECT, INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL, INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OF OR INABILITY TO USE THE INFORMATION PROVIDED IN THIS DOCUMENT, EVEN IF LSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. BECAUSE SOME JURISDICTIONS PROHIBIT THE EXCLUSION OR LIMITATION OF CERTAIN LIABILITY, SOME OF THE ABOVE LIMITATIONS MAY NOT APPLY TO YOU.

LSC may make changes to these materials, specifications, or information, or to the products described herein, at any time without notice. LSC makes no commitment to update this documentation. LSC reserves the right to discontinue any product or service without notice and assumes no obligation

to correct any errors contained herein or to advise any user of this document of any correction if such be made. LSC recommends its customers obtain the latest version of the relevant information to establish, before ordering, that the information being relied upon is current.

## **Type Conventions Used in This Document**

| Convention        | Meaning or Use                                                                                    |  |  |  |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Bold              | Items in the user interface that you select or click. Text that you type into the user interface. |  |  |  |  |  |  |  |
| <italic></italic> | Variables in commands, code syntax, and path names.                                               |  |  |  |  |  |  |  |
| Ctrl+L            | Press the two keys at the same time.                                                              |  |  |  |  |  |  |  |
| Courier           | Code examples. Messages, reports, and prompts from the software.                                  |  |  |  |  |  |  |  |
|                   | Omitted material in a line of code.                                                               |  |  |  |  |  |  |  |
|                   | Omitted lines in code and report examples.                                                        |  |  |  |  |  |  |  |
|                   |                                                                                                   |  |  |  |  |  |  |  |
| [ ]               | Optional items in syntax descriptions. In bus specifications, the brackets are required.          |  |  |  |  |  |  |  |
| ( )               | Grouped items in syntax descriptions.                                                             |  |  |  |  |  |  |  |
| { }               | Repeatable items in syntax descriptions.                                                          |  |  |  |  |  |  |  |
| I                 | A choice between items in syntax descriptions.                                                    |  |  |  |  |  |  |  |



# Contents

| Chapter 1 | LatticeMico32 Processor and Systems 1                                                                                                                                                               |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chapter 2 | Programmer's Model 5 Pipeline Architecture 5 Data Types 6 Register Architecture 7 General-Purpose Registers 7 Control and Status Registers 9                                                        |
|           | Memory Architecture 13 Address Space 13 Endianness 14 Address Alignment 15 Stack Layout 15 Caches 16 Inline Memories 18                                                                             |
|           | Exceptions 20 Exception Processing 21 Exception Handler Code 21 Nested Exceptions 25 Remapping the Exception Table 25 Reset Summary 26 Using Breakpoints 26 Using Watchpoints 27                    |
|           | Debug Architecture 27 DC – Debug Control 28 DEBA – Debug Exception Base Address 28 JTX – JTAG UART Transmit Register 29 JRX – JTAG UART Receive Register 29 BPn – Breakpoint 29 WPn – Watchpoint 30 |
|           | Instruction Set Categories 30                                                                                                                                                                       |

```
Arithmetic 30
               Logic 30
               Comparison 31
               Shift 31
               Data Transfer 31
               Program Flow Control 32
Chapter 3
            Configuring the LatticeMico32 Processor
                                                    33
            Configuration Options 33
            EBR Use 36
Chapter 4
            WISHBONE Interconnect Architecture
                                                 37
            Introduction to WISHBONE Interconnect 37
            WISHBONE Registered Feedback Mode 38
               CTI IO() 38
               BTE_IO() 39
            Component Signals 40
               Master Port and Signal Descriptions 41
               Slave Port and Signal Descriptions 42
            Arbitration Schemes 44
               Shared-Bus Arbitration 44
               Slave-Side Arbitration 44
            Instruction Set 47
Chapter 5
            Instruction Formats 47
            Opcode Look-Up Table 48
            Pseudo-Instructions 49
            Instruction Descriptions 49
               add 50
               addi 50
               and 51
               andhi 51
               andi 52
               b 52
               be 53
               bg 53
               bge 54
               bgeu 54
               bgu 55
               bi 55
               bne 56
               break 56
               bret 57
               call 57
               calli 58
               cmpe 58
               cmpei 59
               cmpg 59
               cmpgi 60
               cmpge 60
               cmpgei 61
```

cmpgeu 61 cmpgeui 62 cmpgu 62 cmpgui 63 cmpne 63 cmpnei 64 divu 64 eret 65 lb **65** lbu 66 lh **66** lhu **67** lw **67** modu 68 mul 69 muli 69 mv **70** mvhi 70 nor **71** nori **71** not **72** or **72** ori **73** orhi 73 rcsr 74 ret **74** sb **74** scall 75 sextb 75 sexth 76 sh 77 sl **77** sli 78 sr **78** sri **79** sru **79** srui 80 sub **80** sw **81** wcsr 81 xnor 82 xnori 82 xor **83** xori 83

Index 85



1

# LatticeMico32 Processor and Systems

As systems become more complex, there are a growing number of L\_2 and L\_3 protocols that continue to burden a local host processor. These tend to incrementally add processing requirements to the local processor, starving other critical functions of processor machine cycles. To alleviate the local host processor's processing requirements, embedded processors are being utilized to support the main processor in a distributed processing architecture. These embedded processors offer localized control, OA&M functionality, and statistics gathering and processing features, thereby saving the host processor many unnecessary clock cycles, which can be used for higher-level functions.

A soft processor provides added flexibility in the implementation of your design. Functionality that can be implemented in software rather than hardware allows much greater freedom in terms of the types of changes that can be made. With software-based processing, it is possible for the hardware logic to remain stable and functional upgrades can be made through software modification. Additionally, it is much quicker and simpler to implement functionality in software than it is to design it in hardware, leading to a reduced time to market.

The LatticeMico32™ is a configurable 32-bit soft processor core for Lattice Field Programmable Gate Array (FPGA) devices. By combining a 32-bit wide instruction set with 32 general-purpose registers, the LatticeMico32 provides the performance and flexibility suitable for a wide variety of markets, including communications, consumer, computer, medical, industrial, and automotive. With separate instruction and data buses, this Harvard architecture processor allows for single-cycle instruction execution as the instruction and data memories can be accessed simultaneously. Additionally, the LatticeMico32 uses a Reduced Instruction Set Computer (RISC) architecture, thereby providing a simpler instruction set and faster performance. As a result, the processor core consumes minimal device resources, while maintaining the

performance required for a broad application set. Some of the key features of this 32-bit processor include:

- RISC architecture
- 32-bit data path
- ◆ 32-bit instructions
- 32 general-purpose registers
- Up to 32 external interrupts
- Optional instruction cache
- Optional data cache
- Dual WISHBONE memory interfaces (instruction and data)

Figure 1 shows a block diagram of the LatticeMico32 processor core.

Figure 1: LatticeMico32 Block Diagram



To accelerate the development of processor systems, several optional peripheral components are available with the LatticeMico32 processor. Specifically, these components are connected to the processor through a WISHBONE bus interface, a royalty-free, public-domain specification. By using this open source bus interface, you can incorporate your own

WISHBONE components into your embedded designs. The components include:

- Memory controllers
  - Asynchronous SRAM
  - Double data rate (DDR)
  - On-chip
- Input/output (I/O) ports
  - 32-bit timer
  - Direct memory access (DMA) controller
  - General-purpose I/O (GPIO)
  - ◆ I<sup>2</sup>C master controller
  - Serial peripheral interface (SPI)
  - Universal asynchronous receiver transmitter (UART)

Figure 2 shows a complete embedded system using the LatticeMico32 processor along with several components.



Figure 2: LatticeMico32 Processor Embedded System

This manual describes the architecture of the LatticeMico32 processor. It includes information on configuration options, pipeline architecture, register architecture, memory architecture, debug architecture, and the instruction set. It is intended to be used as a reference when you design processors for use on supported Lattice Semiconductor field programmable gate arrays (FPGAs).

# Programmer's Model

This chapter describes the pipeline architecture of the LatticeMico32 processor.

# **Pipeline Architecture**

The LatticeMico32 processor uses a 32-bit, 6-stage pipeline, as shown in Figure 3 on page 6. It is fully bypassed and interlocked. The bypass logic is responsible for forwarding results back through the pipeline, allowing most instructions to be effectively executed in a single cycle. The interlock is responsible for detecting read-after-write hazards and stalling the pipeline until the hazard has been resolved. This avoids the need to insert nop directives between dependent instructions, keeping code size to a minimum, as well as simplifying assembler-level programming.

The six pipeline stages are:

- Address The address of the instruction to execute is calculated and sent to the instruction cache.
- Fetch The instruction is read from memory.
- ◆ Decode The instruction is decoded, and operands are either fetched from the register file or bypassed from the pipeline. PC-relative branches are predicted by a static branch predictor.
- Execute The operation specified by the instruction is performed. For simple instructions such as addition or a logical operation, execution finishes in this stage, and the result is made available for bypassing.
- Memory For more complicated instructions such as loads, stores, multiplies, or shifts, a second execution stage is required.
- Writeback Results produced by the instructions are written back to the register file

Programmer's Model Data Types



Figure 3: LatticeMico32 Pipeline

# **Data Types**

The LatticeMico32 processor supports the data types listed in Table 1.

**Table 1: Data Types** 

| Туре               | Range                                   | Bits | Encoding         | C Compiler Type                |
|--------------------|-----------------------------------------|------|------------------|--------------------------------|
| Unsigned byte      | [0, 2 <sup>8</sup> -1]                  | 8    | Binary           | Unsigned character             |
| Signed byte        | [-2 <sup>7</sup> , 2 <sup>7</sup> -1]   | 8    | Two's complement | Character                      |
| Unsigned half-word | [0, 2 <sup>16</sup> -1]                 | 16   | Binary           | Unsigned short                 |
| Signed half-word   | [-2 <sup>15</sup> , 2 <sup>15</sup> -1] | 16   | Two's complement | Short                          |
| Unsigned word      | [0, 2 <sup>32</sup> -1]                 | 32   | Binary           | Unsigned int/<br>unsigned long |
| Signed word        | [-2 <sup>31</sup> , 2 <sup>31</sup> -1] | 32   | Two's complement | Int/long                       |

In addition to the above, the extended data types in Table 2 can be emulated through a compiler.

**Table 2: Extended Data Types** 

| Data Type             | Range                                   | Bits | Encoding         | C Compiler Type    |
|-----------------------|-----------------------------------------|------|------------------|--------------------|
| Unsigned double-word  | [0, 2 <sup>64</sup> -1]                 | 64   | Binary           | Unsigned long long |
| Signed double-word    | [-2 <sup>63</sup> , 2 <sup>63</sup> -1] | 64   | Two's complement | Long long          |
| Single-precision real | [1.1754e-38,<br>3.4028e+38]             | 32   | IEEE 754         | Float              |
| Double-precision real | [2.2250e-308,<br>1.7976e+308]           | 64   | IEEE 754         | Double             |

# **Register Architecture**

This section describes the register architecture of the LatticeMico32 processor.

# **General-Purpose Registers**

The LatticeMico32 features the following 32-bit registers:

- By convention, register 0 (r0) must always hold the value 0, and this is required for correct operation by both the LatticeMico32 assembler and the C compiler. On power-up, the value of 0 in r0 is not hardwired, so you must initialize it to load r0 with the 0 value.
- Registers 1 through 28 are truly general purpose and can be used as the source or destination register for any instruction. After reset, the values in all of these registers are undefined.
- Register 29 (ra) is used by the call instruction to save the return address but is otherwise general purpose.
- Register 30 (ea) is used to save the value of the Program Counter (PC) when an exception occurs, so it should not be used by user-level programs.
- Register 31 (ba) saves the value of the Program Counter (PC) when a breakpoint or watchpoint exception occurs, so it should not be used by user-level programs.

After reset, the values in all of the above 32-bit registers are undefined. To ensure that register 0 contains 0, the first instruction executed after reset should be xor r0, r0, r0.

Table 3 lists the general-purpose registers and specifies their use by the C compiler. In this table, the callee is the function called by the caller function.

**Table 3: General-Purpose Registers** 

| Register Name | Function                                  | Saver  |
|---------------|-------------------------------------------|--------|
| r0            | Holds the value zero                      |        |
| r1            | General-purpose/argument 0/return value 0 | Caller |
| r2            | General-purpose/argument 1/return value 1 | Caller |
| r3            | General-purpose/argument 2                | Caller |
| r4            | General-purpose/argument 3                | Caller |
| r5            | General-purpose/argument 4                | Caller |
| r6            | General-purpose/argument 5                | Caller |
| r7            | General-purpose/argument 6                | Caller |
| r8            | General-purpose/argument 7                | Caller |
| r9            | General-purpose                           | Caller |
| r10           | General-purpose                           | Caller |
| r11           | General-purpose                           | Callee |
| r12           | General-purpose                           | Callee |
| r13           | General-purpose                           | Callee |
| r14           | General-purpose                           | Callee |
| r15           | General-purpose                           | Callee |
| r16           | General-purpose                           | Callee |
| r17           | General-purpose                           | Callee |
| r18           | General-purpose                           | Callee |
| r19           | General-purpose                           | Callee |
| r20           | General-purpose                           | Callee |
| r21           | General-purpose                           | Callee |
| r22           | General-purpose                           | Callee |
| r23           | General-purpose                           | Callee |
| r24           | General-purpose                           | Callee |
| r25           | General-purpose                           | Callee |
| r26/gp        | General-purpose/global pointer            | Callee |
| r27/fp        | General-purpose/frame pointer             | Callee |
| r28/sp        | Stack pointer                             | Callee |
| r29/ra        | General-purpose/return address            | Caller |
| r30/ea        | Exception address                         |        |
| r31/ba        | Breakpoint address                        |        |

# **Control and Status Registers**

Table 4 shows all of the names of the control and status registers (CSR), whether the register can be read from or written to, and the index used when accessing the register. Some of the registers are optional, depending on the configuration of the processor (see "Configuring the LatticeMico32 Processor" on page 33). All signal levels are active high.

**Table 4: Control and Status Registers** 

| Name | Access | Index | Optional | Description               |
|------|--------|-------|----------|---------------------------|
| PC   |        |       | No       | Program counter           |
| IE   | R/W    | 0x0   | Yes      | Interrupt enable          |
| IM   | R/W    | 0x1   | Yes      | Interrupt mask            |
| IP   | R      | 0x2   | Yes      | Interrupt pending         |
| ICC  | W      | 0x3   | Yes      | Instruction cache control |
| DCC  | W      | 0x4   | Yes      | Data cache control        |
| СС   | R      | 0x5   | Yes      | Cycle counter             |
| CFG  | R      | 0x6   | No       | Configuration             |
| EBA  | R/W    | 0x7   | No       | Exception base address    |
| CFG2 | R      | 0xA   | No       | Extended configuration    |

## PC – Program Counter

The PC CSR is a 32-bit register that contains the address of the instruction currently being executed. Because all instructions are four bytes wide, the two least significant bits of the PC are always zero. After reset, the value of the PC CSR is h00000000.

Figure 4: Format of the PC CSR



#### IE – Interrupt Enable

The IE CSR contains a single-bit flag, IE, that determines whether interrupts are enabled. This flag has priority over the IM CSR. In addition, there are two bits, BIE and EIE, that are used to save the value of the IE field when either a breakpoint or other exception occurs. Each interrupt is associated with a mask bit (IE bit) indexed with each interrupt. After reset, the value of the IE CSR is h00000000.

Figure 5: Format of the IE CSR



Table 5: Fields of the IE CSR

| Field Values                                       |                                                                          | Description                                            |  |  |  |
|----------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|
| IE                                                 | <ul><li>0 – Interrupts disabled</li><li>1 – Interrupts enabled</li></ul> | Determines whether interrupts are enabled.             |  |  |  |
| EIE                                                | 0 – Interrupts disabled 1 – Interrupts enabled                           | Holds a copy of the IE field when an exception occurs. |  |  |  |
| BIE 0 – Interrupts disabled 1 – Interrupts enabled |                                                                          | Holds a copy of the IE field when a breakpoint occurs. |  |  |  |

#### **IM** – Interrupt Mask

The IM CSR contains an enable bit for each of the 32 interrupts. Bit 0 corresponds to interrupt 0. In order for an interrupt to be raised, both an enable bit in this register and the IE flag in the IE CSR must be set to 1. After reset, the value of the IM CSR is h00000000.

#### **IP – Interrupt Pending**

The IP CSR contains a pending bit for each of the 32 interrupts. A pending bit is set when the corresponding interrupt request line is asserted low. Bit 0 corresponds to interrupt 0. Bits in the IP CSR can be cleared by writing a 1 with the wcsr instruction. Writing a 0 has no effect. After reset, the value of the IP CSR is h00000000.

#### **ICC – Instruction Cache Control**

The ICC CSR provides a control bit that, when written with any value, causes the contents of the entire instruction cache to be invalidated.

Figure 6: Format of the ICC CSR



| Field | Values                             | Description                                                          |
|-------|------------------------------------|----------------------------------------------------------------------|
| I     | Any – Invalidate instruction cache | When written, the contents of the instruction cache are invalidated. |

#### **DCC - Data Cache Control**

The DCC CSR provides a control bit that, when written with any value, causes the contents of the entire data cache to be invalidated.

Figure 7: Format of the DCC CSR



Table 6: Fields of the DCC CSR

| Field | Values                      | Description                                                   |
|-------|-----------------------------|---------------------------------------------------------------|
| I     | Any – Invalidate data cache | When written, the contents of the data cache are invalidated. |

### **CC - Cycle Counter**

The CC CSR is an optional 32-bit register that is incremented on each clock cycle. It can be used to profile ghost code sequences.

#### **CFG – Configuration**

The CFG CSR details the configuration of a particular instance of a LatticeMico32 processor.

Figure 8: Format of the CFG CSR

| 31  | 26 24 22 | 21 18 | 17 1 | 2 11 | 10 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|-----|----------|-------|------|------|----|---|---|----|---|---|---|---|---|---|--------|
| REV | WP       | BP    | INT  | J    | R  | Н | G | IC | D | C | Х | U | S | D | М      |
|     |          |       |      |      |    |   | _ |    |   | _ |   |   |   |   | $\bot$ |

Table 7: Fields of the CFG CSR

| Field | Values                                                                                                  | Description                                                               |
|-------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| M     | <ul><li>0 – Multiply is not implemented</li><li>1 – Multiply is implemented</li></ul>                   | Indicates whether a hardware multiplier is implemented.                   |
| D     | <ul><li>0 – Divide is not implemented</li><li>1 – Divide is implemented</li></ul>                       | Indicates whether a hardware divider is implemented.                      |
| S     | <ul><li>0 – Barrel shift is not implemented</li><li>1 – Barrel shift is implemented</li></ul>           | Indicates whether a hardware barrel-shifter is implemented.               |
| U     |                                                                                                         | Reserved.                                                                 |
| X     | <ul><li>0 – Sign extend is not implemented</li><li>1 – Sign extend is implemented</li></ul>             | Indicates whether the sign-<br>extension instructions are<br>implemented. |
| CC    | 0 – Cycle counter is not implemented<br>1 – Cycle counter is implemented                                | Indicates whether the CC CSR is implemented.                              |
| IC    | <ul><li>0 – Instruction cache is not implemented</li><li>1 – Instruction cache is implemented</li></ul> | Indicates whether an instruction cache is implemented.                    |

Table 7: Fields of the CFG CSR (Continued)

| Field | Values                                                                                  | Description                                                                        |
|-------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| DC    | 0 – Data cache is not implemented 1 – Data cache is implemented                         | Indicates whether a data cache is implemented.                                     |
| G     | <ul><li>0 – Debug is not implemented</li><li>1 – Data cache is implemented</li></ul>    | Indicates whether software-based debug support is implemented.                     |
| Н     | <ul><li>0 – H/W debug is not implemented</li><li>1 – H/W debug is implemented</li></ul> | Indicates whether hardware-based debug support is implemented.                     |
| R     | 0 – ROM debug is not implemented<br>1 – ROM debug is implemented                        | Indicates whether support for debugging ROM-based programs is implemented.         |
| J     | 0 – JTAG UART is not implemented<br>1 – JTAG UART is implemented                        | Indicates whether a JTAG UART is implemented.                                      |
| INT   | 0 – 32                                                                                  | Indicates the number of external interrupts.                                       |
| BP    | 0 – 4                                                                                   | Indicates the number of breakpoint CSRs.                                           |
| WP    | 0 – 4                                                                                   | Indicates the number of watchpoint CSRs.                                           |
| REV   | 0 – 63                                                                                  | Processor revision number. This is set automatically. You cannot reset this field. |

## **CFG2 – Extended Configuration**

The CFG2 CSR is used in conjunction with CFG CSR to provide details on the configuration of a particular instance of the LatticeMico32 processor.

Figure 9: Format of CFG2 CSR

| 31 |    | 1   | 0   |
|----|----|-----|-----|
| CF | G2 | IIM | DIM |

Table 8:

| Field | Values                                                          | Description                                                 |
|-------|-----------------------------------------------------------------|-------------------------------------------------------------|
| DIM   | 0 – Data inline memory is not implemented.                      | Indicates whether data inline                               |
|       | 1 – Data inline memory is implemented.                          | memory is implemented.                                      |
| IIM   | 0 – Instruction inline memory is not implemented.               | Indicates whether instruction inline memory is implemented. |
|       | <ul><li>1 – Instruction inline memory is implemented.</li></ul> |                                                             |

#### **EBA - Exception Base Address**

The EBA CSR specifies the base address of the exception handlers. After reset, the value of EBA is set to EBA\_RESET. If you write a value to the register where the lower byte is not zero, it will read back all zeros. There is no need for you to mask zeros to avoid issues.

Figure 10: Format of EBA CSR



# **Memory Architecture**

This section describes the memory architecture of the LatticeMico32 processor.

## **Address Space**

The LatticeMico32 processor has a flat 32-bit, byte-addressable address space. By default, this address space is uncachable. The designer can configure the entire address space, or just a portion of it, to be cachable. The designer can also designate the entire uncachable address space, or just a portion of it, to be processor inline memory space. For LatticeMico32 processors with caches, the portion of the address space that is cacheable can be configured separately for both the instruction and data cache. This allows for the size of the cache tag RAMs to be optimized to be as small as is required (the fewer the number of cacheable addresses, the smaller the tag RAMs will be).

If an instruction cache is used, attempts to fetch instructions from outside of the range of cacheable addresses result in undefined behavior, so only one cached region is supported. Portions of the memory image are not cached, so if a miss occurs, it will not be fetched.

Figure 11 illustrates some possible configurations. Typically, the parts of the address space that are cacheable are used for storing code or program data, with I/O components being mapped into uncacheable addresses.

Figure 11: Cacheable Addresses



## **Endianness**

The LatticeMico32 processor is big-endian, which means that multi-byte objects, such as half-words and words, are stored with the most significant byte at the lowest address.

# **Address Alignment**

All memory accesses must be aligned to the size of the access, as shown in Table 9. No check is performed for unaligned access. All unaligned accesses result in undefined behavior.

**Table 9: Memory Access Alignment Requirements** 

| Access Size | Address Requirements                                  |  |  |  |  |
|-------------|-------------------------------------------------------|--|--|--|--|
| Byte        | None                                                  |  |  |  |  |
| Half-word   | Address must be half-word aligned (bit 0 must be 0)   |  |  |  |  |
| Word        | Address must be word aligned (bits 1 and 0 must be 0) |  |  |  |  |

# **Stack Layout**

Figure 12 shows the conventional layout of a stack frame. The stack grows toward lower memory as data is pushed onto it. The stack pointer (sp) points to the first unused location, and the frame pointer (fp) points at the first location used in the active frame. In many cases, a compiler may be able to eliminate the frame pointer, because data can often be accessed by using a negative displacement from the stack pointer, freeing up the frame pointer for use as a general-purpose register.

As illustrated in Table 3 on page 8, the first eight function arguments are passed in registers. Any remaining arguments are passed on the stack, as illustrated in Figure 12.

Previous frame

Incoming arguments

Free memory

Higher Address

Calleess

Higher Address

Locals

Figure 12: Stack Layout

#### **Caches**

A cache is a fast memory (single-cycle access) that stores a copy of a limited subset of the data held in main memory, which may take the CPU several cycles to access. A cache helps improve overall performance by exploiting the fact that the same data is typically accessed several times in a short interval. By storing a local copy of the data in the processor's cache, the multiple cycles required to access the data can be reduced to just a single cycle for all subsequent accesses once the data is loaded into the cache.

#### **Cache Architecture**

When a cache accesses a data item, it is also likely to access data at adjacent addresses (such as with arrays or structures) by loading data into the cache in lines. A line can consist of 4, 8, or 16 adjacent bytes, and is specified by the BYTES PER LINE option.

A one-way associative (direct-mapped) cache consists of an array of cache lines known as a "way." To allow the cache to operate at a high frequency, data from main memory can only be stored in a specific cache line. A two-way associative cache consists of a two-dimensional array of cache lines. It requires slightly more logic to implement but allows data from main memory to be stored in one of two places in the cache. It helps performance by reducing cache conflicts that occur when a program is accessing multiple data items that would map to the same cache line in a one-way associative cache. The number of lines in each way is specified by the ICACHE\_SETS and DCACHE\_SETS options. The ways are assigned in a round-robin fashion. Each time a cache miss occurs the way number is switched.

Figure 13: Cache Organization



The LatticeMico32 caches are write-through, which means that whenever a store instruction writes to an address that is cached, the data is written to both the cache and main memory. A read-miss allocation policy means that a cache line is only fetched from memory for a load instruction. If a cache miss

occurs for a store instruction, the data is written directly to memory without the cache being updated.

The LatticeMico32 processor supports a range of cache configurations, as detailed in Table 10.

**Table 10: Cache Configurations** 

| Attribute      | Values                                     |
|----------------|--------------------------------------------|
| Size           | 0 kB, 1 kB, 2 kB, 4 kB, 8 kB, 16 kB, 32 kB |
| Sets           | 128, 256, 512, 1024                        |
| Associativity  | 1, 2                                       |
| Bytes-per-line | 4, 8, 16                                   |
| Write policy   | Write-through                              |
| Update policy  | Read miss only                             |
| Write policy   | Write-through                              |

The LatticeMico32 caches are initialized automatically by embedded logic, so they do not require a program to initialize or enable them.

#### **Invalidating the Caches**

The contents of the instruction cache can be invalidated by writing to the ICC CSR. It is recommended that you follow the write to the ICC CSR with four nops, as follows:

```
wcsr ICC, r0
nop
nop
nop
```

The contents of the data cache can similarly be invalidated by writing to the DCC CSR as follows:

```
wcsr DCC, r0
```

It is recommended that you avoid placing a load or store instruction immediately before or after the wcsr instruction.

The LatticeMico32 caches are not kept consistent with respect to each other. This means that if a store instruction writes to an area of memory that is currently cached by the instruction cache, the instruction cache will not be automatically updated to reflect the store. It is your responsibility to invalidate the instruction cache after the write has taken place, if necessary.

Similarly, the caches do not snoop bus activity to monitor for writes by peripherals (by DMA for example) to addresses that are cached. It is again your responsibility to ensure that the cache is invalidated before reading memory that may have been written by a peripheral.

#### **Inline Memories**

The LatticeMico32 processor enables you to optionally connect to on-chip memory, through instruction and data ports, by using a local bus rather than the Wishbone interface. Memory connected to the CPU in such a manner is referred to as inline memory. Figure 14 shows a functional block diagram of the LatticeMico32 processor with inline memories. The addresses occupied by inline memories are not cachable.

Figure 14: LatticeMico32 Inline Memories



There are two types of inline memories:

- Instruction Inline Memory This memory component is connected to the Instruction Port of the LatticeMico32 CPU and is used to hold only program memory of any software application.
- Data Inline Memory This memory component is connected to the Data Port of the LatticeMico32 CPU and is used to hold read-only or read/write data of any software application.

#### **Note**

The Instruction Inline Memory is also connected to the Data Port of the LatticeMico32 CPU in order to facilitate loading of the memory image of the software application through the command line Im32-elf-gdb or through the C/C++ SPE Debugger.

While it is possible to create a LatticeMico32 platform that contains inline memories as the sole memory components, inline memories can co-exist in a platform with other Wishbone-based memory components. Inline memories act as types of main memories, but with the difference that the contents of these memories are not cached.

# Performance Advantage Over Wishbone-based Memory without Caches

The direct connection between CPU and EBR-based inline memory has the advantage of providing a single-cycle read/write access to the CPU. Figure 15 shows cycle-level analysis of potential performance benefits of inline memory when compared to on-chip memory (EBR) that is connected to the CPU through the Wishbone interface.

Figure 15: Cycle-level Analysis



This diagram compares the number of cycles it takes to service read access from the LatticeMico32 CPU by the inline memory versus the Wishbone-based on-chip EBR. The read access initiated to inline memory will be completed in the next cycle, whereas a read access initiated to EBR will take four cycles. A similar behavior can be seen for writes initiated by the

LatticeMico32 CPU. This shows that deploying program code or data to inline memory can provide at least a 3x speedup over Wishbone-based memories.

# Performance Advantage Over Wishbone-based Memory with Caches

It is common to configure the LatticeMico32 CPU with Instruction and Data caches to reduce the performance impact of accessing Wishbone-based memories, since they theoretically provide a single-cycle access. In practice, however, you will encounter situations in which a single-cycle cache access is not possible. In these situations, inline memory affords a performance advantage. Such situations include the following scenarios:

- Any cache access (read or write) that results in a miss will initiate an
  access to memory components on the Wishbone Interface. As a result,
  the cache access will not take multiple cycles to complete.
- The data cache in LatticeMico32 is write-through, meaning that any write to the data cache from LatticeMico32 will immediately result in access to memory components on the Wishbone interface. This means that all data cache writes are multicycle accesses.

# **Exceptions**

Exceptions are events either inside or outside of the processor that cause a change in the normal flow of program execution. The LatticeMico32 processor can raise eight types of exceptions, as shown in Table 11. The exceptions are listed in a decreasing order of priority, so if multiple exceptions occur simultaneously, the exception with the highest priority is raised.

**Table 11: Exceptions** 

| Exception           | ID | Condition                                                                                                                                                                                        |
|---------------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reset               | 0  | Raised when the processor's reset pin is asserted.                                                                                                                                               |
| Breakpoint          | 1  | Raised when either a break instruction is executed or when a hardware breakpoint is triggered.                                                                                                   |
| InstructionBusError | 2  | Raised when an instruction fetch fails, typically due to the requested address being invalid.                                                                                                    |
| Watchpoint          | 3  | Raised when a hardware watchpoint is triggered.                                                                                                                                                  |
| DataBusError        | 4  | Raised when a data access fails, typically because either the requested address is invalid or the type of access is not allowed.                                                                 |
| DivideByZero        | 5  | Raised when an attempt is made to divide by zero.                                                                                                                                                |
| Interrupt           | 6  | Raised when one of the processor's interrupt pins is asserted, providing that the corresponding field in the interrupt mask (IM) CSR is set and the global interrupt enable flag, IE.IE, is set. |
| SystemCall          | 7  | Raised when an scall instruction is executed.                                                                                                                                                    |

# **Exception Processing**

Exceptions occur in the execute pipeline stage. It is possible to have two exceptions occur simultaneously. In this situation the exception with the highest priority is handled. The sequence of operations performed by the processor after an exception depends on the type of the highest priority exception that has occured. Before the exception is handled, all instructions in the Memory and Writeback pipeline stages are allowed to complete. Also, all instructions in the Execute, Address, Fetch, and Decode pipeline stages are squashed to ensure that they do not modify the processor state.

Exceptions are categorized in to two broad categories:

- Non-Debug Exceptions
- Debug Exceptions.

#### **Non-Debug Exceptions**

The Reset, Instruction Bus Error, Data Bus Error, Divide-By-Zero, Interrupt and System Call exceptions are classified as non-debug exceptions. The following sequence of events occur in one atomic operation:

```
ea = PC
IE.EIE = IE.IE
IE.IE = 0
PC = (DC.RE ? DEBA : EBA) + (ID * 32)
```

#### **Debug Exceptions**

The Breakpoint and Watchpoint exceptions are classified as debug exceptions. The following sequence of events occur in one atomic operation:

```
ba = PC
IE.BIE = IE.IE
IE.IE = 0
PC = DEBA + (ID * 32)
```

# **Exception Handler Code**

As seen above, the processor branches to an address that is an offset from either the EBA CSR or the DEBA CSR in order to handle the exception. The offset is calculated by multiplying the exception ID by 32. Exception IDs are shown in Table 11 on page 20. Since all LatticeMico32 instructions are four bytes long, this means each exception handler can be eight instructions long. If further instructions are required, the handler can call a subroutine.

Whether the EBA or DEBA is used as the base address depends upon the type of the exception that occurred, whether DC.RE is set, and whether dynamic mapping of EBA to DEBA is enabled via the 'at\_debug' input pin to the processor. Having two different base addresses for the exception table allows a debug monitor to exist in a different memory from the main program code. For example, the debug monitor may exist in an on-chip ROM, whereas the main program code may be in a DDR or SRAM. The DC.RE flag and at\_debug pin allow either interrupts to run at full speed when debugging or for

the debugger to take complete control and handle all exceptions. When an exception occurs, the only state that is automatically saved by the CPU is the PC, which is saved in either ea or ba, and the interrupt enable flag, IE.IE, which is saved in either IE.EIE or IE.BIE. It is the responsibility of the exception handler to save and restore any other registers that it uses, if it returns to the previously executing code.

The piece of code in Figure 16 shows how the exception handlers can be implemented. The nops are required to ensure that the next exception handler is aligned at the correct address. To ensure that this code is at the correct address, it is common practice to place it in its own section. Place the following assembler directive at the start of the code:

```
.section .boot, "ax", @progbits
```

#### Figure 16: Exception Handler Example

```
/* Exception handlers */
_reset_handler:
               r0, r0, r0
       xor
       bi
               crt0
       nop
       nop
       nop
       nop
       nop
       nop
_breakpoint_handler:
       sw
               (sp+0), ra
       calli
               save_all
       mvi
              r1, SIGTRAP
       calli raise
       bi
               restore_all_and_bret
       nop
       nop
       nop
instruction bus error handler:
              (sp+0), ra
       calli save all
              r1, SIGSEGV
       mvi
       calli raise
       bi
               restore_all_and_eret
       nop
       nop
       nop
_watchpoint_handler:
               (sp+0), ra
       SW
       calli
               save_all
       mvi
               r1, SIGTRAP
       calli
               raise
       bi
               restore all and bret
       nop
       nop
       nop
```

Figure 16: Exception Handler Example (Continued)

```
_data_bus_error_handler:
       sw
               (sp+0), ra
       calli save_all
               r1, SIGSEGV
       mvi
       calli raise
       bi
               restore_all_and_eret
       nop
       nop
       nop
_divide_by_zero_handler:
              (sp+0), ra
       SW
       calli save_all
       mvi
              r1, SIGFPE
       calli raise
       bi
               restore all and eret
       nop
       nop
       nop
_interrupt_handler:
              (sp+0), ra
       sw
       calli save_all
       mvi
              r1, SIGINT
       calli raise
       bi
               restore_all_and_eret
       nop
       nop
       nop
_system_call_handler:
              (sp+0), ra
       sw
               save_all
       calli
       mν
               r1, sp
               handle_scall
       calli
       bi
               restore_all_and_eret
       nop
       nop
       nop
```

Figure 16: Exception Handler Example (Continued)

```
_save_all:
        addi
                sp, sp, -56
        /* Save all caller save registers onto the stack */
                 (sp+4), r1
                 (sp+8), r2
        sw
                 (sp+12), r3
        SW
                 (sp+16), r4
        sw
                 (sp+20), r5
        sw
                 (sp+24), r6
        sw
                 (sp+28), r7
        sw
                 (sp+32), r8
        sw
                 (sp+36), r9
        SW
                 (sp+40), r10
        SW
                 (sp+48), ea
        SW
                 (sp+52), ba
        sw
        /* ra needs to be moved from initial stack location */
        lw
                r1, (sp+56)
        sw
                 (sp+44), r1
        ret
/* Restore all registers and return from exception */
restore all and eret:
        lw
                r1, (sp+4)
                r2, (sp+8)
        lw
        lw
                r3, (sp+12)
                r4, (sp+16)
        lw
        lw
                r5, (sp+20)
                r6, (sp+24)
        lw
        lw
                r7, (sp+28)
                r8, (sp+32)
        lw
        lw
                r9, (sp+36)
                r10, (sp+40)
        lw
                ra, (sp+44)
        lw
                ea, (sp+48)
        lw
        lw
                ba, (sp+52)
        addi
                sp, sp, 56
        eret
/* Restore all registers and return from breakpoint */
_restore_all_and_bret:
        lw
                r1, (sp+4)
        lw
                r2, (sp+8)
        lw
                r3, (sp+12)
        lw
                r4, (sp+16)
                r5, (sp+20)
        lw
        lw
                r6, (sp+24)
                r7, (sp+28)
        lw
        lw
                r8, (sp+32)
                r9, (sp+36)
        lw
        lw
                r10, (sp+40)
        lw
                ra, (sp+44)
        lw
                ea, (sp+48)
        lw
                ba, (sp+52)
        addi
                sp, sp, 56
        bret
```

Then in the linker script, place the code at the reset value of EBA or DEBA, as shown in Figure 17.

#### Figure 17: Placing Exception Handler in Memory

```
MEMORY
{
    ram : ORIGIN = 0x00000000, LENGTH = 0x00100000
}

SECTIONS
{
    .boot : { *(.boot) } > ram
}
```

# **Nested Exceptions**

Because different registers are used to save a state when a debug-related exception occurs (ba and IE.BIE instead of ea and IE.EIE), limited nesting of exceptions is possible, allowing the interrupt handler code to be debugged. Any further nesting of exceptions requires software support.

To enable nested exceptions, an exception handler must save all the state that is modified when an exception occurs, including the ea and ba registers, as well as the IE CSR. These registers can simply be saved on the stack. When returning from the exception handler, these registers must, obviously, be restored from the values saved on the stack.

#### **Nested Prioritized Interrupts**

The LatticeMico32 microprocessor supports up to 32 maskable, active-low, level-sensitive interrupts. Each interrupt line has a corresponding mask bit in the IM CSR. The mask enable is active high. A global interrupt enable flag is implemented in the IE CSR. Software can query the status of the interrupts and acknowledge them through the IP CSR.

To support nested prioritized interrupts, an exception handler should save the registers just outlined, then save the IM CSR, and then mask all lower-priority interrupts. IE.IE can then be set to re-enable interrupts. When the interrupt handler has finished, IE.IE should be cleared before all the saved registers, including IM, are restored.

# **Remapping the Exception Table**

In order to increase performance, the exception table can be remapped at run time by writing a new value to EBA. It would be used in a system in which the power-up value of EBA points to a slow, non-volatile memory, such as a FLASH memory, but the code is executed from a faster, non-volatile RAM, such as DDR or SRAM.

### **Reset Summary**

During reset, the following occurs:

- All CSRs are set to their reset values as listed in "Control and Status Registers" on page 9.
- Interrupts are disabled.
- All hardware breakpoints and watchpoints are disabled.
- If implemented, the contents of the caches are invalidated.
- A reset exception is raised, which causes the PC to be set to the value in the EBA CSR, where program execution starts. The PC can be optionally set to the value in the DEBA CSR by enabling dynamic mapping of exception handlers to Debugger (i.e., mapping EBA to DEBA) and asserting the at\_debug pin.

The register file is not reset, so it is the responsibility of the reset exception handler to set register 0 to 0. This should be achieved by executing the following sequence: xor r0, r0, r0.

# **Using Breakpoints**

The LatticeMico32 architecture supports both software and hardware breakpoints. Software breakpoints should be used for setting breakpoints in code that resides in volatile memory, such as DDR or SRAM, while hardware breakpoints should be used for setting breakpoints in code that resides in non-volatile memory, such as FLASH or ROM.

A software breakpoint is simply a break instruction. In order to set a breakpoint, it is simply a case of replacing the instruction at the desired address with the break instruction. When the break instruction is executed, a breakpoint exception is raised, and the ba register contains the address of the break instruction that was executed. It is then up to the exception handler to either restore the instruction that was overwritten and continue execution, or to take some other action, depending upon why the breakpoint was set.

It is typically either not possible or very slow to write a break instruction to non-volatile RAM. For processors with breakpoints greater than 0, it is possible to set a hardware breakpoint by writing the address of the instruction on which the breakpoint should be set to one of the BPn CSRs. The processor then constantly compares the values in these BPn CSRs with the address of the instruction being executed. If a match occurs, and the breakpoint is enabled (by the LSB being set to 1), a breakpoint exception will be raised. As with software breakpoints, the address of the instruction that caused the breakpoint is saved in the ba register. If the breakpoint exception handler wishes to resume program execution, it must clear the enable bit in the relevant BP CSR; otherwise, the breakpoint exception is raised as soon as execution resumes.

Programmer's Model Debug Architecture

## **Using Watchpoints**

The LatticeMico32 architecture supports hardware watchpoints. Watchpoints are a mechanism by which a program can watch out for specific memory accesses. For example, a program can set up a watchpoint that will cause a watchpoint exception to be raised every time the address 0 is accessed (something that is useful for tracking down null pointer errors in C programs).

To set up a watchpoint, the memory address that is being watched must be written to one of the WPn CSRs. The watchpoint then needs to be enabled by writing the corresponding C field in the DC CSR. This field takes one of the four values that indicate the following:

- The watchpoint is disabled.
- The watchpoint exception is only raised on read accesses.
- The watchpoint exception is only raised on write accesses.
- The watchpoint exception is raised on either read or write accesses.

# **Debug Architecture**

This section describes the debug architecture of the LatticeMico32 processor.

The LatticeMico32 debug architecture provides:

- Software breakpoints
- Hardware breakpoints
- Hardware watchpoints
- Single-step capability
- Ability to remap exception handlers when debugging is enabled
- Hardware support for debugging interrupt handlers

Table 12 shows the debug control and status registers.

Table 12: Debug Control and Status Registers

|      | •      |       |                              |  |  |  |  |  |  |
|------|--------|-------|------------------------------|--|--|--|--|--|--|
| Name | Access | Index | Description                  |  |  |  |  |  |  |
| DC   | W      | 0x8   | Debug control                |  |  |  |  |  |  |
| DEBA | R/W    | 0x9   | Debug exception base address |  |  |  |  |  |  |
| JTX  | R/W    | 0xe   | JTAG UART transmit           |  |  |  |  |  |  |
| JRX  | R/W    | 0xf   | JTAG UART receive            |  |  |  |  |  |  |
| BP0  | W      | 0x10  | Breakpoint address 0         |  |  |  |  |  |  |
| BP1  | W      | 0x11  | Breakpoint address 1         |  |  |  |  |  |  |
| BP2  | W      | 0x12  | Breakpoint address 2         |  |  |  |  |  |  |
| BP3  | W      | 0x13  | Breakpoint address 3         |  |  |  |  |  |  |
|      |        |       |                              |  |  |  |  |  |  |

Programmer's Model Debug Architecture

**Table 12: Debug Control and Status Registers (Continued)** 

| Name | Access | Index | Description          |
|------|--------|-------|----------------------|
| WP0  | W      | 0x18  | Watchpoint address 0 |
| WP1  | W      | 0x19  | Watchpoint address 1 |
| WP2  | W      | 0x1a  | Watchpoint address 2 |
| WP3  | W      | 0x1b  | Watchpoint address 3 |

# **DC – Debug Control**

The DC CSR contains flags that control debugging facilities. After reset, the value of the DC CSR is h00000000. This CSR is only implemented if DEBUG\_ENABLED equals TRUE.

Figure 18: Format of the DC CSR

| 31 | 1098 | 76 | 5 4 | 32 | 1 0 | )   |
|----|------|----|-----|----|-----|-----|
|    | C3   | C2 | C1  | C0 | R   | - 1 |

Table 13: Fields of the DC CSR

| Field | Value                                                                                                             | Description                      |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------|----------------------------------|--|--|
| SS    | 0 – Single step disabled<br>1 – Single step enabled                                                               | ed enabled                       |  |  |
| RE    |                                                                                                                   |                                  |  |  |
| Cn    | b00 – Watchpoint <i>n</i> disabled<br>b01 – Break on read<br>b10 – Break on write<br>b11 – Break on read or write | Enable for corresponding Wpn CSR |  |  |

# **DEBA – Debug Exception Base Address**

The DEBA CSR specifies the base address of the debug exception handlers. After reset, the value of the DEBA CSR is set to DEBA\_RESET. This CSR is only implemented if DEBUG\_ENABLED equals TRUE.

Figure 19: Format of the DEBA CSR

| 31   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|---|---|---|---|---|---|---|---|---|
| DEBA |   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Programmer's Model Debug Architecture

# JTX – JTAG UART Transmit Register

The JTX CSR can be used for transmitting data through a JTAG interface. This CSR is only implemented if JTAG UART ENABLED equals TRUE.

Figure 20: Format of the JTX CSR



Table 14: Fields of the JTX CSR

| Field | Values    | Description                         |  |  |
|-------|-----------|-------------------------------------|--|--|
| TXD   |           | Transmits data                      |  |  |
| F     | 0 – Empty | Indicates whether the transmit data |  |  |
|       | 1 – Full  | register is full                    |  |  |

# JRX – JTAG UART Receive Register

The JRX CSR can be used for receiving data through a JTAG interface. This CSR is only implemented if JTAG\_UART\_ENABLED equals TRUE.

Figure 21: Format of the JRX CSR



Table 15: Fields of the JTX CSR

| Field | Values                | Description                                          |
|-------|-----------------------|------------------------------------------------------|
| RXD   |                       | Receives data.                                       |
| F     | 0 – Empty<br>1 – Full | Indicates whether the receive data register is full. |

# BPn – Breakpoint

The BP*n* CSRs hold an instruction breakpoint address and a control bit that determines whether the breakpoint is enabled. Because instructions are always word-aligned, only the 30 most significant bits of the breakpoint address are needed. After reset, the value of the BP*n* CSRs is h00000000.

These CSRs are only implemented if DEBUG\_ENABLED equals TRUE.

Figure 22: Format of the BPn CSRs

| 31 |  |  |  |  |  |  |  |  |  |  |  |  |  | 2 | 1 | 0 | 1 |
|----|--|--|--|--|--|--|--|--|--|--|--|--|--|---|---|---|---|
| Α  |  |  |  |  |  |  |  |  |  |  |  |  |  |   | F | E |   |

Table 16: BPn CSR Fields

| Field | Value                       | Description                    |
|-------|-----------------------------|--------------------------------|
| E     | b0 – Breakpoint is disabled | Breakpoint enable              |
|       | b1 – Breakpoint is enabled  |                                |
| A     |                             | Breakpoint address (Bits 31:2) |

# WPn - Watchpoint

The WPn CSRs hold data watchpoint addresses. After reset, the value of the WPn CSRs is h00000000. These CSRs are only implemented if DEBUG\_ENABLED equals TRUE.

# **Instruction Set Categories**

LatticeMico32 supports a variety of instructions for arithmetic, logic, data comparison, data movement, and program control. Not all instructions are available in all configurations of the processor. Support for some types of instructions can be eliminated to reduce the amount of FPGA resources used. See "Configuring the LatticeMico32 Processor" on page 33.

Instructions ending with the letter "i" use an immediate value instead of a register. Instructions ending with "hi" use a 16-bit immediate and the high 16 bits from a register. Instructions ending with the letter "u" treat the data as unsigned integers.

For descriptions of individual instructions, see "Instruction Set" on page 47.

#### **Arithmetic**

The instruction set includes the standard 32-bit integer arithmetic operations. Support for the multiply and divide instructions is optional.

Add: add, addi

Subtract: sub

Multiply: mul, muli

Divide and modulus: divu, modu

There are also instructions to sign-extend byte and half-word data to word size. Support for these instructions is optional.

Sign-extend: sextb, sexth

# Logic

The instruction set includes the standard 32-bit bitwise logic operations. Most of the logic instructions also have 16-bit immediate or high 16-bit versions.

AND: and, andi, andhi

OR: or, ori, orhi

Exclusive-OR: xor, xori

Complement: not

NOR: nor, nori

Exclusive-NOR: xnor, xnori

# Comparison

The instruction set has basic comparison instructions with versions for register-to-register and register-to-16-bit-immediate and signed and unsigned comparisons. The instructions return 1 if true and 0 if false.

Equal: cmpe, cmpei

Not equal: cmpne, cmpnei

Greater: cmpg, cmpgi, cmpgui

Greater or equal: cmpge, cmpgei, cmpgeu, cmpgeui

#### Shift

The instruction set supports left and right shifting of data in general-purpose registers. The number of bits to shift can be given through a register or a 5-bit immediate. The right shift instruction has signed and unsigned versions (also known as arithmetic and logical shifting). Support for shift instructions is optional.

Left shift: sl, sli

Right shift: sr, sri, sru, srui

#### **Data Transfer**

Data transfer includes instructions that move data of byte, half-word, and word sizes between memory and registers. Memory addresses are relative and given as the sum of a general-purpose register and a signed 16-bit immediate, for example, (r2+32).

- Load register from memory: lb, lbu, lh, lhu, lw
   Byte and half-word values are either sign-extended or zero-extended to fill the register.
- Store register to memory: sb, sh, sw

Byte and half-word values are taken from the lowest order part of the register.

There are also instructions for moving data from one register to another, including general-purpose and control and status registers.

- Move between general-purpose registers: mv
- Move immediate to high 16 bits of register: mvhi
- Read and write control and status register: rcsr, wcsr

# **Program Flow Control**

Program flow control instructions include branches, function and exception calls, and returns. The conditional branches and the immediate versions of the unconditional branch and call instructions establish the next instruction's address by adding a signed immediate to the PC register. Since the immediate is signed, the jump can be to a lower or higher address.

Unconditional branch: b, bi

Branch if equal: be

• Branch if not equal: bne

• Branch if greater: bg, bgu

Branch if greater or equal: bge, bgeu

Function call and return: call, calli, ret

System call: scall

Return from exception: eret

Software breakpoint and return: break, bret

# Configuring the LatticeMico32 Processor

This chapter describes possible configuration options that you can use for the LatticeMico32 processor. You are expected to use the Lattice Mico System Builder (MSB) tool to configure the LatticeMico32 processor. Use the processor's configuration GUI, located in the MSB, to specify the Verilog parameters of the processor's RTL. For more information on the processor's configuration GUI, refer to LatticeMico32 online Help.

# **Configuration Options**

Table 17 describes the Verilog parameters for the LatticeMico32 processor.

**Table 17: Verilog Configuration Options** 

| Parameter Name      | Values      | Default | Description                                                                                                                                           |
|---------------------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| MC_MULTIPLY_ENABLED | TRUE, FALSE | FALSE   | Enables LUT-based multicycle multiplier. mul, muli instructions are implemented. Multiply instructions take 32 cycles to complete.                    |
| PL_MULTIPLY_ENABLED | TRUE, FALSE | TRUE    | Enables pipelined multiplier (uses DSP blocks if available). mul, muli instructions are implemented. Multiply instructions take 3 cycles to complete. |
| DIVIDE_ENABLED      | TRUE, FALSE | FALSE   | Determines whether the divide and modulus instructions (divu, modu) are implemented.                                                                  |

**Table 17: Verilog Configuration Options (Continued)** 

| Parameter Name          | Values      | Default | Description                                                                                                                                                                                                                                                 |
|-------------------------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MC_BARREL_SHIFT_ENABLED | TRUE, FALSE | FALSE   | Enables LUT-based multicycle barrel shifter. Enables shift instructions (sr, sri, sru, srui, sl, sli). Each shift instruction can take up to 32 cycles. If both SIGN_EXTEND_ENABLED and PL_BARREL_SHIFT_ENABLED are FALSE, this option must be set to TRUE. |
| PL_BARREL_SHIFT_ENABLED | TRUE, FALSE | TRUE    | Enables pipelined barrel shifter. Enables shift instructions (sr, sri, sru, srui, sl, sli). Shift instructions take 3 cycles to complete. If both MC_BARREL_SHIFT_ENABLED and SIGN_EXTEND_ENABLED are FALSE, this option must be set to TRUE.               |
| SIGN_EXTEND_ENABLED     | TRUE, FALSE | FALSE   | Determines whether the sign-extension instructions (sextb, sexth) are implemented. If both MC_BARREL_SHIFT_ENABLED and PL_BARREL_SHIFT_ENABLED are FALSE, this option must be set to TRUE.                                                                  |
| DEBUG_ENABLED           | TRUE, FALSE | TRUE    | Determines whether software-based debugging support is implemented (that is, a ROM monitor is required to debug).                                                                                                                                           |
| HW_DEBUG_ENABLED        | TRUE, FALSE | TRUE    | Determines whether hardware-based debugging support is implemented (that is, a ROM monitor is not required to debug). If this option is set to TRUE, DEBUG_ENABLED and JTAG_ENABLED must also be set to TRUE.                                               |
| ROM_DEBUG_ENABLED       | TRUE, FALSE | FALSE   | Determines whether support for debugging ROM-based programs is implemented. If this option is set to TRUE, DEBUG_ENABLED must also be set to TRUE.                                                                                                          |
| BREAKPOINTS             | 0-4         |         | Specifies the number of breakpoint CSRs. If this option is set to a non-zero value, ROM_DEBUG_ENABLED must be set to TRUE.                                                                                                                                  |
| WATCHPOINTS             | 0-4         |         | Specifies the number of watchpoint CSRs. If this option is set to a non-zero value, SW_DEBUG_ENABLED must be set to TRUE.                                                                                                                                   |
| JTAG_ENABLED            | TRUE, FALSE | TRUE    | Determines whether a JTAG interface is implemented.                                                                                                                                                                                                         |
| JTAG_UART_ENABLED       | TRUE, FALSE | TRUE    | Determines whether a JTAG UART is implemented. If this option is set to TRUE, JTAG_ENABLED must be set to TRUE.                                                                                                                                             |
| CYCLE_COUNTER_ENABLED   | TRUE, FALSE | FALSE   | Determines whether a cycle counter is implemented.                                                                                                                                                                                                          |
| ICACHE_ENABLED          | TRUE, FALSE | TRUE    | Determines whether an instruction cache is implemented.                                                                                                                                                                                                     |

**Table 17: Verilog Configuration Options (Continued)** 

| Parameter Name        | Values                                                                                              | Default    | Description                                                          |
|-----------------------|-----------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------|
| ICACHE_BASE_ADDRESS   | Any address aligned to the size of the cacheable region.                                            | 0          | Specifies the base address of region cacheable by instruction cache. |
| ICACHE_LIMIT          | Any integer multiple of the capacity of the cache added to the base address of the cacheable region | 0x7FFFFFFF | Specifies the upper limit of region cacheable by instruction cache.  |
| ICACHE_SETS           | 128, 256, 512,<br>1024                                                                              | 512        | Specifies the number of sets in the instruction cache.               |
| ICACHE_ASSOCIATIVITY  | 1, 2                                                                                                | 1          | Specifies the associativity of instruction cache.                    |
| ICACHE_BYTES_PER_LINE | 4, 8, 16                                                                                            | 4          | Specifies the number of bytes per instruction cache line.            |
| DCACHE_ENABLED        | TRUE, FALSE                                                                                         | TRUE       | Determines whether a data cache is implemented.                      |
| DCACHE_BASE_ADDRESS   | Any address<br>aligned to the<br>size of the<br>cacheable<br>region                                 | 0          | Specifies the base address of region cacheable by data cache.        |
| DCACHE_LIMIT          | Any integer multiple of the capacity of the cache added to the base address of the cacheable region | 0x0FFFFFF  | Specifies the upper limit of region cacheable by data cache.         |
| DCACHE_SETS           | 128, 256, 512,<br>1024                                                                              | 512        | Specifies the number of sets in the data cache.                      |
| DCACHE_ASSOCIATIVITY  | 1, 2                                                                                                | 1          | Specifies the associativity of the data cache.                       |
| DCACHE_BYTES_PER_LINE | 4, 8, 16                                                                                            | 4          | Specifies the number of bytes per data cache line.                   |
| INTERRUPTS            | 0-32                                                                                                | 32         | Specifies the number of external interrupts.                         |
| EBA_RESET             | Any 256-byte<br>aligned<br>address                                                                  | 0          | Specifies the reset value of the EBA CSR.                            |
| DEBA_RESET            | Any 256-byte aligned address                                                                        | 0          | Specifies the reset value of the DEB_CSR.                            |

**Table 17: Verilog Configuration Options (Continued)** 

| Parameter Name            | Values      | Default | Description                                                                                                                                                                                  |
|---------------------------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EBR_POSEDGE_REGISTER_FILE | TRUE, FALSE | FALSE   | Use EBR to implement register file instead of distributed RAM (LUTs).                                                                                                                        |
| CFG_ALTERNATE_EBA         | TRUE, FALSE | FALSE   | Enable dynamic switching of EBA to DEBA via "at_debug" input pin. When the "at_debug" pin is asserted (logic 1), DEBA is used. When the "at_debug" pin is deasserted (logic 0), EBA is used. |

# **EBR Use**

The following details of embedded block RAM (EBR) use with different configurations are based on the LatticeECP family of FPGAs.

- Software-based debugging (DEBUG\_ENABLED) requires two EBRs.
- The instruction and data caches (ICACHE\_ENABLED and DCACHE\_ENABLED, respectively) require EBR based on the size of the cache:

cache size = sets × bytes per cache line × associativity number of EBR = cache size/EBR Size

For example, the default LatticeMico32 processor in the MSB has software-based debugging, an instruction cache, and a data cache. Both caches have 512 sets, 16 bytes per cache line, and an associativity of 1.

For each cache:

cache size =  $512 \times 16 \times 1 = 8192$ 

EBR\_size = memory size when configured as a 9-bit memory.

- LatticeECP/XP = 1204x9
- LatticeECP2/XP2/ECP3 = 2048x9

number of EBR (LatticeECP/XP) = 8192/1024 + 1 = 9

Total number of EBRs required:

Software-based debugging 2
Instruction cache 9
Data cache 9
20



4

# WISHBONE Interconnect Architecture

This chapter describes the standard WISHBONE interconnect architecture that is employed by LatticeMico32 System. It focuses on the items that you must be aware of to begin designing and programming the functions of your system interconnects.

# Introduction to WISHBONE Interconnect

LatticeMico32 System uses a standard WISHBONE interconnect architecture to connect the processor to its on-chip component resources, such as the LatticeMico32 UART and the LatticeMico32 SPI.

The WISHBONE interconnect works as a general-purpose interface, defining the standard data exchanges between the processor module and its components. The interconnect does not interfere with the regulation of the processor or component application-specific functions. Like microcomputer buses, the WISHBONE bus is flexible enough to be tailored to a specific application, robust enough to provide a number of bus cycles and data path widths to solve various system issues, and universal enough to allow a number of suppliers to create design products for it, making it more cost-effective.

For more information on the WISHBONE System-on-Chip (SoC) Interconnection Architecture for Portable IP Cores, as it is formally known, refer to the OPENCORES.ORG Web site at www.opencores.org/projects.cgi/web/wishbone. The subject matter is very detailed and goes beyond the scope of this manual.

# **WISHBONE** Registered Feedback Mode

This section describes the WISHBONE Registered Feedback mode. To implement an advanced synchronous cycle termination scheme, Registered Feedback mode bus cycles use the Cycle Type Identifier, CTI\_O() and CTI\_I(), address tags. Both master and slave interfaces support CTI\_O() and CTI\_I() for improved bandwidth. The type of burst information is provided by the Burst Type Extension, BTE\_O() and BTE\_I() address tags.

All WISHBONE Registered Feedback-compatible cores must support WISHBONE Classic bus cycles.

Design new IP cores to support WISHBONE Registered Feedback bus cycles to ensure maximum throughput in all systems.

# CTI\_IO()

The cycle-type identifier CTI\_IO() address tag provides additional information about the current cycle. The master sends this information to the slave. The slave can use this information to prepare the response for the next cycle.

**Table 18: Cycle Type Identifiers** 

| CTI_O(2:0) | Description                  |
|------------|------------------------------|
| 000        | Classic cycle                |
| 001        | Constant address burst cycle |
| 010        | Incrementing burst cycle     |
| 011        | Reserved                     |
| 100        | Reserved                     |
| 101        | Reserved                     |
| 110        | Reserved                     |
| 111        | End of burst                 |

Observe the following allowances and rules:

- Master and slave interfaces may be designed to support the CTI\_I() and CTI\_O() signals. Also, master and slave interfaces may be designed to support a limited number of burst types.
- Master and slave interfaces that do support the CTI\_I() and CTI\_O() signals must at least support the Classic cycle CTI\_IO()=000 and the End-of-Cycle CTI\_IO()=111.
- Master and slave interfaces that are designed to support a limited number of burst types must complete the unsupported cycles as though they were WISHBONE Classic cycle, that is, CTI IO()=000.
- For description languages that allow default values for input ports (like VHDL), CTI\_I() may be assigned a default value of 000.

- In addition to the WISHBONE Classic rules for generating cycle termination signals ACK\_O, RTY\_O, and ERR\_O, a SLAVE may assert a termination cycle without checking the STB\_I signal.
- ACK\_O, RTY\_O, and ERR\_O may be asserted while STB\_O is negated.
- A cycle terminates when the cycle termination signal, STB\_I and STB\_O
  are asserted. Even if ACK\_O/ACK\_I is asserted, the other signals are only
  valid when STB\_O/STB\_I is also asserted.

To avoid the inherent wait state in synchronous termination schemes, the slave must generate the response as soon as possible, that is, the next cycle. It can use the CTI\_I() signals to determine the response for the next cycle, but if it cannot determine the state of STB\_I for the next cycle, it must generate the response independent of STB\_I.

# BTE\_IO()

The burst-type extension BTE\_IO() address tag provides additional information about the current burst. The master sends this information to the slave. This information is only relevant for incrementing bursts. In the future, other burst types may use these signals. See Table 19 for BTE\_IO(1:0) signal incrementing and decrementing bursts.

Table 19: Burst Type Extension Signal Bursts

| BTE_IO(1:0) | Description        |
|-------------|--------------------|
| 00          | Linear burst       |
| 01          | 4-beat wrap burst  |
| 10          | 8-beat wrap burst  |
| 11          | 16-beat wrap burst |

Observe the following allowances and rules:

- Master and slave interfaces that support incrementing burst cycles must support the BTE\_O() and BTE\_I() signals.
- Master and slave interfaces may be designed to support a limited number of burst extensions.
- Master and slave interfaces that are designed to support a limited number of burst extensions must complete the unsupported cycles as though they were WISHBONE Classic cycle, that is, CTI\_IO() = 000.

# **Component Signals**

In Mico System Builder (MSB), you define which components are in the platform and what needs to communicate with what. When the platform generator is run in MSB, it uses this information to build the WISHBONE-based interconnect of the platform. This generated interconnect is a set of Verilog wires connecting the various processor and component ports. To do this, the components must implement certain ports and follow a specific portnaming convention.

Table 20 defines the suffixes that must be used on the names of a component's ports. The suffixes of the ports of a master port are different than those of a slave port. The generated interconnect creates signals with names that end with the same suffix as the component port to which the signal is attached. Table 20 also notes which signals are mandatory and which are optional to support the basic WISHBONE bus cycle.

The prefixes used in the port and signal naming are not described in this section.

The port and signal descriptions that follow refer to the port or signal that ends with the string in the title.

**Table 20: List of Component Port and Signal Name Suffixes** 

| <b>Master Ports</b> |         |                                | Slave Ports |         |                                |
|---------------------|---------|--------------------------------|-------------|---------|--------------------------------|
| Name                | Width   | Optional (O)/<br>Mandatory (M) | Name        | Width   | Optional (O)/<br>Mandatory (M) |
| _ADR_O              | 32 bits | M                              | _ADR_I      | 32 bits | M                              |
| _DAT_O              | 32 bits | М                              | _DAT_I      | 32 bits | М                              |
| _DAT_I              | 32 bits | M                              | _DAT_O      | 32 bits | М                              |
| _SEL_O              | 4 bits  | М                              | _SEL_I      | 4 bits  | М                              |
| _WE_O               | 1 bit   | М                              | _WE_I       | 1 bit   | М                              |
| _ACK_I              | 1 bit   | М                              | _ACK_O      | 1 bit   | М                              |
| _ERR_I              | 1 bit   | 0                              | _ERR_O      | 1 bit   | 0                              |
| _RTY_I              | 1 bit   | 0                              | _RTY_O      | 1 bit   | 0                              |
| _CTI_O              | 3 bits  | 0                              | _CTI_I      | 3 bits  | 0                              |
| _BTE_O              | 2 bits  | 0                              | _BTE_I      | 2 bits  | 0                              |
| _LOCK_O             | 1 bit   | 0                              | _LOCK_I     | 1 bit   | 0                              |
| _CYC_O              | 1 bit   | М                              | _CYC_I      | 1 bit   | М                              |
| _STB_O              | 1 bit   | M                              | _STB_I      | 1 bit   | М                              |

## **Master Port and Signal Descriptions**

This section describes the master ports and signals listed in Table 20.

#### ADR\_O [31:2]

The address output array ADR\_O() is used to pass a binary address. ADR\_O() actually has a full 32 bits. But, because all addressing is on DWORD (4-byte) boundaries, the lowest two bits are always zero.

#### **DAT\_O** [31:0]

The data output array DAT\_O() is used to store a binary value for output.

#### **DAT\_I** [31:0]

The data input array DAT\_I() is used to store a binary value for input.

#### **SEL\_O** [3:0]

The Select Output array SEL\_O() indicates where valid data is expected on the DAT\_I() signal array during READ cycles and where it is placed on the DAT\_O() signal array during WRITE cycles. The array boundaries are determined by the granularity of a port.

#### WE O

The write enable output WE\_O indicates whether the current local bus cycle is a READ or WRITE cycle. The signal is negated during READ cycles and is asserted during WRITE cycles.

#### ACK I

This signal is called the acknowledge input ACK\_I. When asserted, the signal indicates the normal termination of a bus cycle by the slave. Also see the ERR\_I and RTY\_I signal descriptions.

#### ERR I

The Error Input ERR\_I indicates an abnormal cycle termination by the slave. The source of the error and the response generated by the master depends on the master functionality. Also see the ACK\_I and RTY\_I signal descriptions.

#### RTY I

The Retry Input RTY\_I indicates that the interface is not ready to accept or send data, so the cycle should be retried. The core functionality defines when and how the cycle is retried. Also see the ERR\_I and RTY\_I signal descriptions.

#### CTI\_O [2:0]

For descriptions of the cycle-type identifier CTI\_O(), see "CTI\_IO()" on page 38.

#### BTE\_O [1:0]

For descriptions of the burst-type extension  $BTE_O()$ , see "BTE\_IO()" on page 39.

#### LOCK O

The lock output LOCK\_O, when asserted, indicates that the current bus cycle cannot be interrupted. Lock is asserted to request complete ownership of the bus. After the transfer starts, the INTERCON does not grant the bus to any other master until the current master negates LOCK\_O or CYC\_O.

#### CYC O

The cycle output CYC\_O, when asserted, indicates that a valid bus cycle is in progress. The signal is asserted for the duration of all bus cycles. For example, during a BLOCK transfer cycle there can be multiple data transfers. The CYC\_O signal is asserted during the first data transfer and remains asserted until the last data transfer. The CYC\_O signal is useful for interfaces with multi-port interfaces, such as dual-port memories. In these cases, the CYC\_O signal requests the use of a common bus from an arbiter.

#### STB\_O

The strobe output STB\_O indicates a valid data transfer cycle. It is used to qualify various other signals on the interface, such as SEL\_O(). The slave asserts either the ACK\_I, ERR\_I, or RTY\_I signals in response to every assertion of the STB\_O signal.

# **Slave Port and Signal Descriptions**

This section describes the slave ports and signals listed in the Table 20.

#### ADR\_I [31:2]

The address input array ADR\_I() is used to pass a binary address. ADR\_I() actually has a full 32 bits. But, because all addressing is on DWORD (4-byte) boundaries, the lowest two bits are always zero.

#### **DAT\_I** [31:0]

The data input array DAT\_I() is used to store a binary value for input.

#### **DAT\_O** [31:0]

The data output array DAT O() is used to store a binary value for output.

#### **SEL\_I** [3:0]

The select input array SEL\_I() indicates where valid data is placed on the DAT\_I() signal array during WRITE cycles and where it should be present on the DAT\_O() signal array during READ cycles. The array boundaries are determined by the granularity of a port.

#### WE I

The write enable Input WE\_I indicates whether the current local bus cycle is a READ or WRITE cycle. The signal is negated during READ cycles and is asserted during WRITE cycles.

#### ACK O

The acknowledge output ACK\_O, when asserted, indicates the termination of a normal bus cycle by the slave. Also see the ERR\_O and RTY\_O signal descriptions.

#### ERR O

The error output ERR\_O indicates an abnormal cycle termination by the slave. The source of the error and the response generated by the master depends on the master functionality. Also see the ACK\_O and RTY\_O signal descriptions.

#### RTY\_O

The retry output RTY\_O indicates that the slave interface is not ready to accept or send data, so the cycle should be retried. The core functionality defines when and how the cycle is retried. Also see the ERR\_O and RTY\_O signal descriptions.

#### CTI I

For descriptions of the cycle-type identifier CTI\_I(), see "CTI\_IO()" on page 38.

#### BTE\_I [1:0]

For descriptions of the burst-type extension BTE\_i(), see "BTE\_IO()" on page 39.

#### LOCK I

The lock input LOCK\_I, when asserted, indicates that the current bus cycle is uninterruptible. A slave that receives the LOCK LOCK\_I signal is accessed by a single master only until either LOCK\_I or CYC\_I is negated.

#### CYC\_I [2:0]

The Cycle Input CYC\_I, when asserted, indicates that a valid bus cycle is in progress. The signal is asserted for the duration of all bus cycles. For example, during a BLOCK transfer cycle there can be multiple data transfers. The CYC\_I signal is asserted during the first data transfer and remains asserted until the last data transfer.

#### STB I

The strobe input STB\_I, when asserted, indicates a valid data transfer cycle. A slave responds to other WISHBONE signals only when this STB\_I is asserted, except for the RST\_I signal, to which it should always respond. The slave asserts either the ACK\_O, ERR\_O, or RTY\_O signals in response to every assertion of the STB\_I signal.

# **Arbitration Schemes**

MSB supports the following arbitration schemes for platform generation:

- Shared-bus arbitration schemes
- Slave-side fixed arbitration schemes
- Slave-side round-robin arbitration schemes

#### **Shared-Bus Arbitration**

The shared-bus arbitration scheme is shown in Figure 23.

Figure 23: Bus Architecture with Shared-Bus Arbitration



In the shared-bus arbitration scheme, one or more bus masters and bus slaves connect to a shared bus. A single arbiter controls the bus, that is, the path between masters and slaves. Each bus master requests control of the bus from the arbiter, and the arbiter grants access to a single master at a time. Once a master has control of the bus, it performs transfers with a bus slave. If multiple masters attempt to access the bus at the same time, the arbiter allocates the bus resources to a single master according to fixed arbitration rules, forcing all other masters to wait.

#### Slave-Side Arbitration

Slave-side arbitration is shown in Figure 24.



Figure 24: Bus Architecture with Slave-Side Arbitration

In slave-side arbitration, each multi-master slave has its own arbiter. A master port never waits to access a slave port, unless a different master port attempts to access the same slave port at the same time. As a result, multiple master ports active at the same time simultaneously transfer data with independent slave ports.

In the slave-side arbitration scheme, arbitation is only required when two or more masters contend for the same slave port. This scheme is called slaveside arbitration because it is implemented when two or more masters connect to a single slave.

#### Slave-Side Fixed Arbitration

In the slave-side fixed arbitration scheme, when two or more masters request control of the bus for the same slave simultaneously, the master with the highest priority gains access to the bus. At every slave transfer, only requesting masters are included in the arbitration. The master with the highest priority is granted access to the bus.

#### Slave-Side Round-Robin Arbitration

In the slave-side round-robin arbitration scheme, when multiple masters contend for access to a slave port, the arbiter grants access to the bus in round-robin order. At every slave transfer, only requesting masters are included in the round-robin arbitration.



# Instruction Set

This chapter includes descriptions of all of the instruction opcodes of the LatticeMico32 processor.

# **Instruction Formats**

All LatticeMico32 instructions are 32 bits wide. They are in four basic formats, as shown in Figure 25 through Figure 28.

#### Figure 25: Register Immediate (RI) Format

| 31 | 30 | 26 25 | 21 20 | 16 15     |  |
|----|----|-------|-------|-----------|--|
| 0  | Ор | Reg 0 | Reg 1 | Immediate |  |

#### Figure 26: Register Register (RR) Format

| 31 | 30 | 26 29 | 5 21  | 20    | 16 | 15    | 11 | 10 |   |   |   |   |   |   |   |   |   | 0 |
|----|----|-------|-------|-------|----|-------|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | Ор | R     | leg 0 | Reg 1 |    | Reg 2 |    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | П |

#### Figure 27: Control Register (CR) Format

| 31 | 30 26 | 25 2 | 21 20 | 16 15 | 1 |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 |
|----|-------|------|-------|-------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1  | Ор    | CSR  | Reg   | 0     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

#### Figure 28: Immediate (I) Format



# Opcode Look-Up Table

| Opcode | Decimal | Hexadecimal | Mnemonic |
|--------|---------|-------------|----------|
| 000000 | 00      | 00          | srui     |
| 000001 | 01      | 01          | nori     |
| 000010 | 02      | 02          | muli     |
| 000011 | 03      | 03          | sh       |
| 000100 | 04      | 04          | lb       |
| 000101 | 05      | 05          | sri      |
| 000110 | 06      | 06          | xori     |
| 000111 | 07      | 07          | lh       |
| 001000 | 08      | 08          | andi     |
| 001001 | 09      | 09          | xnori    |
| 001010 | 10      | 0A          | lw       |
| 001011 | 11      | 0B          | lhu      |
| 001100 | 12      | 0C          | sb       |
| 001101 | 13      | 0D          | addi     |
| 001110 | 14      | 0E          | ori      |
| 001111 | 15      | 0F          | sli      |
| 010000 | 16      | 10          | lbu      |
| 010001 | 17      | 11          | be       |
| 010010 | 18      | 12          | bg       |
| 010011 | 19      | 13          | bge      |
| 010100 | 20      | 14          | bgeu     |
| 010101 | 21      | 15          | bgu      |
| 010110 | 22      | 16          | sw       |
| 010111 | 23      | 17          | bne      |
| 011000 | 24      | 18          | andhi    |
| 011001 | 25      | 19          | cmpei    |
| 011010 | 26      | 1A          | cmpgi    |
| 011011 | 27      | 1B          | cmpgei   |
| 011100 | 28      | 1C          | cmpgeui  |
| 011101 | 29      | 1D          | cmpgui   |
| 011110 | 30      | 1E          | orhi     |
| 011111 | 31      | 1F          | cmpnei   |
|        |         |             |          |

| Opcode | Decimal | Hexadecimal | Mnemonic |
|--------|---------|-------------|----------|
| 100000 | 32      | 20          | sru      |
| 100001 | 33      | 21          | nor      |
| 100010 | 34      | 22          | mul      |
| 100011 | 35      | 23          | divu     |
| 100100 | 36      | 24          | rcsr     |
| 100101 | 37      | 25          | sr       |
| 100110 | 38      | 26          | xor      |
| 100111 | 39      | 27          | div      |
| 101000 | 40      | 28          | and      |
| 101001 | 41      | 29          | xnor     |
| 101010 | 42      | 2A          | reserved |
| 101011 | 43      | 2B          | raise    |
| 101100 | 44      | 2C          | sextb    |
| 101101 | 45      | 2D          | add      |
| 101110 | 46      | 2E          | or       |
| 101111 | 47      | 2F          | sl       |
| 110000 | 48      | 30          | b        |
| 110001 | 49      | 31          | modu     |
| 110010 | 50      | 32          | sub      |
| 110011 | 51      | 33          | reserved |
| 110100 | 52      | 34          | wcsr     |
| 110101 | 53      | 35          | mod      |
| 110110 | 54      | 36          | call     |
| 110111 | 55      | 37          | sexth    |
| 111000 | 56      | 38          | bi       |
| 111001 | 57      | 39          | cmpe     |
| 111010 | 58      | 3A          | cmpg     |
| 111011 | 59      | 3B          | cmpge    |
| 111100 | 60      | 3C          | cmpgeu   |
| 111101 | 61      | 3D          | cmpgu    |
| 111110 | 62      | 3E          | calli    |
| 111111 | 63      | 3F          | cmpne    |
|        |         |             |          |

Instruction Set Pseudo-Instructions

## **Pseudo-Instructions**

To aid the semantics of assembler programs, the LatticeMico32 assembler implements a variety of pseudo-instructions. Table 21 lists these instructions and to what actual instructions they are mapped. Disassemblers show the actual implementation.

**Table 21: Pseudo-Instructions** 

| Mnemonic       | Implementation     | Description                                                               |
|----------------|--------------------|---------------------------------------------------------------------------|
| ret            | b ra               | Returns from function call.                                               |
| mv rX, rY      | or rX, rY, r0      | Moves value in rY to rX.                                                  |
| mvhi rX, imm16 | orhi rX, r0, imm16 | Moves the 16-bit, left-shifted immediate into rX.                         |
| not rX, rY     | xnor rX, rY, r0    | Is the bitwise complement of the value in rY and stores the result in rX. |
| mvi            | addi rd, r0, imm16 | Adds 16-bit immediate to r0 and stores the result in rd.                  |
|                |                    | <b>Note:</b> GCC compiler tool chain expects r0 contents to be zero.      |
| nop            | addi r0, r0, 0     | Adds 0 to r0 and saves it to r0, resulting in no operation (nop).         |

# **Instruction Descriptions**

Some of the following tables include these parameters:

- Syntax Describes the assembly language syntax for the instruction.
- Issue The "issue" cycles mean the number of cycles that the microprocessor takes to place this instruction in the pipeline. For example, if the issue is 1 cycle, the next instruction will be introduced into the pipeline the very next cycle. If the issue is 4, the next instruction will be introduced three cycles later. The branches and calls are issue 4 cycles, which means that the pipeline stalls for the next three cycles.
- Semantics Describes how the instruction creates a result from the inputs and where it puts the result. The Semantics feature refers to terms used in the assembly language syntax for the instruction.

The Semantics feature also uses the following terms:

- gpr Refers to a general-purpose register.
- PC Refers to a program counter.
- csr Refers to a control and status register.
- IE.BIE Refers to the BIE bit of the IE (interrupt enable) register.
- IE.IE Refers to the IE bit of the IE (interrupt enable) register.
- IE.EIE Refers to the EIE bit of the IE (interrupt enable) register.

- ◆ EBA See "EBA Exception Base Address" on page 13.
- ◆ DEBA See "DEBA Debug Exception Base Address" on page 28.
- DC.RE Refers to the RE bit of DC register. The DC register is an internal microprocessor register that is statically set to 0. It cannot be changed through the microprocessor configuration graphical user interface or parameter settings.
- Result Specifies how many clock cycles before the result of the instruction is available. The exact result depends on the instruction. For example, for an add instruction, the result is the value produced by adding the two operands. For a load instruction, the result is the value loaded from memory.

#### add

Figure 29: add Instruction



**Table 22: add Instruction Features** 

| I GOIO LL.  | addie 22. ddd iiisti dotioii i eddares                             |  |  |  |  |  |  |  |  |  |
|-------------|--------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Feature     | Description                                                        |  |  |  |  |  |  |  |  |  |
| Operation   | Integer addition                                                   |  |  |  |  |  |  |  |  |  |
| Description | Adds the value in rY to the value in rZ, storing the result in rX. |  |  |  |  |  |  |  |  |  |
| Syntax      | add rX, rY, rZ                                                     |  |  |  |  |  |  |  |  |  |
| Example     | add r14, r15, r17                                                  |  |  |  |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] + gpr[rZ]</pre>                             |  |  |  |  |  |  |  |  |  |
| Result      | 1 cycle                                                            |  |  |  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                            |  |  |  |  |  |  |  |  |  |
| See Also    | addi, addition with immediate                                      |  |  |  |  |  |  |  |  |  |

#### addi

Figure 30: addi Instruction

| 31 |   |   |   |   | 26 | 25 | 21 | 20 | 16 | 15    | 0 | ) |
|----|---|---|---|---|----|----|----|----|----|-------|---|---|
| 0  | 0 | 1 | 1 | 0 | 1  | ľΧ |    | ťΧ |    | imm16 |   |   |

**Table 23: addi Instruction Features** 

| Feature     | Description                                                                    |
|-------------|--------------------------------------------------------------------------------|
| Operation   | Integer addition with immediate                                                |
| Description | Adds the value in rY to the sign-extended immediate, storing the result in rX. |

**Table 23: addi Instruction Features** 

| Feature   | Description                                       |
|-----------|---------------------------------------------------|
| Syntax    | addi rX, rY, imm16                                |
| Example   | addi r4, r2, -32                                  |
| Semantics | <pre>gpr[rX] = gpr[rY] + sign_extend(imm16)</pre> |
| Result    | 1 cycle                                           |
| Issue     | 1 cycle                                           |
| See Also  | add, addition between registers                   |

#### and

Figure 31: and Instruction

| 31 |   |   |   |   | 26 | 25 | 21 2 | 0 16 | 15 | 11 | 10 | ) |   |   |   |   |   |   |   |   | 0 |
|----|---|---|---|---|----|----|------|------|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 0 | 1 | 0 | 0 | 0  | rΥ | r2   | Z    | rΧ |    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

**Table 24: and Instruction Features** 

| Feature     | Description                                                                    |
|-------------|--------------------------------------------------------------------------------|
| Operation   | Bitwise logical AND                                                            |
| Description | Bitwise AND of the value in rY with the value in rZ, storing the result in rX. |
| Syntax      | and rX, rY, rZ                                                                 |
| Example     | and r14, r15, r17                                                              |
| Semantics   | <pre>gpr[rX] = gpr[rY] &amp; gpr[rZ]</pre>                                     |
| Result      | 1 cycle                                                                        |
| Issue       | 1 cycle                                                                        |
| See Also    | andi, AND with immediate; andhi, AND with high 16 bits                         |

## andhi

Figure 32: andhi Instruction



**Table 25: andhi Instruction Features** 

| Feature     | Description                                                                                       |
|-------------|---------------------------------------------------------------------------------------------------|
| Operation   | Bitwise logical AND (high 16-bits)                                                                |
| Description | Bitwise AND of the value in rY with the 16-bit, left-shifted immediate, storing the result in rX. |

**Table 25: andhi Instruction Features** 

| Feature   | Description                                     |
|-----------|-------------------------------------------------|
| Syntax    | andhi rX, rY, imm16                             |
| Example   | andhi r4, r2, 0x5555                            |
| Semantics | gpr[rX] = gpr[rY] & (imm16 << 16)               |
| Result    | 1 cycle                                         |
| Issue     | 1 cycle                                         |
| See Also  | AND between registers; andi, AND with immediate |

## andi

Figure 33: andi Instruction

| 31 |   |   |   |   | 26 | 25 | 21 20 16 | 6 15 0 |
|----|---|---|---|---|----|----|----------|--------|
| 0  | 0 | 1 | 0 | 0 | 0  | rΥ | rX       | imm16  |

**Table 26: andi Instruction Features** 

| Feature     | Description                                                                                |
|-------------|--------------------------------------------------------------------------------------------|
| Operation   | Bitwise logical AND                                                                        |
| Description | Bitwise AND of the value in rY with the zero-extended immediate, storing the result in rX. |
| Syntax      | andi rX, rY, imm16                                                                         |
| Example     | andi r4, r2, 0x5555                                                                        |
| Semantics   | <pre>gpr[rX] = gpr[rY] &amp; zero_extend(imm16)</pre>                                      |
| Result      | 1 cycle                                                                                    |
| Issue       | 1 cycle                                                                                    |
| See Also    | and, AND between registers; andhi, AND with high 16 bits                                   |

## b

Figure 34: b Instruction

| 3 | 1 |   |   |   |   | 26 | 25 | 2 | 1 20 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 |  |
|---|---|---|---|---|---|----|----|---|------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|
| 1 |   | 1 | 0 | 0 | 0 | 0  | rX |   | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

**Table 27: b Instruction Features** 

| Feature     | Description                                                               |
|-------------|---------------------------------------------------------------------------|
| Operation   | Unconditional branch                                                      |
| Description | Unconditional branch to address in rX. rX cannot be r30 (ea) or r31 (ba). |

**Table 27: b Instruction Features** 

| Feature   | Description               |
|-----------|---------------------------|
| Syntax    | b rX                      |
| Example   | b r3                      |
| Semantics | PC = gpr[rX]              |
| Issue     | 4 cycles                  |
| See Also  | bi, branch with immediate |

#### be

Figure 35: be Instruction

| 31    | 26 25    | 21 20 | 16 15 | 0 |
|-------|----------|-------|-------|---|
| 0 1 0 | 0 0 1 rY | rX    | imm16 |   |

**Table 28: be Instruction Features** 

| Feature     | Description                                                                                                                                                |  |  |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Branch if equal                                                                                                                                            |  |  |  |  |  |  |
| Description | on Compares the value in rX with the value in rY, branching to the add given by the sum of the PC and the sign-extended immediate if the values are equal. |  |  |  |  |  |  |
| Syntax      | be rX, rY, imm16                                                                                                                                           |  |  |  |  |  |  |
| Example     | be r4, r2, label                                                                                                                                           |  |  |  |  |  |  |
| Semantics   | <pre>if (gpr[rX] == gpr[rY]) PC = PC + sign_extend(imm16 &lt;&lt; 2)</pre>                                                                                 |  |  |  |  |  |  |
| Issue       | 1 cycle (not taken), 4 cycles (taken)                                                                                                                      |  |  |  |  |  |  |
| See Also    | bne, branch if not equal                                                                                                                                   |  |  |  |  |  |  |

# bg

Figure 36: bg Instruction

| 31        | 26 25 21 | 20 16 | 15    | 0 |
|-----------|----------|-------|-------|---|
| 0 1 0 0 1 | 0 rY     | rX    | imm16 |   |

**Table 29: bg Instruction Features** 

| Feature     | Description                                                                                                                                                                                                                                    |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Branch if greater                                                                                                                                                                                                                              |
| Description | Compares the value in rX with the value in rY, branching to the address given by the sum of the PC and the sign-extended immediate if the value in rX is greater than the value in rY. The values in rX and rY are treated as signed integers. |

**Table 29: bg Instruction Features** 

| Feature   | Description                                                                  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax    | bg rX, rY, imm16                                                             |  |  |  |  |  |
| Example   | bg r4, r2, label                                                             |  |  |  |  |  |
| Semantics | <pre>if (gpr[rX] &gt; gpr[rY]) PC = PC + sign_extend(imm16 &lt;&lt; 2)</pre> |  |  |  |  |  |
| Issue     | 1 cycle (not taken), 4 cycles (taken)                                        |  |  |  |  |  |
| See Also  | bgu, branch if greater, unsigned                                             |  |  |  |  |  |

# bge

Figure 37: bge Instruction

| 31        | 26 25 2 | 1 20 16 | 15    | 0 |
|-----------|---------|---------|-------|---|
| 0 1 0 0 1 | 1 rY    | rX      | imm16 |   |

**Table 30: bge Instruction Features** 

| Description                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Branch if greater or equal                                                                                                                                                                                                                            |
| Compares the value in rX with the value in rY, branching to the address given by the sum of the PC and the sign-extended immediate if the value in rX is greater or equal to the value in rY. The values in rX and rY are treated as signed integers. |
| bge rX, rY, imm16                                                                                                                                                                                                                                     |
| bge r4, r2, label                                                                                                                                                                                                                                     |
| <pre>if (gpr[rX] &gt;= gpr[rY]) PC = PC + sign_extend(imm16 &lt;&lt; 2)</pre>                                                                                                                                                                         |
| 1 cycle (not taken), 4 cycles (taken)                                                                                                                                                                                                                 |
| bgeu, branch if greater or equal, unsigned                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                       |

# bgeu

Figure 38: bgeu Instruction



**Table 31: bgeu Instruction Features** 

| Feature     | Description                                                                                                                                                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Branch if greater or equal, unsigned                                                                                                                                                                                                                    |
| Description | Compares the value in rX with the value in rY, branching to the address given by the sum of the PC and the sign-extended immediate if the value in rX is greater or equal to the value in rY. The values in rX and rY are treated as unsigned integers. |
| Syntax      | bgeu rX, rY, imm16                                                                                                                                                                                                                                      |
| Example     | bgeu r4, r2, label                                                                                                                                                                                                                                      |
| Semantics   | <pre>if (gpr[rX] &gt;= gpr[rY]) PC = PC + sign_extend(imm16 &lt;&lt; 2)</pre>                                                                                                                                                                           |
| Issue       | 1 cycle (not taken), 4 cycles (taken)                                                                                                                                                                                                                   |
| See Also    | bge, branch if greater or equal, signed                                                                                                                                                                                                                 |

# bgu

Figure 39: bgu Instruction



**Table 32: bgu Instruction Features** 

| Feature     | Description                                                                                                                                                                                                                                      |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Branch if greater, unsigned                                                                                                                                                                                                                      |
| Description | Compares the value in rX with the value in rY, branching to the address given by the sum of the PC and the sign-extended immediate if the value in rX is greater than the value in rY. The values in rX and rY are treated as unsigned integers. |
| Syntax      | bgu rX, rY, imm16                                                                                                                                                                                                                                |
| Example     | bgu r4, r2, label                                                                                                                                                                                                                                |
| Semantics   | <pre>if (gpr[rX] &gt; gpr[rY]) PC = PC + sign_extend(imm16 &lt;&lt; 2)</pre>                                                                                                                                                                     |
| Issue       | 1 cycle (not taken), 4 cycles (taken)                                                                                                                                                                                                            |
| See Also    | bg, branch if greater, signed                                                                                                                                                                                                                    |

## bi

Figure 40: bi Instruction



**Table 33: bi Instruction Features** 

| Feature     | Description                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------|
| Operation   | Unconditional branch                                                                            |
| Description | Unconditional branch to the address given by the sum of the PC and the sign-extended immediate. |
| Syntax      | bi imm26                                                                                        |
| Example     | bi label                                                                                        |
| Semantics   | PC = PC + sign_extend(imm26 << 2)                                                               |
| Issue       | 4 cycles                                                                                        |
| See Also    | b, branch from register                                                                         |

# bne

Figure 41: bne Instruction



**Table 34: bne Instruction Features** 

| Feature     | Description                                                                                                                                                     |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Branch if not equal                                                                                                                                             |
| Description | Compares the value in rX with the value in rY, branching to the address given by the sum of the PC and the sign-extended immediate if the values are not equal. |
| Syntax      | bne rX, rY, imm16                                                                                                                                               |
| Example     | bne r4, r2, label                                                                                                                                               |
| Semantics   | <pre>if (gpr[rX] != gpr[rY]) PC = PC + sign_extend(imm16 &lt;&lt; 2)</pre>                                                                                      |
| Issue       | 1 cycle (not taken), 4 cycles (taken)                                                                                                                           |
| See Also    | be, branch if equal                                                                                                                                             |

## break

Figure 42: break Instruction



**Table 35: break Instruction Features** 

| Feature     | Description                                                          |
|-------------|----------------------------------------------------------------------|
| Operation   | Software breakpoint                                                  |
| Description | Raises a breakpoint exception.                                       |
| Syntax      | break                                                                |
| Example     | break                                                                |
| Semantics   | <pre>gpr[ba] = PC IE.BIE = IE.IE IE.IE = 0 PC = DEBA + ID * 32</pre> |
| Issue       | 4 cycles                                                             |
| See Also    | bret, return from breakpoint                                         |

## bret

Figure 43: bret Instruction



**Table 36: bret Instruction Features** 

| Feature     | Description                                                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Return from breakpoint                                                                                                                                           |
| Description | Unconditional branch to the address in the breakpoint address register (ba), updating interrupt enable with value saved in breakpoint interrupt enable register. |
| Syntax      | bret                                                                                                                                                             |
| Example     | bret                                                                                                                                                             |
| Semantics   | PC = gpr[ba] IE.IE = IE.BIE                                                                                                                                      |
| Issue       | 4 cycles                                                                                                                                                         |
| See Also    | break, breakpoint                                                                                                                                                |

## call

Figure 44: call Instruction



**Table 37: call Instruction Features** 

| Feature     | Description                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------|
| Operation   | Function call                                                                                   |
| Description | Adds 4 to the PC, storing the result in ra, then unconditionally branches to the address in rX. |
| Syntax      | call rX                                                                                         |
| Example     | call r3                                                                                         |
| Semantics   | <pre>gpr[ra] = PC + 4 PC = gpr[rX]</pre>                                                        |
| Result      | 1 cycle                                                                                         |
| Issue       | 4 cycles                                                                                        |
| See Also    | calli, call with immediate; ret, return from call                                               |

## calli

Figure 45: calli Instruction



**Table 38: calli Instruction Features** 

| Feature     | Description                                                                                                                                          |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Function call                                                                                                                                        |
| Description | Adds 4 to the PC, storing the result in ra, then unconditionally branches to the address given by the sum of the PC and the sign-extended immediate. |
| Syntax      | calli imm26                                                                                                                                          |
| Example     | calli label                                                                                                                                          |
| Semantics   | <pre>gpr[ra] = PC + 4 PC = PC + sign_extend(imm26 &lt;&lt; 2)</pre>                                                                                  |
| Result      | 1 cycle                                                                                                                                              |
| Issue       | 4 cycles                                                                                                                                             |
| See Also    | call, call from register; ret, return from call                                                                                                      |

# cmpe

Figure 46: cmpe Instruction



**Table 39: cmpe Instruction Features** 

| Feature     | Description                                                                                    |
|-------------|------------------------------------------------------------------------------------------------|
| Operation   | Compare equal                                                                                  |
| Description | Compares the value in rY with the value in rZ, storing 1 in rX if they are equal, otherwise 0. |
| Syntax      | cmpe rX, rY, rZ                                                                                |
| Example     | cmpe r14, r15, r17                                                                             |
| Semantics   | <pre>gpr[rX] = gpr[rY] == gpr[rZ]</pre>                                                        |
| Result      | 2 cycles                                                                                       |
| Issue       | 1 cycle                                                                                        |
| See Also    | cmpei, compare equal with immediate                                                            |

# cmpei

Figure 47: cmpei Instruction



**Table 40: cmpei Instruction Features** 

| Feature     | Description                                                                                                |
|-------------|------------------------------------------------------------------------------------------------------------|
| Operation   | Compare equal                                                                                              |
| Description | Compares the value in rY with the sign-extended immediate, storing 1 in rX if they are equal, 0 otherwise. |
| Syntax      | cmpei rX, rY, imm16                                                                                        |
| Example     | cmpei r4, r2, 0x5555                                                                                       |
| Semantics   | <pre>gpr[rX] = gpr[rY] == sign_extend(imm16)</pre>                                                         |
| Result      | 2 cycles                                                                                                   |
| Issue       | 1 cycle                                                                                                    |
| See Also    | cmpe, compare equal between registers                                                                      |

# cmpg

Figure 48: cmpg Instruction



**Table 41: cmpg Instruction Features** 

| Feature     | Description                                                                                                                                                                   |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Compare greater                                                                                                                                                               |
| Description | Compares the value in rY with the value in rZ, storing 1 in rX if the value in rY is greater than the value in rZ, 0 otherwise. Both operands are treated as signed integers. |
| Syntax      | cmpg rX, rY, rZ                                                                                                                                                               |
| Example     | cmpg r14, r15, r17                                                                                                                                                            |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt; gpr[rZ]</pre>                                                                                                                                     |
| Result      | 2 cycles                                                                                                                                                                      |
| Issue       | 1 cycle                                                                                                                                                                       |
| See Also    | cmpgi, compare greater with immediate; cmpgu, compare greater, unsigned; cmpgui, compare greater with immediate, unsigned                                                     |

# cmpgi

Figure 49: cmpgi Instruction

| 31 |   |   |   |   | 26 | 25 | 21 20 | 16 | 15 0  |
|----|---|---|---|---|----|----|-------|----|-------|
| 0  | 1 | 1 | 0 | 1 | 0  | rY | rX    |    | imm16 |

**Table 42: cmpgi Instruction Features** 

| Feature     | Description                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| Operation   | Compare greater                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |
| Description | Compares the value in rY with the sign-extended immediate, storing 1 in rX if the value in rY is greater than the immediate, 0 otherwise. Both operands are treated as signed integers. |  |  |  |  |  |  |  |  |  |  |  |
| Syntax      | cmpgi rX, rY, imm16                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |
| Example     | cmpgi r4, r2, 0x5555                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt; sign_extend(imm16)</pre>                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |
| Result      | 2 cycles                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |
| See Also    | cmpg, compare greater between registers; cmpgu, compare greater, unsigned; cmpgui, compare greater with immediate, unsigned                                                             |  |  |  |  |  |  |  |  |  |  |  |

# cmpge

Figure 50: cmpge Instruction



**Table 43: cmpge Instruction Features** 

| Feature     | Description                                                                                                                                                                          |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Compare greater or equal                                                                                                                                                             |
| Description | Compares the value in rY with the value in rZ, storing 1 in rX if the value in rY is greater or equal to the value in rZ, 0 otherwise. Both operands are treated as signed integers. |
| Syntax      | cmpge rX, rY, rZ                                                                                                                                                                     |
| Example     | cmpge r14, r15, r17                                                                                                                                                                  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt;= gpr[rZ]</pre>                                                                                                                                           |
| Result      | 2 cycles                                                                                                                                                                             |
| Issue       | 1 cycle                                                                                                                                                                              |
| See Also    | cmpgei, compare with immediate; cmpgeu, compare, unsigned; cmpgeui, compare with immediate, unsigned                                                                                 |

# cmpgei

Figure 51: cmpgei Instruction

| 31 | 26        | 25 21 20 | 16 1 | 15 0  |  |
|----|-----------|----------|------|-------|--|
| 0  | 1 1 0 1 1 | rY rX    | i    | imm16 |  |

**Table 44: cmpgei Instruction Features** 

| Feature     | Description                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
| Operation   | Compare greater or equal                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  |
| Description | Compares the value in rY with the sign-extended immediate, storing 1 in rX if the value in rY is greater or equal to the immediate, 0 otherwise. Both operands are treated as signed integers. |  |  |  |  |  |  |  |  |  |  |  |  |
| Syntax      | cmpgei rX, rY, imm16                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |
| Example     | cmpgei r4, r2, 0x5555                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt;= sign_extend(imm16)</pre>                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |
| Result      | 2 cycles                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |
| See Also    | cmpge, compare between registers; cmpgeu, compare, unsigned; cmpgeui, compare with immediate, unsigned                                                                                         |  |  |  |  |  |  |  |  |  |  |  |  |

# cmpgeu

Figure 52: cmpgeu Instruction

| 31 |     |   |   | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 |   |   |   |   |   |   |   |   |   | 0 |  |
|----|-----|---|---|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|--|
| 1  | 1 1 | 1 | 0 | 0  | rΥ |    | rΖ |    | rΧ |    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

**Table 45: cmpgeu Instruction Features** 

| Feature     | Description                                                                                                                                                                            |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Compare greater or equal                                                                                                                                                               |
| Description | Compares the value in rY with the value in rZ, storing 1 in rX if the value in rY is greater or equal to the value in rZ, 0 otherwise. Both operands are treated as unsigned integers. |
| Syntax      | cmpgeu rX, rY, rZ                                                                                                                                                                      |
| Example     | cmpgeu r14, r15, r17                                                                                                                                                                   |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt;= gpr[rZ]</pre>                                                                                                                                             |
| Result      | 2 cycles                                                                                                                                                                               |
| Issue       | 1 cycle                                                                                                                                                                                |
| See Also    | cmpge, compare between registers; cmpgei, compare with immediate; cmpgeui, compare with immediate, unsigned                                                                            |

# cmpgeui

Figure 53: cmpgeui Instruction



**Table 46: cmpgeui Instruction Features** 

| Feature     | Description                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| Operation   | Compare greater or equal                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |
| Description | Compares the value in rY with the zero-extended immediate, storing 1 in rX if the value in rY is greater or equal to the immediate, 0 otherwise. Both operands are treated as unsigned integers. |  |  |  |  |  |  |  |  |  |  |  |
| Syntax      | cmpgeui rX, rY, imm16                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |
| Example     | cmpgeui r4, r2, 0x5555                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt;= zero_extend(imm16)</pre>                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |
| Result      | 2 cycles                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |
| See Also    | cmpge, compare between registers; cmpgei, compare with immediate; cmpgeu, compare, unsigned                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |

# cmpgu

Figure 54: cmpgu Instruction

| 31 |   |   |   |   | 26 | 25 | 21 | 20 | 16 1 | 15 | 11 | 10 |   |   |   |   |   |   |   |   |   | 0 |  |
|----|---|---|---|---|----|----|----|----|------|----|----|----|---|---|---|---|---|---|---|---|---|---|--|
| 1  | 1 | 1 | 1 | 0 | 1  | rΥ |    | rΖ | r    | rΧ |    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

**Table 47: cmpgu Instruction Features** 

| Feature     | Description                                                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation   | Compare greater unsigned                                                                                                                                                        |
| Description | Compares the value in rY with the value in rZ, storing 1 in rX if the value in rY is greater than the value in rZ, 0 otherwise. Both operands are treated as unsigned integers. |
| Syntax      | cmpgu rX, rY, rZ                                                                                                                                                                |
| Example     | cmpgu r14, r15, r17                                                                                                                                                             |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt; gpr[rZ]</pre>                                                                                                                                       |
| Result      | 2 cycles                                                                                                                                                                        |
| Issue       | 1 cycle                                                                                                                                                                         |
| See Also    | cmpg, compare greater, signed; cmpgi, compare greater with immediate; cmpgui, compare greater with immediate, unsigned                                                          |

# cmpgui

Figure 55: cmpgui Instruction

| 31 |     |   |   | 26 | 25 | 21 2 | 20 | 16 | 15 0  |  |
|----|-----|---|---|----|----|------|----|----|-------|--|
| 0  | 1 1 | 1 | 0 | 1  | rY | ı    | rΧ |    | imm16 |  |

**Table 48: cmpgui Instruction Features** 

| Feature     | Description                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
| - Cuturo    | <u> </u>                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |
| Operation   | Compare greater unsigned                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |
| Description | Compares the value in rY with the zero-extended immediate, storing 1 in rX if the value in rY is greater than the immediate, 0 otherwise. Both operands are treated as unsigned integers. |  |  |  |  |  |  |  |  |  |  |  |  |
| Syntax      | cmpgui rX, rY, imm16                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |
| Example     | cmpgui r4, r2, 0x5555                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt; zero_extend(imm16)</pre>                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |
| Result      | 2 cycles                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |
| See Also    | cmpg, compare greater, signed; cmpgi, compare greater with immediate; cmpgu, compare greater, unsigned                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |
|             |                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |

# cmpne

Figure 56: cmpne Instruction

| 31 |   |   |   |   | 26 | 25 | 21 | 20 | 16 15 | 5 11 | 10 |   |   |   |   |   |   |   |       | 0 |  |
|----|---|---|---|---|----|----|----|----|-------|------|----|---|---|---|---|---|---|---|-------|---|--|
| 1  | 1 | 1 | 1 | 1 | 1  | rΥ |    | rΖ | rX    | [    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | <br>0 | 0 |  |

**Table 49: cmpne Instruction Features** 

| Feature     | Description                                                                                        |  |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Operation   | Compare not equal                                                                                  |  |  |  |  |  |  |  |
| Description | Compares the value in rY with the value in rZ, storing 1 in rX if they are not equal, 0 otherwise. |  |  |  |  |  |  |  |
| Syntax      | cmpne rX, rY, rZ                                                                                   |  |  |  |  |  |  |  |
| Example     | cmpne r14, r15, r17                                                                                |  |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] != gpr[rZ]</pre>                                                            |  |  |  |  |  |  |  |
| Result      | 2 cycles                                                                                           |  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                            |  |  |  |  |  |  |  |
| See Also    | cmpnei, compare not equal with immediate                                                           |  |  |  |  |  |  |  |

# cmpnei

Figure 57: cmpnei Instruction



**Table 50: cmpnei Instruction Features** 

| Feature     | Description  Compare not equal                                                                                 |  |  |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Operation   |                                                                                                                |  |  |  |  |  |  |  |  |
| Description | Compares the value in rY with the sign-extended immediate, storing 1 in rX if they are not equal, 0 otherwise. |  |  |  |  |  |  |  |  |
| Syntax      | cmpnei rX, rY, imm16                                                                                           |  |  |  |  |  |  |  |  |
| Example     | cmpnei r4, r2, 0x5555                                                                                          |  |  |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] != sign_extend(imm16)</pre>                                                             |  |  |  |  |  |  |  |  |
| Result      | 2 cycles                                                                                                       |  |  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                        |  |  |  |  |  |  |  |  |
| See Also    | cmpne, compare not equal between registers                                                                     |  |  |  |  |  |  |  |  |
|             |                                                                                                                |  |  |  |  |  |  |  |  |

## divu

Figure 58: divu Instruction



**Table 51: divu Instruction Features** 

| Description                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------|
| Unsigned iinteger division                                                                                              |
| Divides the value in rY by the value in rZ, storing the quotient in rX. Both operands are treated as unsigned integers. |
| Available only if the processor was configured with the DIVIDE_ENABLED option.                                          |
| divu rX, rY, rZ                                                                                                         |
| divu r14, r15, r17                                                                                                      |
| <pre>gpr[rX] = gpr[rY] / gpr[rZ]</pre>                                                                                  |
| 34 cycles                                                                                                               |
| 34 cycles                                                                                                               |
| modu, modulus                                                                                                           |
|                                                                                                                         |

## eret

Figure 59: eret Instruction



**Table 52: eret Instruction Features** 

| Feature                                  | Description                                                                                                                                                        |  |  |  |  |  |  |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation                                | Return from exception                                                                                                                                              |  |  |  |  |  |  |
| Description                              | Unconditionally branches to the address in the exception address register (ea), updating interrupt enable with value saved in exception interrupt enable register. |  |  |  |  |  |  |
| Syntax                                   | eret                                                                                                                                                               |  |  |  |  |  |  |
| Example                                  | eret                                                                                                                                                               |  |  |  |  |  |  |
| Semantics PC = gpr[ea]<br>IE.IE = IE.EIE |                                                                                                                                                                    |  |  |  |  |  |  |
| Result                                   |                                                                                                                                                                    |  |  |  |  |  |  |
| Issue                                    | 3 cycles                                                                                                                                                           |  |  |  |  |  |  |
| See Also                                 | scall, system call                                                                                                                                                 |  |  |  |  |  |  |

## lb

Figure 60: Ib Instruction

**Table 53: Ib Instruction Features** 

| Feature     | Description                                                                                                                                                     |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Load byte from memory                                                                                                                                           |  |  |  |  |  |  |
| Description | Loads a byte from memory at the address specified by the sum of the value in rY added to the sign-extended immediate, storing the sign-extended result into rX. |  |  |  |  |  |  |
| Syntax      | lb rX, (rY+imm16)                                                                                                                                               |  |  |  |  |  |  |
| Example     | lb r4, (r2+5)                                                                                                                                                   |  |  |  |  |  |  |
| Semantics   | <pre>address = gpr[rY] + sign_extend(imm16) gpr[rX] = sign_extend(memory[address])</pre>                                                                        |  |  |  |  |  |  |
| Result      | 3 cycles                                                                                                                                                        |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                         |  |  |  |  |  |  |
| See Also    | lbu, load byte, unsigned; lh, load half-word, signed; lhu, load half-wounsigned; lw, load word                                                                  |  |  |  |  |  |  |

## lbu

Figure 61: Ibu Instruction

| 31  | 26      | 25 21 20 | 16 1 | 15   | 0 |
|-----|---------|----------|------|------|---|
| 0 1 | 0 0 0 0 | rY rX    | i    | mm16 |   |

**Table 54: Ibu Instruction Features** 

| Feature     | Description                                                                                                                                                     |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Load unsigned byte from memory                                                                                                                                  |  |  |  |  |  |  |
| Description | Loads a byte from memory at the address specified by the sum of the value in rY added to the sign-extended immediate, storing the zero-extended result into rX. |  |  |  |  |  |  |
| Syntax      | lbu rX, (rY+imm16)                                                                                                                                              |  |  |  |  |  |  |
| Example     | lbu r4, (r2+5)                                                                                                                                                  |  |  |  |  |  |  |
| Semantics   | <pre>address = gpr[rY] + sign_extend(imm16) gpr[rX] = zero_extend(memory[address])</pre>                                                                        |  |  |  |  |  |  |
| Result      | 3 cycles                                                                                                                                                        |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                         |  |  |  |  |  |  |
| See Also    | lb, load byte, signed; lh, load half-word, signed; lhu, load half-word, unsigned; lw, load word                                                                 |  |  |  |  |  |  |
|             |                                                                                                                                                                 |  |  |  |  |  |  |

## lh

Figure 62: Ih Instruction

| 31 |     |   |   | 26 | 25 | 21 20 16 | 15    | 0 |
|----|-----|---|---|----|----|----------|-------|---|
| 0  | 0 0 | 1 | 1 | 1  | rΥ | rX       | imm16 |   |

**Table 55: Ih Instruction Features** 

| Feature     | Description                                                                                                                                                          |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Load half-word from memory                                                                                                                                           |  |  |  |  |  |  |
| Description | Loads a half-word from memory at the address specified by the sum of the value in rY added to the sign-extended immediate, storing the sign-extended result into rX. |  |  |  |  |  |  |
| Syntax      | lh rX, (rY+imm16)                                                                                                                                                    |  |  |  |  |  |  |
| Example     | lh r4, (r2+6)                                                                                                                                                        |  |  |  |  |  |  |
| Semantics   | <pre>address = gpr[rY] + sign_extend(imm16) gpr[rX] = sign_extend((memory[address] &lt;&lt; 8)</pre>                                                                 |  |  |  |  |  |  |
| Result      | 3 cycles                                                                                                                                                             |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                              |  |  |  |  |  |  |
| See Also    | lb, load byte, signed; lbu, load byte, unsigned; lhu, load half-word, unsigned; lw, load word                                                                        |  |  |  |  |  |  |

## lhu

Figure 63: Ihu Instruction

| 31 |   |   |   |   | 26 | 25 | 21 | 20 | 16 | 15 0  |
|----|---|---|---|---|----|----|----|----|----|-------|
| 0  | 0 | 1 | 0 | 1 | 1  | rY |    | rΧ |    | imm16 |

**Table 56: Ihu Instruction Features** 

| Feature     | Description                                                                                                                                                          |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Load unsigned half-word from memory                                                                                                                                  |  |  |  |  |  |  |
| Description | Loads a half-word from memory at the address specified by the sum of the value in rY added to the sign-extended immediate, storing the zero-extended result into rX. |  |  |  |  |  |  |
| Syntax      | lhu rX, (rY+imm16)                                                                                                                                                   |  |  |  |  |  |  |
| Example     | lhu r4, (r2+6)                                                                                                                                                       |  |  |  |  |  |  |
| Semantics   | <pre>address = gpr[rY] + sign_extend(imm16) gpr[rX] = zero_extend((memory[address] &lt;&lt; 8)</pre>                                                                 |  |  |  |  |  |  |
| Result      | 3 cycles                                                                                                                                                             |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                              |  |  |  |  |  |  |
| See Also    | lb, load byte, signed; lbu, load byte, unsigned; lh, load half-word, signed; lw, load word                                                                           |  |  |  |  |  |  |

#### lw

Figure 64: lw Instruction

| 31 |     |   |   | 26 | 25 | 21 20 | 16 15 | 5 0  |
|----|-----|---|---|----|----|-------|-------|------|
| 0  | 0 1 | 0 | 1 | 0  | rY | rX    | in    | nm16 |

**Table 57: Iw Instruction Features** 

| Feature     | Description                                                                                                                                 |  |  |  |  |  |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Operation   | Load word from memory                                                                                                                       |  |  |  |  |  |  |  |  |
| Description | Loads a word from memory at address specified by the sum of the value in rY added to the sign-extended immediate, storing the result in rX. |  |  |  |  |  |  |  |  |
| Syntax      | lw rX, (rY+imm16)                                                                                                                           |  |  |  |  |  |  |  |  |
| Example     | lw r4, (r2+8)                                                                                                                               |  |  |  |  |  |  |  |  |
| Semantics   | <pre>address = gpr[rY] + sign_extend(imm16) gpr[rX] = (memory[address] &lt;&lt; 24)</pre>                                                   |  |  |  |  |  |  |  |  |
| Result      | 3 cycles                                                                                                                                    |  |  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                     |  |  |  |  |  |  |  |  |
| See Also    | lb, load byte, signed; lbu, load byte, unsigned; lh, load half-word, signed; lhu, load half-word, unsigned                                  |  |  |  |  |  |  |  |  |

## modu

Figure 65: modu Instruction

| 3 | 31 |   |   |   |   | 26 | 3 2 | 25 21 | 20 | 16 1 | 15 | 11 | 10 |   |   |   |   |   |   |   |   |   | 0 |   |
|---|----|---|---|---|---|----|-----|-------|----|------|----|----|----|---|---|---|---|---|---|---|---|---|---|---|
| ŀ | 1  | 1 | 0 | 0 | 0 | 1  | r`  | Υ     | rZ | r    | ·X |    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

**Table 58: modu Instruction Features** 

| Feature     | Description                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------|
| Operation   | Unsigned integer modulus                                                                                                 |
| Description | Divides the value in rY by the value in rZ, storing the remainder in rX. Both operands are treated as unsigned integers. |
|             | Available only if the processor was configured with the DIVIDE_ENABLED option.                                           |
| Syntax      | modu rX, rY, rZ                                                                                                          |
| Example     | modu r14, r15, r17                                                                                                       |
| Semantics   | <pre>gpr[rX] = gpr[rY] % gpr[rZ]</pre>                                                                                   |
| Result      | 34 cycles                                                                                                                |
| Issue       | 34 cycles                                                                                                                |
| See Also    | divu, divide                                                                                                             |
|             |                                                                                                                          |

## mul

Figure 66: mul Instruction

| 31 |   |   |   |   | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 |   |   |   |   |   |   |   |   |   | 0 |  |
|----|---|---|---|---|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|--|
| 1  | 0 | 0 | 0 | 1 | 0  | rΥ |    | rΖ |    | rΧ |    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

**Table 59: mul Instruction Features** 

| Feature     | Description                                                                                                       |
|-------------|-------------------------------------------------------------------------------------------------------------------|
| Operation   | Integer multiply                                                                                                  |
| Description | Multiplies the value in rY by the value in rZ, storing the low 32 bits of the product in rX.                      |
|             | Available only if the processor was configured with either the MC_MULTIPLY_ENABLED or PL_MULTIPLY_ENABLED option. |
| Syntax      | mul rX, rY, rZ                                                                                                    |
| Example     | mul r14, r15, r17                                                                                                 |
| Semantics   | <pre>gpr[rX] = gpr[rY] * gpr[rZ]</pre>                                                                            |
| Result      | 3 cycles                                                                                                          |
| Issue       | 1 cycle                                                                                                           |
| See Also    | muli, multiply with immediate                                                                                     |

# muli

Figure 67: muli Instruction



**Table 60: muli Instruction Features** 

| Feature     | Description                                                                                                       |  |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Integer multiply                                                                                                  |  |  |  |  |  |  |
| Description | Multiplies the value in rY by the sign-extended immediate, storing the low 32 bits of the product in rX.          |  |  |  |  |  |  |
|             | Available only if the processor was configured with either the MC_MULTIPLY_ENABLED or PL_MULTIPLY_ENABLED option. |  |  |  |  |  |  |
| Syntax      | muli rX, rY, imm16                                                                                                |  |  |  |  |  |  |
| Example     | muli r4, r2, 0x5555                                                                                               |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] * sign_extend(imm16)</pre>                                                                 |  |  |  |  |  |  |
| Result      | 3 cycles                                                                                                          |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                           |  |  |  |  |  |  |
| See Also    | mul, multiply between registers                                                                                   |  |  |  |  |  |  |
|             |                                                                                                                   |  |  |  |  |  |  |

### mv

| Feature     | Description                                                   |
|-------------|---------------------------------------------------------------|
| Operation   | Move                                                          |
| Description | Moves the value in rY to rX.                                  |
|             | This is a pseudo-instruction implemented with: or rx, ry, ro. |
| Syntax      | mv rX, rY                                                     |
| Example     | mv r4, r2                                                     |
| Semantics   | <pre>gpr[rX] = gpr[rY]   gpr[r0]</pre>                        |
| Result      | 1 cycle                                                       |
| Issue       | 1 cycle                                                       |
| See Also    | mvhi, move immediate into high 16 bits                        |

# mvhi

| Feature     | Description                                                                                |
|-------------|--------------------------------------------------------------------------------------------|
| Operation   | Move high 16 bits                                                                          |
| Description | Moves the 16-bit, left-shifted immediate into rX.                                          |
|             | This is a pseudo-instruction implemented with: orhi $ {\tt rX},  {\tt r0},  {\tt imm16}. $ |
| Syntax      | mvhi rX, imm16                                                                             |
| Example     | mvhi r4, 0x5555                                                                            |
| Semantics   | gpr[rX] = gpr[r0]   (imm16 << 16)                                                          |
| Result      | 1 cycle                                                                                    |
| Issue       | 1 cycle                                                                                    |
| See Also    | mv, move between registers                                                                 |

#### nor

Figure 68: nor Instruction



**Table 61: nor Instruction Features** 

| Feature     | Description                                                                    |
|-------------|--------------------------------------------------------------------------------|
| Operation   | Bitwise logical NOR                                                            |
| Description | Bitwise NOR of the value in rY with the value in rZ, storing the result in rX. |
| Syntax      | nor rX, rY, rZ                                                                 |
| Example     | nor r14, r15, r17                                                              |
| Semantics   | <pre>gpr[rX] = ~(gpr[rY]   gpr[rZ])</pre>                                      |
| Result      | 1 cycle                                                                        |
| Issue       | 1 cycle                                                                        |
| See Also    | nori, NOR with immediate                                                       |

## nori

Figure 69: nori Instruction



**Table 62: nori Instruction Features** 

| Feature     | Description                                                                                |
|-------------|--------------------------------------------------------------------------------------------|
| Operation   | Bitwise logical NOR                                                                        |
| Description | Bitwise NOR of the value in rY with the zero-extended immediate, storing the result in rX. |
| Syntax      | nori rX, rY, imm16                                                                         |
| Example     | nori r4, r2, 0x5555                                                                        |
| Semantics   | <pre>gpr[rX] = ~(gpr[rY]   zero_extend(imm16))</pre>                                       |
| Result      | 1 cycle                                                                                    |
| Issue       | 1 cycle                                                                                    |
| See Also    | nor, NOR between registers                                                                 |

## not

| Feature                                                                      | Description                                                                                              |  |  |  |  |
|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|
| Operation                                                                    | Bitwise complement                                                                                       |  |  |  |  |
| Description Bitwise complement of the value in rY, storing the result in rX. |                                                                                                          |  |  |  |  |
|                                                                              | This is a pseudo-instruction implemented with: $\mathtt{xnor}\ \mathtt{rX},\ \mathtt{rY},\ \mathtt{r0}.$ |  |  |  |  |
| Syntax                                                                       | not rX, rY                                                                                               |  |  |  |  |
| Example                                                                      | not r4, r2                                                                                               |  |  |  |  |
| Semantics                                                                    | <pre>gpr[rX] = ~(gpr[rY] ^ gpr[r0])</pre>                                                                |  |  |  |  |
| Result                                                                       | 1 cycle                                                                                                  |  |  |  |  |
| Issue                                                                        | 1 cycle                                                                                                  |  |  |  |  |

#### or

Figure 70: or Instruction



**Table 63: or Instruction Features** 

| Feature     | Description                                                                   |
|-------------|-------------------------------------------------------------------------------|
| Operation   | Bitwise logical OR                                                            |
| Description | Bitwise OR of the value in rY with the value in rZ, storing the result in rX. |
| Syntax      | or rX, rY, rZ                                                                 |
| Example     | or r14, r15, r17                                                              |
| Semantics   | <pre>gpr[rX] = gpr[rY]   gpr[rZ]</pre>                                        |
| Result      | 1 cycle                                                                       |
| Issue       | 1 cycle                                                                       |
| See Also    | ori, OR with immediate; orhi, OR with high 16 bits                            |

### ori

Figure 71: ori Instruction

| 31  |            | 26 2 | 25 21 | 20 16 | 15    | 0 |
|-----|------------|------|-------|-------|-------|---|
| 0 ( | )  1  1  1 | 0 r  | Υ     | rX    | imm16 |   |

**Table 64: ori Instruction Features** 

| Feature     | Description                                                                               |  |
|-------------|-------------------------------------------------------------------------------------------|--|
| Operation   | Bitwise logical OR                                                                        |  |
| Description | Bitwise OR of the value in rY with the zero-extended immediate, storing the result in rX. |  |
| Syntax      | ori rX, rY, imm16                                                                         |  |
| Example     | ori r4, r2, 0x5555                                                                        |  |
| Semantics   | <pre>gpr[rX] = gpr[rY]   zero_extend(imm16)</pre>                                         |  |
| Result      | 1 cycle                                                                                   |  |
| Issue       | 1 cycle                                                                                   |  |
| See Also    | or, OR between registers; orhi, OR with high 16 bits                                      |  |

## orhi

Figure 72: orhi Instruction



**Table 65: orhi Instruction Features** 

| Feature     | Description                                                                                      |  |
|-------------|--------------------------------------------------------------------------------------------------|--|
| Operation   | Bitwise logical OR (high 16-bits)                                                                |  |
| Description | Bitwise OR of the value in rY with the 16-bit, left-shifted immediate, storing the result in rX. |  |
| Syntax      | orhi rX, rY, imm16                                                                               |  |
| Example     | orhi r4, r2, 0x5555                                                                              |  |
| Semantics   | gpr[rX] = gpr[rY]   (imm16 << 16)                                                                |  |
| Result      | 1 cycle                                                                                          |  |
| Issue       | 1 cycle                                                                                          |  |
| See Also    | or, OR between registers; ori, OR with immediate                                                 |  |

#### rcsr

Figure 73: rcsr Instruction



**Table 66: rcsr Instruction Features** 

| Feature     | Description                                                                      |  |
|-------------|----------------------------------------------------------------------------------|--|
| Operation   | Read control and status register                                                 |  |
| Description | Reads the value of the specified control and status register and stores it n rX. |  |
| Syntax      | rcsr rX, csr                                                                     |  |
| Example     | rcsr r15, IM                                                                     |  |
| Semantics   | <pre>gpr[rX] = csr</pre>                                                         |  |
| Result      | 1 cycle                                                                          |  |
| Issue       | 1 cycle                                                                          |  |
| See Also    | wcsr, write control and status register                                          |  |

## ret

| Feature                                            | Description                                                            |  |
|----------------------------------------------------|------------------------------------------------------------------------|--|
| Operation                                          | Return from function call                                              |  |
| Description Unconditional branch to address in ra. |                                                                        |  |
|                                                    | This is a pseudo-instruction implemented with: b ra.                   |  |
| Syntax                                             | ret                                                                    |  |
| Example                                            | ret                                                                    |  |
| Semantics                                          | PC = gpr[ra]                                                           |  |
| Result                                             |                                                                        |  |
| Issue                                              | 4 cycle <b>s</b>                                                       |  |
| See Also                                           | call, function call from register; calli, function call with immediate |  |
|                                                    |                                                                        |  |

## sb

Figure 74: sb Instruction



**Table 67: sb Instruction Features** 

| Feature     | Description                                                                                                                          |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| Operation   | Store byte to memory                                                                                                                 |  |
| Description | Stores the lower byte in rY into memory at the address specified by the sum of the value in rX added to the sign-extended immediate. |  |
| Syntax      | sb(rX+imm16), rY                                                                                                                     |  |
| Example     | sb(r2+8), r4                                                                                                                         |  |
| Semantics   | <pre>address = gpr[rX] + sign_extend(imm16) memory[address] = gpr[rY] &amp; 0xff</pre>                                               |  |
| Result      |                                                                                                                                      |  |
| Issue       | 1 cycle                                                                                                                              |  |
| See Also    | sh, store half-word; sw, store word                                                                                                  |  |

### scall

Figure 75: scall Instruction



**Table 68: scall Instruction Features** 

| Feature     | Description                                                                          |  |
|-------------|--------------------------------------------------------------------------------------|--|
| Operation   | System call                                                                          |  |
| Description | Raises a system call exception.                                                      |  |
| Syntax      | scall                                                                                |  |
| Example     | scall                                                                                |  |
| Semantics   | <pre>gpr[ea] = PC IE.EIE = IE.IE IE.IE = 0 PC = (DC.RE ? DEBA : EBA) + ID * 32</pre> |  |
| Result      |                                                                                      |  |
| Issue       | 4 cycles                                                                             |  |
| See Also    | eret, return from exception                                                          |  |

## sextb

Figure 76: sextb Instruction



**Table 69: sextb Instruction Features** 

| Feature     | Description                                                                         |  |
|-------------|-------------------------------------------------------------------------------------|--|
| Operation   | Sign-extend byte to word                                                            |  |
| Description | Sign-extends the value in rY, storing the result in rX.                             |  |
|             | Available only if the processor was configured with the SIGN_EXTEND_ENABLED option. |  |
| Syntax      | sextb rX, rY                                                                        |  |
| Example     | sextb r14, r15                                                                      |  |
| Semantics   | gpr[rX] = (gpr[rY] << 24) >> 24                                                     |  |
| Result      | 1 cycle                                                                             |  |
| Issue       | 1 cycle                                                                             |  |
| See Also    | sexth, sign-extend half-word                                                        |  |

## sexth

Figure 77: sexth Instruction

| 31      | 26 25  | 21 20 | 16 15  | 11 10     | 0         |
|---------|--------|-------|--------|-----------|-----------|
| 1 1 0 1 | 1 1 rY | 0 0 0 | 0 0 rX | 0 0 0 0 0 | 0 0 0 0 0 |

**Table 70: sexth Instruction Features** 

| Feature     | Description                                                                                                                                  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Operation   | Sign-extends half-word to word                                                                                                               |  |
| Description | Sign-extends the value in rY, storing the result in rX.  Available only if the processor was configured with the SIGN_EXTEND_ENABLED option. |  |
| Syntax      | sexth rX, rY                                                                                                                                 |  |
| Example     | sexth r14, r15                                                                                                                               |  |
| Semantics   | gpr[rX] = (gpr[rY] << 16) >> 16                                                                                                              |  |
| Result      | 1 cycle                                                                                                                                      |  |
| Issue       | 1 cycle                                                                                                                                      |  |
| See Also    | sextb, sign-extend byte                                                                                                                      |  |

## sh

Figure 78: sh Instruction



**Table 71: sh Instruction Features** 

| Feature     | Description                                                                                                                                |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| Operation   | Store half-word to memory                                                                                                                  |  |
| Description | Stores the lower half-word in rY into memory at the address specified by the sum of the value in rX added to the sign-extended immediate.  |  |
| Syntax      | sh (rX+imm16), rY                                                                                                                          |  |
| Example     | sh (r2+8), r4                                                                                                                              |  |
| Semantics   | <pre>address = gpr[rX] + sign_extend(imm16) memory[address] = (gpr[rY] &gt;&gt; 8) &amp; 0xff memory[address+1] = gpr[rY] &amp; 0xff</pre> |  |
| Result      |                                                                                                                                            |  |
| Issue       | 1 cycle                                                                                                                                    |  |
| See Also    | sb, store byte; sw, store word                                                                                                             |  |

## sl

Figure 79: sl Instruction



**Table 72: sl Instruction Features** 

| Feature     | Description                                                                                                               |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------|--|
| Operation   | Shift left                                                                                                                |  |
| Description | Shifts the value in rY left by the number of bits specified by the value in rZ, storing the result in rX.                 |  |
|             | Available only if the processor was configured with either the MC_BARREL_SHIFT_ENABLED or PL_BARREL_SHIFT_ENABLED option. |  |
| Syntax      | sl rX, rY, rZ                                                                                                             |  |
| Example     | sl r14, r15, r17                                                                                                          |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &lt;&lt; (gpr[rZ] &amp; 0x1f)</pre>                                                                |  |
| Result      | 2 cycles                                                                                                                  |  |
| Issue       | 1 cycle                                                                                                                   |  |
| See Also    | sli, shift left with immediate                                                                                            |  |

## sli

Figure 80: sli Instruction



**Table 73: sli Instruction Features** 

| Feature     | Description                                                                                                               |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------|--|
| Operation   | Shift left                                                                                                                |  |
| Description | Shifts the value in rY left by the number of bits specified by the immediate, storing the result in rX.                   |  |
|             | Available only if the processor was configured with either the MC_BARREL_SHIFT_ENABLED or PL_BARREL_SHIFT_ENABLED option. |  |
| Syntax      | sli rX, rY, imm5                                                                                                          |  |
| Example     | sli r4, r2, 17                                                                                                            |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &lt;&lt; imm5</pre>                                                                                |  |
| Result      | 2 cycles                                                                                                                  |  |
| Issue       | 1 cycle                                                                                                                   |  |
| See Also    | sl, shift left from register                                                                                              |  |

#### sr

Figure 81: sr Instruction



**Table 74: sr Instruction Features** 

| Feature     | Description                                                                                                               |  |  |  |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Shift right (arithmetic)                                                                                                  |  |  |  |  |  |  |
| Description | Shifts the signed value in rY right by the number of bits specified by the value in rZ, storing the result in rX.         |  |  |  |  |  |  |
|             | Available only if the processor was configured with either the MC_BARREL_SHIFT_ENABLED or PL_BARREL_SHIFT_ENABLED option. |  |  |  |  |  |  |
| Syntax      | sr rX, rY, rZ                                                                                                             |  |  |  |  |  |  |
| Example     | sr r14, r15, r17                                                                                                          |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt;&gt; (gpr[rZ] &amp; 0x1f)</pre>                                                                |  |  |  |  |  |  |
| Result      | 2 cycles                                                                                                                  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                   |  |  |  |  |  |  |
| See Also    | sri, shift right with immediate; sru, shift right, unsigned; srui, shift right with immediate, unsigned                   |  |  |  |  |  |  |
|             |                                                                                                                           |  |  |  |  |  |  |

Instruction Set Instruction Descriptions

## sri

Figure 82: sri Instruction



**Table 75: sri Instruction Features** 

| Feature     | Description                                                                                                               |  |  |  |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Shift right (arithmetic)                                                                                                  |  |  |  |  |  |  |
| Description | Shifts the signed value in rY right by the number of bits specified by the immediate, storing the result in rX.           |  |  |  |  |  |  |
|             | Available only if the processor was configured with either the MC_BARREL_SHIFT_ENABLED or PL_BARREL_SHIFT_ENABLED option. |  |  |  |  |  |  |
| Syntax      | sri rX, rY, imm5                                                                                                          |  |  |  |  |  |  |
| Example     | sri r4, r2, 12                                                                                                            |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] &gt;&gt; imm5</pre>                                                                                |  |  |  |  |  |  |
| Result      | 2 cycles                                                                                                                  |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                   |  |  |  |  |  |  |
| See Also    | sr, shift right from register; sru, shift right, unsigned; srui, shift right with immediate, unsigned                     |  |  |  |  |  |  |

#### sru

Figure 83: sru Instruction



**Table 76: sru Instruction Features** 

| ogical) lue in rY right by the number of bits specified by the result in rX.  |
|-------------------------------------------------------------------------------|
| the result in rX.                                                             |
|                                                                               |
| ocessor was configured with either the<br>_ENABLED or PL_BARREL_SHIFT_ENABLED |
|                                                                               |
| 7                                                                             |
| >> (gpr[rZ] & 0x1f)                                                           |
|                                                                               |
|                                                                               |
|                                                                               |
|                                                                               |

## srui

Figure 84: srui Instruction



**Table 77: srui Instruction Features** 

| Description                                                                                                               |  |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Shifts right, unsigned (logical)                                                                                          |  |  |  |  |  |  |  |
| Shifts the unsigned value in rY right by the number of bits specified by the immediate, storing the result in rX.         |  |  |  |  |  |  |  |
| Available only if the processor was configured with either the MC_BARREL_SHIFT_ENABLED or PL_BARREL_SHIFT_ENABLED option. |  |  |  |  |  |  |  |
| srui rX, rY, imm5                                                                                                         |  |  |  |  |  |  |  |
| srui r4, r2, 5                                                                                                            |  |  |  |  |  |  |  |
| gpr[rX] = gpr[rY] >> imm5                                                                                                 |  |  |  |  |  |  |  |
| 2 cycles                                                                                                                  |  |  |  |  |  |  |  |
| 1 cycle                                                                                                                   |  |  |  |  |  |  |  |
| sr, shift right from register; sri, shift right with immediate; sru, shift right, unsigned                                |  |  |  |  |  |  |  |
|                                                                                                                           |  |  |  |  |  |  |  |

### sub

Figure 85: sub Instruction



**Table 78: sub Instruction Features** 

| Feature     | Description                                                               |  |  |  |  |  |  |
|-------------|---------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Integer subtraction                                                       |  |  |  |  |  |  |
| Description | Subtracts the value in rZ from the value in rY, storing the result in rX. |  |  |  |  |  |  |
| Syntax      | sub rX, rY, rZ                                                            |  |  |  |  |  |  |
| Example     | sub r14, r15, r17                                                         |  |  |  |  |  |  |
| Semantics   | gpr[rX] = gpr[rY] - gpr[rZ]                                               |  |  |  |  |  |  |
| Result      | 1 cycle                                                                   |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                   |  |  |  |  |  |  |
| See Also    | addi, add with signed immediate                                           |  |  |  |  |  |  |

#### SW

Figure 86: sw Instruction



#### **Table 79: sw Instruction Features**

| Facture     | Description                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Feature     | Description                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| Operation   | Store word to memory                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Description | Stores the value in rY into memory at the address specified by the sum of the value in rX added to the sign-extended immediate.                                                                                                                   |  |  |  |  |  |  |
| Syntax      | sw(rX+imm16), rY                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Example     | sw(r2+8), r4                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| Semantics   | <pre>address = gpr[rX] + sign_extend(imm16) memory[address] = (gpr[rY] &gt;&gt;24) &amp; 0xff memory[address+1] = (gpr[rY] &gt;&gt;16) &amp; 0xff memory[address+2] = (gpr[rY] &gt;&gt;8) &amp; 0xff memory[address+3] = gpr[rY] &amp; 0xff</pre> |  |  |  |  |  |  |
| Result      |                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| See Also    | sb, store byte; sh, store half-word                                                                                                                                                                                                               |  |  |  |  |  |  |

#### wcsr

Figure 87: wcsr Instruction



**Table 80: wcsr Instruction Features** 

| Feature     | Description                                                         |  |  |  |  |  |
|-------------|---------------------------------------------------------------------|--|--|--|--|--|
| Operation   | Write control or status register                                    |  |  |  |  |  |
| Description | Writes the value in rX to the specified control or status register. |  |  |  |  |  |
| Syntax      | wcsr csr, rX                                                        |  |  |  |  |  |
| Example     | wcsr IM, r15                                                        |  |  |  |  |  |
| Semantics   | csr = gpr[rX]                                                       |  |  |  |  |  |
| Result      | 1 cycle                                                             |  |  |  |  |  |
| Issue       | 1 cycle                                                             |  |  |  |  |  |
| See Also    | rcsr, read control and status register                              |  |  |  |  |  |

### **xnor**

Figure 88: xnor Instruction



**Table 81: xnor Instruction Features** 

| Feature     | Description                                                                              |  |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------|--|--|--|--|--|
| Operation   | Bitwise logical exclusive-NOR                                                            |  |  |  |  |  |
| Description | Bitwise exclusive-NOR of the value in rY with the value in rZ, storing the result in rX. |  |  |  |  |  |
| Syntax      | xnor rX, rY, rZ                                                                          |  |  |  |  |  |
| Example     | xnor r14, r15, r17                                                                       |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = ~(gpr[rY] ^ gpr[rZ])</pre>                                                |  |  |  |  |  |
| Result      | 1 cycle                                                                                  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                  |  |  |  |  |  |
| See Also    | xnori, XNOR with immediate                                                               |  |  |  |  |  |

## xnori

Figure 89: xnori Instruction



**Table 82: xnori Instruction Features** 

| Feature     | Description                                                                                         |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Bitwise logical exclusive-NOR                                                                       |  |  |  |  |  |  |
| Description | Bitwise exclusive-NOR of the value in rY with the zero-extended mmediate, storing the result in rX. |  |  |  |  |  |  |
| Syntax      | xnori rX, rY, imm16                                                                                 |  |  |  |  |  |  |
| Example     | xnori r4, r2, 0x5555                                                                                |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = ~(gpr[rY] ^ zero_extend(imm16))</pre>                                                |  |  |  |  |  |  |
| Result      | 1 cycle                                                                                             |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                             |  |  |  |  |  |  |
| See Also    | xnor, XNOR between registers                                                                        |  |  |  |  |  |  |

#### xor

Figure 90: xor Instruction

| 31 |   |   |   |   | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 |   |   |   |   |   |   |   |   |   | 0 |   |
|----|---|---|---|---|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|---|
| 1  | 0 | 0 | 1 | 1 | 0  | rΥ |    | rΖ |    | rΧ |    | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ] |

**Table 83: xor Instruction Features** 

| Feature     | Description                                                                             |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Bitwise logical exclusive-OR                                                            |  |  |  |  |  |  |
| Description | Bitwise exclusive-OR of the value in rY with the value in rZ, storing the result in rX. |  |  |  |  |  |  |
| Syntax      | xor rX, rY, rZ                                                                          |  |  |  |  |  |  |
| Example     | xor r14, r15, r17                                                                       |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] ^ gpr[rZ]</pre>                                                  |  |  |  |  |  |  |
| Result      | 1 cycle                                                                                 |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                 |  |  |  |  |  |  |
| See Also    | xori, XOR with immediate                                                                |  |  |  |  |  |  |

## xori

Figure 91: xori Instruction



**Table 84: xori Instruction Features** 

| Feature     | Description                                                                                         |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Operation   | Bitwise logical exclusive-OR                                                                        |  |  |  |  |  |  |
| Description | Bitwise exclusive-OR of the value in rY with the zero-extended immediate, storing the result in rX. |  |  |  |  |  |  |
| Syntax      | xori rX, rY, imm16                                                                                  |  |  |  |  |  |  |
| Example     | xori r4, r2, 0x5555                                                                                 |  |  |  |  |  |  |
| Semantics   | <pre>gpr[rX] = gpr[rY] ^ zero_extend(imm16)</pre>                                                   |  |  |  |  |  |  |
| Result      | 1 cycle                                                                                             |  |  |  |  |  |  |
| Issue       | 1 cycle                                                                                             |  |  |  |  |  |  |
| See Also    | xori, XOR between registers                                                                         |  |  |  |  |  |  |



# Index

A field 29 ACK **20** ACK | 41 **ACK O 43** Acknowledge Input 41 Acknowledge Output 43 add instruction 50 addi instruction 50 address alignment 15 Address Input array 42 Address Output array 41 Address pipeline stage 5 address space 13 ADR\_I() **42** ADR O() 41 and instruction 51 andhi instruction 51 andi instruction 52 arbitration schemes 44 arithmetic instructions 30 associativity in caches 16

#### В

b instruction 52
ba register 7
be instruction 53
bg instruction 54
bgeu instruction 54
bgeu instruction 54
bgu instruction 55
bi instruction 55
BIE field 9
big-endian 14
bne instruction 56

BP field 11
BP registers 26, 27, 29
break instruction 56
breakpoint address register 7
breakpoint exceptions 20, 21, 22, 26
breakpoint registers 26, 27, 29
bret instruction 57
BTE\_I() 39
BTE\_O() 39
burst type extension 39
bypass in pipeline 5

#### C

cache configurations 17, 36 cacheable addresses 13 caches 16.36 call instruction 57 calli instruction 58 CC field 11 CC register 9, 11 CFG register 9, 11 CFG2 register 9 cmpe instruction 58 cmpei instruction 59 cmpg instruction 59 cmpge instruction 60 cmpgei instruction 61 cmpgeu instruction 61 cmpgeui instruction 62 cmpgi instruction 60 cmpgu instruction 62 cmpgui instruction 63 cmpne instruction 63 cmpnei instruction 64 comparison instructions 31

| component signals                     | DivideByZero 20, 23                             |
|---------------------------------------|-------------------------------------------------|
| introduction to 40                    | divu instruction 64                             |
| master signals 41                     |                                                 |
| slave signals <b>42</b>               | E                                               |
| configuration options 33              | E field 29                                      |
| configuration register 9, 11          | ea register 7                                   |
| control and status registers          | EBA register <b>9</b> , <b>13</b> , <b>25</b>   |
| configuration 9, 11                   | EBR <b>36</b>                                   |
| cycle counter 9, 11                   | EIE field 9                                     |
| data cache control 9, 11              | embedded block RAM 36                           |
| exception base address 9, 13, 25      | endianness 14                                   |
| extended configuration 9              | eret instruction 65                             |
| instruction cache control 9, 10       | ERR_I <b>41</b>                                 |
| interrupt enable 9                    | ERR_O <b>43</b>                                 |
| interrupt mask 9, 10                  | Error Input 41                                  |
| interrupt pending 9, 10               | Error Output <b>43</b>                          |
| introduction 9                        | exception address register <b>7</b>             |
| program counter 9                     | exception base address 9, 13, 25                |
| CR format for instructions 47         | exceptions                                      |
| CTI_I() 38                            | breakpoints <b>26</b>                           |
| CTI_O() 38                            | debug <b>21</b>                                 |
| CYC_I 43                              |                                                 |
| CYC_O 42                              | interrupts 25                                   |
| cycle counter 9, 11                   | introduction to 20                              |
| Cycle Input 43                        | nested 25                                       |
| Cycle Output <b>42</b>                | non-debug 21                                    |
| cycle type identifier 38              | processing 21                                   |
| CYCLE_COUNTER_ENABLED 34              | reset 26                                        |
| CTCLE_COUNTER_ENABLED 34              | watchpoints 27                                  |
| D.                                    | execute pipeline stage 5                        |
| D                                     | extended configuration register 9               |
| D field 11                            | extended data types 7                           |
| DAT_I() 41, 42                        | _                                               |
| DAT_O() 41, 42                        | F                                               |
| data cache control 9, 11              | F field in JTAG UART Receive Register <b>29</b> |
| Data Input array 41, 42               | F field in JTAG UART Transmit Register 29       |
| Data Output array 41, 42              | fetch pipeline stage 5                          |
| data transfer instructions 31         | fixed slave-side arbitration scheme <b>45</b>   |
| data types 6                          | fp register 8, 15                               |
| DataBusError 20, 23                   | frame pointer 8, 15                             |
| DC field 11                           |                                                 |
| DC register 27, 28                    | G                                               |
| DCACHE_ASSOCIATIVITY 35               | G field 11                                      |
| DCACHE_BASE_ADDRESS 35                | general-purpose registers 7                     |
| DCACHE_BYTES_PER_LINE 35              | global pointer 8                                |
| DCACHE_ENABLED 35                     | gp register 8                                   |
| DCACHE_LIMIT 35                       | 01 0                                            |
| DCACHE_SETS 35                        | Н                                               |
| DCC register 9, 11                    | H field <b>11</b>                               |
| DEBA register 27, 28                  | THOIR II                                        |
| debug 27, 36                          | 1                                               |
| debug control 27, 28                  | -                                               |
| debug control and status registers 27 | I bit in data cache control 11                  |
| debug exception base aAddress 27      | I bit in instruction cache control 10           |
| debug exception base address 28       | I format for instructions 47                    |
| debug exceptions 21                   | IC field 11                                     |
| DEBUG_ENABLED 34, 36                  | ICACHE_ASSOCIATIVITY 35                         |
| decode pipeline stage 5               | ICACHE_BASE_ADDRESS 35                          |
| DIVIDE_ENABLED 33                     | ICACHE_BYTES_PER_LINE 35                        |
|                                       | ICACHE ENABLED <b>34</b>                        |

| ICACHE_LIMIT 35                 | ret <b>74</b>                          |
|---------------------------------|----------------------------------------|
| ICACHE_SETS 35                  | sb <b>74</b>                           |
| ICC register 9, 10              | scall <b>75</b>                        |
| IE field 9                      | sextb 75                               |
| IE register 9                   | sexth 76                               |
| IM register 9, 10               | sh <b>77</b>                           |
| initializing caches 17          | sl <b>77</b>                           |
| inline memories 18              | sli <b>78</b>                          |
| instruction cache control 9, 10 | sr <b>78</b>                           |
| instruction set                 | sri <b>79</b>                          |
| categories 30                   | sru <b>79</b>                          |
| descriptions 49                 | srui <b>80</b>                         |
| add <b>50</b>                   | sub <b>80</b>                          |
| addi <b>50</b>                  | sw <b>81</b>                           |
| and <b>51</b>                   | wcsr <b>81</b>                         |
| andhi <b>51</b>                 | xnor <b>82</b>                         |
| andi <b>52</b>                  | xnori 82                               |
| b <b>52</b>                     | xor <b>83</b>                          |
| be <b>53</b>                    |                                        |
|                                 | xori 83                                |
| bg <b>53</b>                    | formats 47                             |
| bge <b>54</b>                   | opcodes 48                             |
| bgeu 54                         | pseudo-instructions 49                 |
| bgu <b>55</b>                   | InstructionBusError 20, 22             |
| bi <b>55</b>                    | INT field 11                           |
| bne <b>56</b>                   | interconnect architecture see WISHBONE |
| break <b>56</b>                 | interconnect                           |
| bret <b>57</b>                  | interlock in pipeline 5                |
| call <b>57</b>                  | Interrupt 20, 23, 25                   |
| calli <b>58</b>                 | interrupt enable 9                     |
| cmpe <b>58</b>                  | interrupt mask 9, 10                   |
| cmpei <b>59</b>                 | interrupt pending 9, 10                |
| cmpg <b>59</b>                  | interrupt renable <b>9</b>             |
| cmpge 60                        | invalidating caches 17                 |
| cmpgei <b>61</b>                | IP register 9, 10                      |
| cmpgeu 61                       |                                        |
| cmpgeui <b>62</b>               | J                                      |
| cmpgi 60                        | J field <b>11</b>                      |
| cmpgu 62                        | JRX register 27, 29                    |
| cmpgui 63                       | JTAG UART Receive Register 27, 29      |
| cmpne 63                        | JTAG UART Transmit Register 29         |
| cmpnei 64                       | JTAG UART transmit register <b>27</b>  |
| divu <b>64</b>                  | JTX register 27, 29                    |
| eret <b>65</b>                  | 517(10gloto: <b>21</b> , <b>25</b>     |
| lb <b>65</b>                    | L                                      |
| lbu <b>66</b>                   | <del>-</del>                           |
| lhu 66, 67                      | lb instruction 65                      |
| lw <b>67</b>                    | lbu instruction 66                     |
| modu <b>68</b>                  | In instruction 66                      |
| mul <b>69</b>                   | Ihu instruction 67                     |
| muli <b>69</b>                  | lines in caches 16                     |
| mv <b>70</b>                    | Lock Input 43                          |
| mvh <b>70</b>                   | Lock Output 42                         |
| nor <b>71</b>                   | LOCK_I 43                              |
| nori <b>71</b>                  | LOCK_O 42                              |
| not <b>72</b>                   | logic instructions 30                  |
| or <b>72</b>                    | lw instruction 67                      |
|                                 |                                        |
| orhi 73                         | M                                      |
| ori 73                          | M field 11                             |
| rcsr <b>74</b>                  |                                        |

| master signals 41                       | RI format for instructions 47                    |
|-----------------------------------------|--------------------------------------------------|
| memory architecture                     | round-robin slave-side arbitration scheme 45     |
| address alignment 15                    | RR format for instructions 47                    |
| address space 13                        | RTY_I <b>41</b>                                  |
| cacheable addresses 13                  | RTY_O <b>43</b>                                  |
| endianness 14                           | RXD field 29                                     |
| exceptions 20                           |                                                  |
| stack layout 15                         | S                                                |
| memory pipeline stage 5                 | S field 11                                       |
| model, programmer's 5                   | sb instruction <b>74</b>                         |
| modu instruction 68                     | scall instruction <b>75</b>                      |
| mul instruction 69                      | SEL_I() <b>42</b>                                |
| muli instruction 69                     | SEL_O() <b>41</b>                                |
| mv instruction 70                       | Select Input array 42                            |
| mvh instruction <b>70</b>               | Select Output array 41                           |
|                                         | sextb instruction <b>75</b>                      |
| N                                       | sexth instruction <b>76</b>                      |
| nested exceptions 25                    | sh instruction 77                                |
| Nested Prioritized Interrupts 25        | shared-bus arbitration scheme <b>44</b>          |
| non-debug exceptions 21                 | shift instructions 31                            |
| nor instruction 71                      | SIGN_EXTEND_ENABLED 34                           |
| nori instruction 71                     | signals, component <b>40</b>                     |
| not instruction <b>72</b>               | sl instruction <b>77</b>                         |
| not mandenon 72                         | slave signals 42                                 |
|                                         | slave-side arbitration scheme 44                 |
| 0                                       | fixed 45                                         |
| opcodes 48                              | round-robin 45                                   |
| OPENCORES.ORG 37                        | sli instruction <b>78</b>                        |
| or instruction 72                       | SoC Interconnection Architecture for Portable IP |
| orhi instruction 73                     |                                                  |
| ori instruction 73                      | Cores see WISHBONE interconnect                  |
|                                         | sp register 8, 15                                |
| P                                       | sr instruction 78                                |
| PC register <b>9</b>                    | sri instruction 79                               |
| pipeline 5, 21                          | sru instruction 79                               |
| processing exceptions 21                | srui instruction 80                              |
| program counter 9                       | stack layout 15                                  |
| program flow control instructions 32    | stack pointer 8, 15                              |
| programmer's model 5                    | stages in pipeline 5                             |
| pseudo-instructions 49                  | STB_I 43                                         |
|                                         | STB_O 42                                         |
| R                                       | Strobe Input 43                                  |
| R field 11                              | Strobe Output 42                                 |
| r0 register <b>7</b>                    | sub instruction 80                               |
| ra register <b>7</b>                    | sw instruction 81                                |
| rcsr instruction 74                     | SystemCall 20, 23                                |
| read-miss 16                            | System-on-Chip Interconnection Architecture for  |
| registered feedback mode 38             | Portable IP Cores see WISHBONE                   |
| registers                               | interconnect                                     |
| control and status 9                    |                                                  |
| debug control and status 27             | Т                                                |
| general-purpose <b>7</b>                | TXD field 29                                     |
| reset <b>20</b> , <b>22</b> , <b>26</b> |                                                  |
| resources 36                            | W                                                |
| ret instruction <b>74</b>               | watchpoint exceptions 20, 21, 22, 27             |
| Retry Input 41                          | Watchpoint registers 27, 30                      |
| Retry Output 43                         | watchpoint registers 28                          |
| return address register <b>7</b>        | ways in caches 16                                |
| REV field 11                            | wcsr instruction 81                              |
|                                         | ·                                                |

WE\_I 43 WE\_O **41** WISHBONE interconnect 37 coomponent signals **40** introduction to **37** master signals 41 registered feedback mode 38 slave signals 42 WP field 11 WP registers 27, 28, 30 Write Enable Input 43 Write Enable Output 41 writeback pipeline stage 5 X X field **11** xnor instruction 82 xnori instruction 82 xor instruction 83

xori instruction 83