## ECE408 / CS483 / CSE408 Summer 2024

**Applied Parallel Programming** 

Lecture 9: Tiled Convolution

## What Will You Learn Today?

- tiled convolution algorithms
  - some intricate aspects of tiling algorithms
  - output tiles versus input tiles
  - three different styles of input tile loading
- prepare for MP-4: tiled 3D convolution

### Recall the 1D Convolution Operation

Calculation of P[3]



## And the 2D Convolution Operation



| _   |  |  |
|-----|--|--|
|     |  |  |
|     |  |  |
| 321 |  |  |
| A   |  |  |
|     |  |  |
|     |  |  |
|     |  |  |
|     |  |  |

| M |   |   |   |   |  |
|---|---|---|---|---|--|
| 1 | 2 | 3 | 2 | 1 |  |
| 2 | 3 | 4 | 3 | 2 |  |
| 3 | 4 | 5 | 4 | 3 |  |
| 2 | 3 | 4 | 3 | 2 |  |
| 1 | 2 | 3 | 2 | 1 |  |

| 1 | 4  | 9  | 8  | 5  |
|---|----|----|----|----|
| 4 | 9  | 16 | 15 | 12 |
| 9 | 16 | 25 | 24 | 21 |
| 8 | 15 | 24 | 21 | 16 |
| 5 | 12 | 21 | 16 | 5  |

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/ University of Illinois at Urbana-Champaign

#### Are We Memory-Limited?

For the 1D case, every output element requires

- 2 \* MASK WIDTH loads (of M and N each) and
- 2 \* MASK WIDTH floating-point operations.
- Memory-limited.

For the 2D case, every output element requires

- 2 \* MASK WIDTH<sup>2</sup> loads and
- 2 \* MASK\_WIDTH<sup>2</sup> floating-point operations.
- Also memory-limited.

#### Tiled 1D Convolution Basic Idea



#### What Shall We Parallelize?

In other words,

What should one thread do?

#### One answer:

- (same as with vector sum and matrix multiply)
- compute an output element!

## Should We Use Shared Memory?

In other words,

Can we reuse data read from global memory?

Let's look at the computation again...



Reuse reduces global memory bandwidth, so let's use shared memory.

#### How Much Reuse is Possible?

MASK\_WIDTH is 5

tile 2 3 4 5 6 7 8 9

- Element 2 is used by thread 4 (1x)
- Element 3 is used by threads 4, 5 (2×)
- Element 4 is used by threads 4, 5, 6 (3×)
- Element 5 is used by threads 4, 5, 6, 7 (4x)
- Element 6 is used by threads 4, 5, 6, 7 (4×)
- Element 7 is used by threads 5, 6, 7 (3×)
- Element 8 is used by threads 6, 7 (2×)
- Element 9 is used by thread 7 (1x)

#### What About the Halos?

In other words,

Do we also copy halos into shared memory?



Let's consider both possible answers.

#### Can Access Halo from Global Mem.

One answer: no,

- threads read halo values
- directly from global memory.

#### Advantage:

- optimize reuse of shared memory
- (halo reuse is smaller).

#### Disadvantages:

- Branch divergence! (shared vs. global reads)
- Halo too narrow to fill a memory burst

A really bad idea on early GPUs, but later GPUs offer larger last-level caches (shared by all SMs), making performance competitive.

```
global
void convolution 1D tiled cache kernel(float *N, float *P, int Width)
  shared float tile[TILE WIDTH];
  int This tile start point = blockIdx.x * blockDim.x;
  int i = This tile start point + threadIdx.x;
  tile[threadIdx.x] = N[i]; // boundary checking is missing here
  syncthreads();
  int radius = MASK WIDTH / 2;
  int N start point = i - radius;
  float Pvalue = 0;
  for (int j = 0; j < MASK WIDTH; <math>j ++) {
     int N index = N start point + j;
     if ((N index \geq= 0) && (N index < Width)) {
       int tile index = N index - This tile start point;
       if ((tile index >= 0) && (tile index < blockDim.x))</pre>
                                                              1D convolution with
         Pvalue += tile[tile index] * Mc[j];
       else
                                                                halos read from
         Pvalue += N[N index] * Mc[j];
     }
                                                                 global memory
 P[i] = Pvalue;
```

#### Can Load Halo to Shared Mem.

Better answer: yes,

load halos to shared memory.

#### Advantages:

- Coalesce global memory accesses.
- No branch divergence during computation.

#### Disadvantages:

- Some threads must do >1 load, so
   some branch divergence in reading data.
- Slightly more shared memory needed.

Let's write the code!

#### Allocate and Initialize Variables

## Variable Meanings for a Block



#### Load the Input Data

## And Compute an Output Element

```
if (i < Width) { // only threads computing outputs

float Pvalue = 0; // running sum

// compute output element
for (int j = 0; MASK_WIDTH > j; j++) {
    Pvalue += tile[threadIdx.x + j] * Mc[j];
}

// write to P
P[i] = Pvalue;
}
```

© Steven S. Lumetta ECE408/CS483/ECE498al University of Illinois, 2020

```
global
void convolution 1D tiled cache kernel(float *N, float *P, int Width) {
   shared float tile[TILE SIZE + MASK WIDTH - 1];
  int radius = MASK WIDTH / 2;
  int i = blockIdx.x * blockDim.x + threadIdx.x;
  int start = i - radius;
  if (0 <= start && Width > start) { // all threads
    tile[threadIdx.x] = N[start];
  } else {
    tile[threadIdx.x] = 0.0f;
  if (MASK WIDTH - 1 > threadIdx.x) {      // some threads
    start += TILE SIZE;
    if (Width > start) {
      tile[threadIdx.x + TILE SIZE] = N[start];
      tile[threadIdx.x + TILE SIZE] = 0.0f;
   syncthreads();
  if (i < Width) {
    float Pvalue = 0.0f;
    for (int j = 0; MASK WIDTH > j; j++) {
      Pvalue += tile[threadIdx.x + j] * Mc[j];
   P[i] = Pvalue;
```

1D convolution with halos read into shared memory (output parallelism)

© Volodymyr Kindratenko, 2020

#### Review: What Shall We Parallelize?

In other words,

What should one thread do?

#### One answer:

- (same as with vector sum and matrix multiply)
- compute an output element!

Is that our only choice?

## Parallelize Loading of a Tile

#### Alternately,

- each thread loads one input element, and
- some threads compute an output.

(compared with previous approach)

#### Advantage:

- No branch divergence for load (high latency).
- Avoid narrow global access (2 × halo width).

#### Disadvantage:

Branch divergence for compute (low latency).

#### 2D Example of Loading Parallelization

Let's do an example for 2D convolution.

- Thread block matches input tile size.
- Each thread loads one element of input tile.
- Some threads do not participate in calculating output,

## Parallelizing Tile Loading

- Load a tile of N into shared memory
  - All threads participate in loading
  - A subset of threads then use each N element in shared memory
     TILE\_WIDTH



## Output Tiles Still Cover the Output!



## Input tiles need to be larger than output tiles.



## Setting Block Width

dim3 dimBlock(TILE\_WIDTH+4,TILE\_WIDTH+4, 1);

In general, block width should be TILE\_WIDTH + (MASK\_WIDTH - 1)

Dim3 dimGrid(ceil(Width/(1.0\*TILE\_WIDTH)), ceil(Width/(1.0\*TILE\_WIDTH)), 1)

There need to be enough thread blocks to generate all P elements.

## Shifting from output coordinates to input coordinates



## Shifting from output coordinates to input coordinates

# Threads that loads halos outside N should return 0.0



## Taking Care of Boundaries

## Not All Threads Calculate Output

## Not All Threads Write Output

```
if(row_o < Width && col_o < Width)
    P[row_o * Width + col_o] = Pvalue;
}
} // end of if selecting output
    // tile threads</pre>
```

## Which Strategy Will You Choose?

- We recommend the input parallelization strategy for MP4.
- Alternatively, you may instead choose to parallelize based on either of the two output parallelization strategies
  - reading halo values from global memory, or
  - Keeping the halos in shared memory and issuing more than one load from some threads.

#### YOU MUST NOTE YOUR STRATEGY AT THE START OF YOUR lab4.cu FILE!

#### **QUESTIONS?**

#### **READ CHAPTER 7!**

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483, University of Illinois, Urbana-Champaign

Let's think a little more deeply about the tradeoffs with the parallelization strategies. Assuming that...

- we use input parallelism
- with 16×16 thread blocks (256 threads/block)
- And a 5×5 mask (MASK\_WIDTH of 5),

Q: how many threads compute output elements?

A: TILE\_WIDTH is 16 - 5 + 1 = 12, so  $12 \times 12 = 144$  threads.

#### **Assuming that...**

- we use input parallelism
- with 16×16 thread blocks (256 threads/block)
- And a 5×5 mask (MASK\_WIDTH of 5),
- TILE\_WIDTH is 12, so 144 threads compute output elements.

Q: How many of the 8 warps are active during computation?

Here was our condition for computation:

```
if(ty < TILE WIDTH && tx <TILE WIDTH) {</pre>
```

A: Not as bad as it might seem: warps 6 and 7 have ty >= 12 (TILE\_WIDTH is 12), so they do nothing during computation.

Assuming input parallelism, 16×16 thread blocks, a 5×5 mask, TILE\_WIDTH of 12, and 144 threads computing output elements, warps 6 and 7 do nothing during computation.

Here was our condition for computation:

```
if(ty < TILE_WIDTH && tx <TILE_WIDTH) {</pre>
```

Q: What happens with warps 0 through 5? Warps 0 through 5 have 24 active threads,

- so wasting some computation resources,
- but since we operate out of shared memory,
- having less parallelism during computation is probably ok.
   (We could use a more complex mapping to reduce to 5 warps.)

#### For larger masks, input parallelism may be less attractive:

- with the same 16×16 thread blocks (256 threads/block) and
- a **9**×**9** mask (**MASK\_WIDTH** of **9**),
- TILE\_WIDTH is 16 9 + 1 = 8,
- so output computation requires 8x8 = 64 threads, or 2 warps,
- but 4 warps are active (with 16 active threads each).

Even if we remap to use 2 warps,

- the other 6 warps still count against warp resources,
- so each SM uses only ¼ of possible warps for computation.

Using output parallelism with a large mask

- improves computation utilization
- at the expense of loading more data.

For the same 16×16 thread blocks (256 threads/block)

- and 9×9 mask (MASK\_WIDTH of 9),
- output parallelism gives an input tile of 16 + 9 1 = 24, which
- requires up to three loads from global memory per thread.
- But all threads are active during computation of outputs.

We might also compute multiple elements per thread.

A 24×24 input tile (floats) requires only 2.25 kB.

Using the same 16×16 thread blocks,

- we might instead compute 4 elements per thread,
- using a 40×40 input tile (floats),
- which requires 6.25 kB,
- allowing 10 thread blocks on an SM with 64kB of shared memory
- (limit on threads will be more restrictive).

# Problem Solving Which approach is best?

As you can see, the **answer** often

- depends on both the parameters of the problem and
- the resources available on the GPU
- (SMs, shared memory, caches, threads and thread blocks per SM, and so forth).