

AU OPTRONICS CORPORATION

| ( | V) | <b>Preliminary Specifications</b> |
|---|----|-----------------------------------|
| ( | )  | Final Specifications              |

| Module     | 14.0" FHD 16:9 Color TFT-LCD Open cell |
|------------|----------------------------------------|
| Model Name | B140HAN01.4 (H/W:0A)                   |

| Customer                                    | Date | A                         | pproved by                     | Date              |
|---------------------------------------------|------|---------------------------|--------------------------------|-------------------|
|                                             |      | <u> </u>                  | Jonken Fan                     | <u>07/31/2015</u> |
| Checked &<br>Approved by                    | Date | P                         | repared by                     | Date              |
|                                             |      |                           | Jay Kao                        | <u>07/31/2015</u> |
| Note: This Specification is without notice. |      | NBBU Marke<br>AU Optronic | ting Division<br>s corporation |                   |



AU OPTRONICS CORPORATION

## **Contents**

| 1. Handling Precautions                      |    |
|----------------------------------------------|----|
| 2. General Description                       |    |
| 2.1 General Specification                    |    |
| 3. Functional Block Diagram                  |    |
| 4. Absolute Maximum Ratings                  |    |
| 4.1 Absolute Ratings of TFT LCD Module       |    |
| 5. Electrical Characteristics                | 7  |
| 5.1 TFT LCD Open Cell                        | 7  |
| 5.2 Backlight Unit                           | 10 |
| 6. Signal Interface Characteristic           | 11 |
| 6.1 Pixel Format Image                       | 11 |
| 6.2 Integration Interface Requirement        | 12 |
| 6.3 Interface Timing                         | 15 |
| 6.4 Power ON/OFF Sequence                    | 15 |
| 7. Mechanical Characteristics                | 19 |
| 7.1 LCD Outline Dimension                    | 19 |
| 7.2 Carton Package                           | 21 |
| 7.3 Shipping Package of Palletizing Sequence | 24 |
| 8. Appendix: EDID Description                |    |



AU OPTRONICS CORPORATION

## **Record of Revision**

| Ve  | rsion and Date | Page | Old description                                  | New Description         | Remark |
|-----|----------------|------|--------------------------------------------------|-------------------------|--------|
| 0.1 | 2014/7/10      | AII  | First Edition for Customer                       |                         |        |
| 0.2 | 2014/7/15      | p.6  | Functional Block Diagram                         |                         |        |
|     |                | p.13 | Pin assignment 26~29 5.5v                        | Pin assignment 26~29 5v |        |
| 0.3 |                |      | Add Timing Characteristics,Carton label and EDID |                         |        |



AU OPTRONICS CORPORATION

## 1. Handling Precautions

- 1) Since front polarizer is easily damaged, pay attention not to scratch it.
- 2) Be sure to turn off power supply when inserting or disconnecting from input connector.
- 3) Wipe off water drop immediately. Long contact with water may cause discoloration or spots.
- 4) When the panel surface is soiled, wipe it with absorbent cotton or other soft cloth.
- 5) Since the panel is made of glass, it may break or crack if dropped or bumped on hard surface.
- 6) Since CMOS LSI is used in this module, take care of static electricity and insure human earth when handling.
- 7) Do not open nor modify the product.
- 8) At the insertion or removal of the Signal Interface Connector, be sure not to rotate nor tilt the Interface Connector of the TFT LCD Open cell.
- 9) After installation of the TFT LCD Open cell into an enclosure (Notebook PC Bezel, for example), do not twist nor bend the TFT LCD Open cell even momentary. At designing the enclosure, it should be taken into consideration that no bending/twisting forces are applied to the TFT LCD Open cell from outside. Otherwise the TFT LCD Open cell may be damaged.
- 10) Small amount of materials having no flammability grade is used in the TFT LCD Open cell. The TFT LCD Open cell should be supplied by power complied with requirements of Limited Power Source (IEC60950 or UL1950), or be applied exemption.
- 11) Disconnecting power supply before handling TFT LCD Open cell, it can prevent electric shock, DO NOT TOUCH the electrode parts, cables, connectors and LED circuit part of TFT LCD Open cell that a LED light bar build in as a light source of back light unit. It can prevent electrostatic breakdown.



AU OPTRONICS CORPORATION

## 2. General Description

B140HAN01.4 is a Color Active Matrix Liquid Crystal Display composed of a TFT LCD open cell , a driver circuit. The screen format is intended to support the 16:9 FHD, 1920(H) x1080(V) screen and 262k colors (RGB 6-bits data driver) with LED backlight driving circuit. All input signals are eDP interface compatible.

B140HAN01.4 is designed for a display unit of notebook style personal computer and industrial machine.

## 2.1 General Specification

The following items are characteristics summary on the table at 25  $^{\circ}\mathrm{C}$  condition:

| Items                               | Unit                     | Specifications            |             |            |        |  |  |
|-------------------------------------|--------------------------|---------------------------|-------------|------------|--------|--|--|
| Screen Diagonal                     | [mm]                     | 354.69                    |             |            |        |  |  |
| Active Area                         | [mm]                     | 309.14 X 1                | 73.89 (typ) |            |        |  |  |
| Pixels H x V                        |                          | 1920x3(RGB) x 1080        |             |            |        |  |  |
| Pixel Pitch                         | [mm]                     | 0.161X0.16                | 61          |            |        |  |  |
| Pixel Format R.G.B. Vertical Stripe |                          |                           |             |            |        |  |  |
| Display Mode                        |                          | Normally B                | lack        |            |        |  |  |
| Response Time                       | [ms]                     | 25                        |             |            |        |  |  |
| Nominal Input Voltage VDD           | [Volt]                   | +3.3 typ.                 |             |            |        |  |  |
| Power Consumption                   | [Watt]                   | 1.2 max (Lo               | ogic power) | @ mosaic p | attern |  |  |
| Weight                              | [Grams]                  | 180 g                     |             |            |        |  |  |
| Physical Size                       | [mm]                     |                           | Min.        | Тур.       | Max.   |  |  |
| Include bracket & PCBA              |                          | Length                    | 317.17      | 317.37     | 317.57 |  |  |
|                                     |                          | Width                     | 196.94      | 197.44     | 197.94 |  |  |
|                                     |                          | Thickness                 |             | 2.44       | 2.65   |  |  |
| Electrical Interface                |                          | 2 Lane eDF                | P1.2        | 1          | •      |  |  |
| Glass Thickness                     | [mm]                     | 1] 0.5                    |             |            |        |  |  |
| Surface Treatment                   |                          | Anti - Glare, Hardness 3H |             |            |        |  |  |
| Support Color                       | upport Color 6-bit + FRC |                           |             |            |        |  |  |
| RoHS Compliance                     |                          | RoHS Com                  | pliance     |            |        |  |  |



AU OPTRONICS CORPORATION

## 3. Functional Block Diagram

The following diagram shows the functional block of the 14.0 inches wide Color TFT/LCD 30 Pin





AU OPTRONICS CORPORATION

## 4. Absolute Maximum Ratings

An absolute maximum rating of the module is as following:

**4.1 Absolute Ratings of TFT LCD Module** 

| Item                    | Symbol | Min  | Max  | Unit   | Conditions |
|-------------------------|--------|------|------|--------|------------|
| Logic/LCD Drive Voltage | Vin    | -0.3 | +4.0 | [Volt] | Note 1,2   |

Note 1: At Ta (25°C)

Note 2: Permanent damage to the device may occur if exceed maximum values

#### 5. Electrical Characteristics

## 5.1 TFT LCD Open Cell

### 5.1.1 Power Specification

Input power specifications are as follows;

The power specification are measured under  $25\,^{\circ}\mathrm{C}$  and frame frenquency under  $60\mathrm{Hz}$ 

| Symble | Parameter                                      | Min | Тур | Max  | Units       | Note   |
|--------|------------------------------------------------|-----|-----|------|-------------|--------|
| VDD    | Logic/LCD Drive<br>Voltage                     | 3.0 | 3.3 | 3.6  | [Volt]      |        |
| PDD    | VDD Power                                      | -   | -   | 1.2  | [Watt]      | Note 1 |
| IDD    | IDD Current                                    | -   | -   | 400  | [mA]        | Note 1 |
| lRush  | Inrush Current                                 | -   | -   | 1500 | [mA]        | Note 2 |
| VDDrp  | Allowable<br>Logic/LCD Drive<br>Ripple Voltage | -   | -   | 100  | [mV]<br>p-p |        |

Note 1 : Maximum Measurement Condition : Black Pattern at 3.3V driving voltage. (P<sub>max</sub>=V<sub>3.3</sub> x I<sub>black</sub>)

Typical Measurement Condition: Mosaic Pattern

Note 2: Measure Condition



AU OPTRONICS CORPORATION

### **5.1.2 Signal Electrical Characteristics**

Input signals shall be low or High-impedance state when VDD is off.

Signal electrical characteristics are as follows;

#### Display Port main link signal:



|                      | Display port main link                     |     |     |      |      |  |  |  |
|----------------------|--------------------------------------------|-----|-----|------|------|--|--|--|
|                      |                                            | Min | Тур | Max  | unit |  |  |  |
| VCM                  | RX input DC Common Mode Voltage            |     | 0   |      | V    |  |  |  |
| VDiff <sub>P-P</sub> | Peak-to-peak Voltage at a receiving Device | 100 |     | 1320 | mV   |  |  |  |

Fallow as VESA display port standard V1.3



AU OPTRONICS CORPORATION

### **Display Port AUX CH signal:**



|                      | Display port AUX_CH                            |     |     |     |      |  |  |  |
|----------------------|------------------------------------------------|-----|-----|-----|------|--|--|--|
|                      |                                                | Min | Тур | Max | unit |  |  |  |
| VCM                  | AUX DC Common Mode Voltage                     |     | 0   |     | V    |  |  |  |
| VDiff <sub>P-P</sub> | AUX Peak-to-peak Voltage at a receiving Device | 0.4 | 0.6 | 0.8 | V    |  |  |  |

Fallow as VESA display port standard V1.3

### **Display Port VHPD signal:**

|      | Display port VнРD |      |     |     |      |
|------|-------------------|------|-----|-----|------|
|      |                   | Min  | Тур | Max | unit |
| VHPD | HPD Voltage       | 2.25 | _   | 3.6 | V    |

Fallow as VESA display port standard V1.3



## 5.2 Backlight Unit

## 5.2.1 Backlight input signal characteristics (Just for reference)

| Parameter                      | Symbol  | Min          | Тур  | Max  | Units  | Remark                 |
|--------------------------------|---------|--------------|------|------|--------|------------------------|
| LED Power Supply               | VLED    | 5.0<br>Note2 | 12.0 | 21.0 | [Volt] |                        |
| LED Enable Input<br>High Level | WED EN  | 2.5          | -    | 3.3  | [Volt] |                        |
| LED Enable Input<br>Low Level  | VLED_EN | -            | -    | 0.5  | [Volt] | Define as              |
| PWM Logic Input<br>High Level  | VPWM EN | 2.5          | -    | 3.3  | [Volt] | Connector<br>Interface |
| PWM Logic Input<br>Low Level   |         | -            | -    | 0.5  | [Volt] | (Ta=25°C)              |
| PWM Input Frequency            | FPWM    | 200          | 1K   | 10K  | Hz     |                        |
| PWM Duty Ratio                 | Duty    | 5            |      | 100  | %      |                        |

Note 1: Recommend system pull up/down resistor no bigger than 10kohm

Note 2: measured in panel VLED at PWM duty ratio 100%



## 6. Signal Interface Characteristic

#### 6.1 Pixel Format Image

Following figure shows the relationship of the input signals and LCD pixel format.

|             | 1         |                               |        | 1920    |
|-------------|-----------|-------------------------------|--------|---------|
| 1st Line    | R G B R G | В - · · · · ·                 | R G E  | B R G B |
|             |           |                               |        |         |
|             | 1 1       | · ·                           |        |         |
|             |           |                               |        |         |
|             | 1         |                               | ı      |         |
|             |           | ;                             | ,      |         |
|             |           |                               | ·<br>1 |         |
|             |           | ·                             |        | .       |
|             | ' ' '     | ı                             | '      | '       |
| 1080th Line | R G B R G | B - · · · · · · · · · · · · · | R G E  | B R G B |



## **6.2 Integration Interface Requirement**

## **6.2.1 Light Bar Connector Description**

Light bar connector is capable of accommodating the following signals and will be following

components.

| Connector Name / Designation | Connector FPC                    |  |  |
|------------------------------|----------------------------------|--|--|
| Manufacturer                 | STM / Starconn                   |  |  |
| Type / Part Number           | MSK24022P10 / 112G10-000001-A2-R |  |  |
| Mating Housing/Part Number   | Flexium/69.14B55.L01             |  |  |

#### 6.2.2 Pin Assignment

| Pin | Define | Pin | Define |
|-----|--------|-----|--------|
| 1   | VOUT   | 6   | LB2    |
| 2   | VOUT   | 7   | LB3    |
| 3   | VOUT   | 8   | LB4    |
| 4   | GND    | 9   | LB5    |
| 5   | LB1    | 10  | LB6    |

#### **6.2.3 Connector Description**

Physical interface is described as for the connector on module.

These connectors are capable of accommodating the following signals and will be following components.

| Connector Name / Designation | For Signal Connector             |
|------------------------------|----------------------------------|
| Manufacturer                 | IPEX or compatible               |
| Type / Part Number           | IPEX 20455-030E-12 or compatible |
| Mating Housing/Part Number   | IPEX 20453-030T-11 or compatible |



## 6.2.4 Pin Assignment (2 Lane)

**eDP lane** is a differential signal technology for LCD interface and high speed data transfer device.

| PIN NO | Symbol     | Function                        |
|--------|------------|---------------------------------|
| 1      | DBC_EN     | NC                              |
| 2      | H_GND      | High Speed Ground               |
| 3      | Lane1_N    | Complement Signal Link Lane 1   |
| 4      | Lane1_P    | True Signal Link Lane 1         |
| 5      | H_GND      | High Speed Ground               |
| 6      | Lane0_N    | Complement Signal Link Lane 0   |
| 7      | Lane0_P    | True Signal Link Lane 0         |
| 8      | H_GND      | High Speed Ground               |
| 9      | AUX_CH_P   | True Signal Auxiliary Ch.       |
| 10     | AUX_CH_N   | Complement Signal Auxiliary Ch. |
| 11     | H_GND      | High Speed Ground               |
| 12     | LCD_VCC    | LCD logic and driver power      |
| 13     | LCD_VCC    | LCD logic and driver power      |
| 14     | BIST       | LCD Panel Self Test Enable      |
| 15     | LCD GND    | LCD logic and driver ground     |
| 16     | LCD GND    | LCD logic and driver ground     |
| 17     | HPD        | Hot Plug Detection signal pin   |
| 18     | BL_GND     | Backlight_ground                |
| 19     | BL_GND     | Backlight_ground                |
| 20     | BL_GND     | Backlight_ground                |
| 21     | BL_GND     | Backlight_ground                |
| 22     | BL_Enable  | Backlight On / Off              |
| 23     | BL PWM DIM | System PWM signal Input         |
| 24     | NC         | Reverse for AUO TEST only       |
| 25     | NC         | Reverse for AUO TEST only       |
| 26     | BL_PWR     | Backlight power (5V~21V)        |
| 27     | BL_PWR     | Backlight power (5V~21V)        |
| 28     | BL_PWR     | Backlight power (5V~21V)        |
| 29     | BL_PWR     | Backlight power (5V~21V)        |
| 30     | COLOR_EN   | NC                              |



Note1: Start from right side.

Note2: Input signals shall be low or High-impedance state when VDD is off. Internal circuit of **eDP inputs** are as following.





AU OPTRONICS CORPORATION

### **6.3.1 Timing Characteristics**

Basically, interface timings should match the 1920x1080 /60Hz manufacturing guide line timing.

| Pai                           | rameter  | Symbol          | Min. | Тур. | Max. | Unit              |  |
|-------------------------------|----------|-----------------|------|------|------|-------------------|--|
| Frame Rate<br>Clock frequency |          | -               | 828  | 60   | 22   | Hz                |  |
|                               |          | 1/TClock        |      | 141  |      | MHz               |  |
| wasaa waalka ahaa             | Period   | T <sub>V</sub>  | 1090 | 1116 | 3080 |                   |  |
| Vertical<br>Section           | Active   | T <sub>VD</sub> | 1080 |      |      | T <sub>Line</sub> |  |
| /7070E31.03.00                | Blanking | T∨B             | 10   | 36   | 2000 |                   |  |
|                               | Period   | TH              | 2000 | 2104 | 2320 |                   |  |
| Horizontal<br>Section         | Active   | <b>T</b> HD     |      | 1920 | 20   | Tclock            |  |
|                               | Blanking | T <sub>HB</sub> | 80   | 184  | 400  |                   |  |

## 6.4 Power ON/OFF Sequence

#### 6.4.1 Display Port panel power sequence:



Display port interface power up/down sequence, normal system operation



AU OPTRONICS CORPORATION

## 6.4.2 Display Port AUX\_CH transaction only:



Display port interface power up/down sequence, AUX\_CH transaction only

## 6.4.3 Display Port panel power sequence timing parameter:



### AU OPTRONICS CORPORATION

| Timing    | Description                                                    | Reqd. by | Limits |      |       | Neter                                                                                   |
|-----------|----------------------------------------------------------------|----------|--------|------|-------|-----------------------------------------------------------------------------------------|
| parameter |                                                                |          | Min.   | Тур. | Max.  | Notes                                                                                   |
| T1        | power rail rise time, 10% to 90%                               | source   | 0.5ms  |      | 10ms  |                                                                                         |
| Т2        | delay from LCDVDD to black<br>video generation                 | sink     | 0ms    |      | 200ms | prevents display noise until valid<br>video data is received from the<br>source         |
| Т3        | delay from LCDVDD to HPD high                                  | sink     | 0ms    |      | 200ms | sink AUX_CH must be operational upon HPD high.                                          |
| Т4        | delay from HPD high to link<br>training initialization         | source   |        |      |       | allows for source to read link capability and initialize.                               |
| T5        | link training duration                                         | source   |        |      |       | dependant on source link to read training protocol.                                     |
| Т6        | link idle                                                      | source   |        |      |       | Min accounts for required BS-Idle pattern. Max allows for source frame synchronization. |
| Т7        | delay from valid video data from<br>source to video on display | sink     | 0ms    |      | 50ms  | max allows sink validate video data and timing.                                         |
| Т8        | delay from valid video data from<br>source to backlight enable | source   |        |      |       | source must assure display video is stable.                                             |
| Т9        | delay from backlight disable to<br>end of valid video data     | source   |        |      |       | source must assure backlight is no longer illuminated.                                  |
| T10       | delay from end of valid video<br>data from source to power off | source   | 0ms    |      | 500ms |                                                                                         |
| T11       | power rail fall time, 905 to 10%                               | source   |        |      | 10ms  |                                                                                         |
| T12       | power off time                                                 | source   | 500ms  |      |       |                                                                                         |

**Note1:** The sink must include the ability to generate black video autonomously. The sink must automatically enable black video under the following conditions:

-upon LCDVDD power on (with in T2 max)-when the "Novideostream\_Flag" (VB-ID Bit 3) is received from the source (at the end of T9).

-when no main link data, or invalid video data, is received from the source. Black video must be displayed within 64ms (typ) from the start of either condition. Video data can be deemed invalid based on MSA and timing information, for example.

**Note 2:** The sink may implement the ability to disable the black video function, as described in Note 1, above, for system development and debugging purpose.

**Note 3:** The sink must support AUX\_CH polling by the source immediately following LCDVDD power on without causing damage to the sink device (the source can re-try if the sink is not ready). The sink must be able to respond to an AUX\_CH transaction with the time specified within T3 max.



## 6.4.4 Display Port panel B/L power sequence timing parameter:



Note: When the adapter is hot plugged, the backlight power supply sequence is shown as below.



|     | Min (ms) | Max (ms) |
|-----|----------|----------|
| T13 | 0.5      | 10       |
| T14 | 10       | -        |
| T15 | 10       | -        |
| T16 | 10       | -        |
| T17 | 10       | -        |
| T18 | 0.5      | 10       |
| T19 | 1*       |          |
| T20 | 1*       |          |

Seamless change: T19/T20 = 5xT<sub>PWM</sub>\*

<sup>\*</sup>T<sub>PWM</sub>= 1/PWM Frequency



AU OPTRONICS CORPORATION

### 7. Mechanical Characteristics

#### 7.1 LCD Outline Dimension



B140HAN01.4 Document Version: 0.3 



AU OPTRONICS CORPORATION



B140HAN01.4 Document Version: 0.3 Page 20 of 27



## 7.2 Carton Package

#### 7.2.1 Carton label







## 7.2.2 Packing instruction









Reverse PET tray stack again



EPE tray cushion

H Tape Fix

30 PCS SKD in 11 PCS tray



## 7.3 Shipping Package of Palletizing Sequence



單層 pallet 打棧示意圖



## 8. Appendix: EDID Description

| Address    | FUNCTION                                              | Value | Value    | Value   |
|------------|-------------------------------------------------------|-------|----------|---------|
| HEX        |                                                       | HEX   | BIN      | DEC     |
| 00         | Header                                                | 00    | 00000000 | 0       |
| 01         |                                                       | FF    | 11111111 | 255     |
| 02         |                                                       | FF    | 11111111 | 255     |
| 03         |                                                       | FF    | 11111111 | 255     |
| 04         |                                                       | FF    | 11111111 | 255     |
| 05         |                                                       | FF    | 11111111 | 255     |
| 06         |                                                       | FF    | 11111111 | 255     |
| 07         |                                                       | 00    | 00000000 | 0       |
| 80         | EISA Manuf. Code LSB                                  | 06    | 00000110 | 6       |
| 09         | Compressed ASCII                                      | AF    | 10101111 | 175     |
| 0A         | Product Code                                          | 3D    | 00111101 | 61      |
| 0B         | hex, LSB first                                        | 14    | 00010100 | 20      |
| 0C         | 32-bit ser #                                          | 00    | 00000000 | 0       |
| 0D         |                                                       | 00    | 00000000 | 0       |
| 0E         |                                                       | 00    | 00000000 | 0       |
| 0F         |                                                       | 00    | 00000000 | 0       |
| 10         | Week of manufacture                                   | 00    | 00000000 | 0       |
| 11         | Year of manufacture                                   | 18    | 00011000 | 24      |
| 12         | EDID Structure Ver.                                   | 01    | 00000001 | 1       |
| 13         | EDID revision #                                       | 04    | 00000100 | 4       |
| 14         | Video input def. (digital I/P, non-TMDS, CRGB)        | 95    | 10010101 | 149     |
| 15         | Max H image size (rounded to cm)                      | 1F    | 00011111 | 31      |
| 16         | Max V image size (rounded to cm)                      | 11    | 00010001 | 17      |
| 17         | Display Gamma (=(gamma*100)-100)                      | 78    | 01111000 | 120     |
| 18         | Feature support (no DPMS, Active OFF, RGB, tmg Blk#1) | 02    | 00000010 | 2       |
| 19         | Red/green low bits (Lower 2:2:2:2 bits)               | 87    | 10000111 | 135     |
| 1 <b>A</b> | Blue/white low bits (Lower 2:2:2:2 bits)              | E5    | 11100101 | 229     |
| 1B         | Red x (Upper 8 bits)                                  | A4    | 10100100 | 164     |
| 1C         | Red y/ highER 8 bits                                  | 56    | 01010110 | 86      |
| 1D         | Green x                                               | 50    | 01010000 | 80      |
| 1E         | Green y                                               | 9E    | 10011110 | 158     |
| 1F         | Blue x                                                | 26    | 00100110 | 38      |
| 20         | Blue y                                                | 0D    | 00001101 | 13      |
| 21         | White x                                               | 50    | 01010000 | 80      |
| 22         | White y                                               | 54    | 01010100 | 84      |
| 23         | Established timing 1                                  | 00    | 00000000 | 0       |
| 24         | Established timing 2                                  | 00    | 00000000 | 0       |
| 25         | Established timing 3                                  | 00    | 00000000 | 0       |
| 26         | Standard timing #1                                    | 01    | 00000001 | 1       |
| 27         |                                                       | 01    | 0000001  | 1       |
| 28         | Standard timing #2                                    | 01    | 00000001 | 1       |
| 29         |                                                       | 01    | 00000001 | 1       |
| 2A         | Standard timing #3                                    | 01    | 00000001 | 1<br>Do |



|    | Ad of Monics confi of                                | 1  | I        | I    |
|----|------------------------------------------------------|----|----------|------|
| 2B |                                                      | 01 | 0000001  | 1    |
| 2C | Standard timing #4                                   | 01 | 0000001  | 1    |
| 2D |                                                      | 01 | 0000001  | 1    |
| 2E | Standard timing #5                                   | 01 | 00000001 | 1    |
| 2F |                                                      | 01 | 0000001  | 1    |
| 30 | Standard timing #6                                   | 01 | 0000001  | 1    |
| 31 |                                                      | 01 | 0000001  | 1    |
| 32 | Standard timing #7                                   | 01 | 0000001  | 1    |
| 33 |                                                      | 01 | 0000001  | 1    |
| 34 | Standard timing #8                                   | 01 | 0000001  | 1    |
| 35 |                                                      | 01 | 00000001 | 1    |
| 36 | Pixel Clock/10000 LSB                                | 14 | 00010100 | 20   |
| 37 | Pixel Clock/10000 USB                                | 37 | 00110111 | 55   |
| 38 | Horz active Lower 8bits                              | 80 | 10000000 | 128  |
| 39 | Horz blanking Lower 8bits                            | B8 | 10111000 | 184  |
| 3A | HorzAct:HorzBlnk Upper 4:4 bits                      | 70 | 01110000 | 112  |
| 3B | Vertical Active Lower 8bits                          | 38 | 00111000 | 56   |
| 3C | Vertical Blanking Lower 8bits                        | 24 | 00100100 | 36   |
| 3D | Vert Act : Vertical Blanking (upper 4:4 bit)         | 40 | 01000000 | 64   |
| 3E | HorzSync. Offset                                     | 10 | 00010000 | 16   |
| 3F | HorzSync.Width                                       | 10 | 00010000 | 16   |
| 40 | VertSync.Offset : VertSync.Width                     | 3E | 00111110 | 62   |
| 41 | Horz‖ Sync Offset/Width Upper 2bits                  | 00 | 00000000 | 0    |
| 42 | Horizontal Image Size Lower 8bits                    | 35 | 00110101 | 53   |
| 43 | Vertical Image Size Lower 8bits                      | AD | 10101101 | 173  |
| 44 | Horizontal & Vertical Image Size (upper 4:4 bits)    | 10 | 00010000 | 16   |
| 45 | Horizontal Border (zero for internal LCD)            | 00 | 00000000 | 0    |
| 46 | Vertical Border (zero for internal LCD)              | 00 | 00000000 | 0    |
| 47 | Signal (non-intr, norm, no stero, sep sync, neg pol) | 18 | 00011000 | 24   |
| 48 | Detailed timing/monitor                              | 00 | 00000000 | 0    |
| 49 | descriptor #2                                        | 00 | 00000000 | 0    |
| 4A |                                                      | 00 | 00000000 | 0    |
| 4B |                                                      | 0F | 00001111 | 15   |
| 4C |                                                      | 00 | 00000000 | 0    |
| 4D |                                                      | 00 | 00000000 | 0    |
| 4E |                                                      | 00 | 00000000 | 0    |
| 4F |                                                      | 00 | 00000000 | 0    |
| 50 |                                                      | 00 | 00000000 | 0    |
| 51 |                                                      | 00 | 00000000 | 0    |
| 52 |                                                      | 00 | 00000000 | 0    |
| 53 |                                                      | 00 | 00000000 | 0    |
| 54 |                                                      | 00 | 0000000  | 0    |
| 55 |                                                      | 00 | 00000000 | 0    |
| 56 |                                                      | 00 | 00000000 | 0    |
| 57 |                                                      | 00 | 00000000 | 0    |
| 58 |                                                      | 00 | 00000000 | 0    |
| 59 |                                                      | 20 | 00100000 | 32   |
|    | 1                                                    |    |          | , 02 |



| 5A | Detailed timing/monitor | 00 | 00000000 | 0    |
|----|-------------------------|----|----------|------|
| 5B | descriptor #3           | 00 | 00000000 | 0    |
| 5C |                         | 00 | 00000000 | 0    |
| 5D |                         | FE | 11111110 | 254  |
| 5E |                         | 00 | 00000000 | 0    |
| 5F | Manufacture             | 41 | 01000001 | 65   |
| 60 | Manufacture             | 55 | 01010101 | 85   |
| 61 | Manufacture             | 4F | 01001111 | 79   |
| 62 |                         | 0A | 00001010 | 10   |
| 63 |                         | 20 | 00100000 | 32   |
| 64 |                         | 20 | 00100000 | 32   |
| 65 |                         | 20 | 00100000 | 32   |
| 66 |                         | 20 | 00100000 | 32   |
| 67 |                         | 20 | 00100000 | 32   |
| 68 |                         | 20 | 00100000 | 32   |
| 69 |                         | 20 | 00100000 | 32   |
| 6A |                         | 20 | 00100000 | 32   |
| 6B |                         | 20 | 00100000 | 32   |
| 6C | Detailed timing/monitor | 00 | 00000000 | 0    |
| 6D | descriptor #4           | 00 | 00000000 | 0    |
| 6E |                         | 00 | 00000000 | 0    |
| 6F |                         | FE | 11111110 | 254  |
| 70 |                         | 00 | 00000000 | 0    |
| 71 | Manufacture P/N         | 42 | 01000010 | 66   |
| 72 | Manufacture P/N         | 31 | 00110001 | 49   |
| 73 | Manufacture P/N         | 34 | 00110100 | 52   |
| 74 | Manufacture P/N         | 30 | 00110000 | 48   |
| 75 | Manufacture P/N         | 48 | 01001000 | 72   |
| 76 | Manufacture P/N         | 41 | 01000001 | 65   |
| 77 | Manufacture P/N         | 4E | 01001110 | 78   |
| 78 | Manufacture P/N         | 30 | 00110000 | 48   |
| 79 | Manufacture P/N         | 31 | 00110001 | 49   |
| 7A | Manufacture P/N         | 2E | 00101110 | 46   |
| 7B | Manufacture P/N         | 34 | 00110100 | 52   |
| 7C |                         | 20 | 00100000 | 32   |
| 7D |                         | 0A | 00001010 | 10   |
| 7E | Extension Flag          | 00 | 00000000 | 0    |
| 7F | Checksum                | 9D | 10011101 | 157  |
|    |                         |    | SUM      | 6144 |