

## AU OPTRONICS CORPORATION

| ( | )          | <b>Preliminary Specifications</b> |
|---|------------|-----------------------------------|
| ( | <b>V</b> ) | Final Specifications              |

| Module                                       | 17.3"(17.26") UHD 16:9 Color TFT-LCD with LED Backlight design |
|----------------------------------------------|----------------------------------------------------------------|
| Model Name                                   | B173ZAN01.4 (H/W:0A)                                           |
| Note ( <table-cell-rows> )</table-cell-rows> | LED Backlight with driving circuit design                      |

| Customer                                       | Date            | Approved by                 | Date              |
|------------------------------------------------|-----------------|-----------------------------|-------------------|
|                                                |                 |                             | <u>05/16/2018</u> |
| Checked &<br>Approved by                       | Date            | Prepared by                 | Date              |
|                                                |                 |                             | <u>05/16/2018</u> |
| Note: This Specification is su without notice. | bject to change | NBBU Market<br>AU Optronics |                   |



AU OPTRONICS CORPORATION

# **Contents**

| 1. Handling Precautions                      |    |
|----------------------------------------------|----|
| 2. General Description                       | 5  |
| 2.1 General Specification                    |    |
| 2.2 Optical Characteristics                  |    |
| 3. Functional Block Diagram                  |    |
| 4. Absolute Maximum Ratings                  | 12 |
| 4.1 Absolute Ratings of TFT LCD Module       | 12 |
| 4.2 Absolute Ratings of Environment          | 12 |
| 5. Electrical Characteristics                | 13 |
| 5.1 TFT LCD Module                           | 13 |
| 5.2 Backlight Unit                           | 16 |
| 6. Signal Interface Characteristic           | 17 |
| 6.1 Pixel Format Image                       | 17 |
| 6.2 Integration Interface Requirement        | 18 |
| 6.3 Interface Timing                         | 20 |
| 6.4 Power ON/OFF Sequence                    | 21 |
| 7. Panel Reliability Test                    | 24 |
| 7.1 Vibration Test                           | 24 |
| 7.2 Shock Test                               | 24 |
| 7.3 Reliability Test                         | 24 |
| 8. Mechanical Characteristics                | 25 |
| 8.1 LCM Outline Dimension                    | 25 |
| 9. Shipping and Package                      | 27 |
| 9.1 Shipping Label Format                    | 27 |
| 9.3 Shipping Package of Palletizing Sequence | 28 |
| 10 Annendix: FDID Description                | 20 |



AU OPTRONICS CORPORATION

# **Record of Revision**

| Ver | sion and Date | Page Old description |                                                                                                                                                                                                                                                                         | New Description                                                                                                                                                                 | Remark |
|-----|---------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 0.1 | 2017/06/14    | AII                  | First Edition for Customer                                                                                                                                                                                                                                              |                                                                                                                                                                                 |        |
| 0.2 | 2017/09/21    | P.27 & P.29          |                                                                                                                                                                                                                                                                         | Update Shipping Label & EDID                                                                                                                                                    |        |
| 0.3 | 2018/05/16    | P.13                 | PDD(VDD Power)(Max 2.5) IDD(IDD Current)(Max 833) Note 1 : Maximum Measurement Condition : Mosaic Pattern at 3.3V driving voltage. (P <sub>max</sub> =V <sub>3.0</sub> x I <sub>Mosaic</sub> ) Typical Measurement Condition : Mosaic Pattern 4.0W max @ worse pattern. | PDD(VDD Power)(Typ 2.5, Max 4.0) IDD(IDD Current)(Max 1333) Note 1 : PDD(typ)@ mosaic pattern Maximum Power; PDD(Max)@ R/G/B pattern Maximum Power IDD(Max)=PDD(Max) / VDD(Min) |        |
| 1.0 | 2018/05/16    | AII                  |                                                                                                                                                                                                                                                                         | Final Edition for Customer                                                                                                                                                      |        |
|     |               |                      |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                 |        |

B173ZAN01.4 Document Version : 1.0 Page 3 of 31



**AU OPTRONICS CORPORATION** 

## 1. Handling Precautions

- 1) Since front polarizer is easily damaged, pay attention not to scratch it.
- 2) Be sure to turn off power supply when inserting or disconnecting from input connector.
- 3) Wipe off water drop immediately. Long contact with water may cause discoloration or spots.
- 4) When the panel surface is soiled, wipe it with absorbent cotton or other soft cloth.
- 5) Since the panel is made of glass, it may break or crack if dropped or bumped on hard surface.
- 6) Since CMOS LSI is used in this module, take care of static electricity and insure human earth when handling.
- 7) Do not open nor modify the Module Assembly.
- 8) Do not press the reflector sheet at the back of the module to any directions.
- 9) At the insertion or removal of the Signal Interface Connector, be sure not to rotate nor tilt the Interface Connector of the TFT Module.
- 11) After installation of the TFT Module into an enclosure (Notebook PC Bezel, for example), do not twist nor bend the TFT Module even momentary. At designing the enclosure, it should be taken into consideration that no bending/twisting forces are applied to the TFT Module from outside. Otherwise the TFT Module may be damaged.
- 12) Small amount of materials having no flammability grade is used in the LCD module. The LCD module should be supplied by power complied with requirements of Limited Power Source (IEC60950 or UL1950), or be applied exemption.
- 13) Disconnecting power supply before handling LCD modules, it can prevent electric shock, DO NOT TOUCH the electrode parts, cables, connectors and LED circuit part of TFT module that a LED light bar build in as a light source of back light unit. It can prevent electrostatic breakdown.



AU OPTRONICS CORPORATION

### 2. General Description

B173ZAN01.4 is a Color Active Matrix Liquid Crystal Display composed of a TFT LCD panel, a driver circuit, and LED backlight system. The screen format is intended to support the 16:9 UHD, 3840(H) x2160(V) screen and 16.7M colors (RGB 8-bits data driver) with LED backlight driving circuit. All input signals are eDP(Embedded DisplayPort) interface compatible.

B173ZAN01.4 is designed for a display unit of notebook style personal computer and industrial machine.

### 2.1 General Specification

The following items are characteristics summary on the table at 25  $^{\circ}\mathrm{C}$  condition:

| Items                                                   | Unit                                    |                                    | Specifi           | ications |        |  |
|---------------------------------------------------------|-----------------------------------------|------------------------------------|-------------------|----------|--------|--|
| Screen Diagonal                                         | [mm]                                    | 17.3"(17.26                        | 5)                |          |        |  |
| Active Area                                             | [mm]                                    | 382.12 x 2                         | 14.94             |          |        |  |
| Pixels H x V                                            |                                         | 3840 x 3 (F                        | RGB) x 2160       |          |        |  |
| Pixel Pitch                                             | [mm]                                    | 0.0995 x 0.0995                    |                   |          |        |  |
| Pixel Format                                            |                                         | R.G.B. Ver                         | tical Stripe      |          |        |  |
| Display Mode                                            |                                         | Normally B                         | lack (AHVA)       | )        |        |  |
| White Luminance (ILED=20mA) (Note: ILED is LED current) | [cd/m <sup>2</sup> ]                    |                                    | points avera      |          |        |  |
| Luminance Uniformity                                    | minance Uniformity 1.25 max. (5 points) |                                    |                   |          |        |  |
| Contrast Ratio                                          |                                         | 1000 typ                           |                   |          |        |  |
| Response Time                                           | [ms]                                    | 30 max.                            |                   |          |        |  |
| Nominal Input Voltage VDD                               | [Volt]                                  | +3.3 typ.                          |                   |          |        |  |
| Power Consumption                                       | [Watt]                                  | 12.5 (Include Logic and Blu power) |                   |          |        |  |
| Weight                                                  | [Grams]                                 | 550 max.                           |                   |          |        |  |
| Physical Size                                           |                                         |                                    | Min.              | Тур.     | Max.   |  |
|                                                         | [mm]                                    | Length                             | 397.60            | 398.10   | 398.60 |  |
|                                                         | נוווווון                                | Width                              | 229.95            | 230.45   | 230.95 |  |
|                                                         |                                         | Thickness                          | -                 | -        | 4      |  |
| Electrical Interface                                    |                                         | 4 Lane eDF                         | <sup>2</sup> 1.4a |          |        |  |
| Glass Thickness                                         | [mm]                                    | 0.5                                |                   |          |        |  |
| Surface Treatment                                       |                                         | Anti-Glare,                        | Hardness 3        | Н        |        |  |
| Support Color                                           |                                         | 16.7M colo                         | rs ( RGB 8-k      | oit )    |        |  |
| Temperature Range Operating Storage (Non-Operating)     | [°C]<br>[°C]                            | 0 to +50<br>-20 to +60             |                   |          |        |  |
| RoHS Compliance                                         |                                         | RoHS Com                           | pliance           |          |        |  |

B173ZAN01.4 Document Version: 1.0 Page 5 of 31



AU OPTRONICS CORPORATION

# 2.2 Optical Characteristics

The optical characteristics are measured under stable conditions at 25°C (Room Temperature) :

| Item                       |               | Symbol                | Conditi          | ions    | Min.  | Тур.  | Max.  | Unit              | Note     |
|----------------------------|---------------|-----------------------|------------------|---------|-------|-------|-------|-------------------|----------|
| White Luminance ILED=20mA  |               |                       | 5 points average |         | 340   | 400   | -     | cd/m <sup>2</sup> | 1, 4, 5. |
|                            |               | $	heta_{R}$           | Horizontal       | (Right) | 80    | 85    | -     |                   |          |
| Viewing Ar                 | nale          | $\theta$ L            | CR = 10          | (Left)  | 80    | 85    | -     | degree            | 4.0      |
| viewing / ti               | igic          | ψн                    | Vertical         | (Upper) | 80    | 85    | -     |                   | 4, 9     |
|                            |               | <i>φ</i> <sub>L</sub> | CR = 10          | (Lower) | 80    | 85    | -     |                   |          |
| Luminance Uniformity       |               | δ 5P                  | 5 Poir           | nts     | -     | -     | 1.25  |                   | 1, 3, 4  |
| Luminance Uniformity       |               | δ 13P                 | 13 Poi           | nts     | -     | -     | 1.60  |                   | 2, 3, 4  |
| Contrast Ratio             |               | CR                    |                  |         | -     | 1000  | -     |                   | 4, 6     |
| Cross talk                 |               | %                     |                  |         |       |       | 4     |                   | 4, 7     |
| Response <sup>-</sup>      | Response Time |                       | Rising + F       | alling  | -     | 27    | 30    | msec              | 4, 8     |
|                            | \A/I ! .      | Wx                    |                  |         | 0.283 | 0.313 | 0.343 |                   |          |
|                            | White         | Wy                    |                  |         | 0.299 | 0.329 | 0.359 |                   |          |
|                            | Dod           | Rx                    |                  |         | 0.626 | 0.656 | 0.686 |                   |          |
| Color /                    | Red           | Ry                    |                  |         | 0.284 | 0.314 | 0.344 |                   |          |
| Chromaticity<br>Coodinates |               | Gx                    | CIE 19           | 931     | 0.182 | 0.212 | 0.242 |                   | 4        |
|                            | Green         | Gy                    |                  |         | 0.681 | 0.711 | 0.741 |                   |          |
|                            |               | Bx                    |                  |         | 0.118 | 0.148 | 0.178 |                   |          |
|                            | Blue          | Ву                    |                  |         | 0.027 | 0.057 | 0.087 |                   |          |
| Adobe                      | •             | %                     |                  |         | -     | 100   | -     |                   |          |

B173ZAN01.4 Document Version : 1.0 Page 6 of 31

AU OPTRONICS CORPORATION

Note 1: 5 points position (Ref: Active area)



Note 2: 13 points position (Ref: Active area)



**Note 3**: The luminance uniformity of 5 or 13 points is defined by dividing the maximum luminance values by the minimum test point luminance

| <b>5</b>           | Maximum Brightness of five points     |
|--------------------|---------------------------------------|
| δ <sub>W5</sub> =  | Minimum Brightness of five points     |
| Σ _                | Maximum Brightness of thirteen points |
| δ <sub>W13</sub> = | Minimum Brightness of thirteen points |

#### Note 4: Measurement method

The LCD module should be stabilized at given temperature for 30 minutes to avoid abrupt temperature change during measuring. In order to stabilize the luminance, the measurement should be executed after lighting



#### AU OPTRONICS CORPORATION

Backlight for 30 minutes in a stable, windless and dark room, and it should be measured in the center of screen.



Center of the screen

**Note 5**: Definition of Average Luminance of White (Y<sub>L</sub>):

Measure the luminance of gray level 63 at 5 points  $Y_L = [L(1) + L(2) + L(3) + L(4) + L(5)] / 5$ L(x) is corresponding to the luminance of the point X at Figure in Note (1).

Note 6: Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Note 7: Definition of Cross Talk (CT)

$$CT = |Y_B - Y_A| / Y_A \times 100 (\%)$$

Where

 $Y_A$  = Luminance of measured location without gray level 0 pattern (cd/m<sub>2</sub>)

Y<sub>B</sub> = Luminance of measured location with gray level 0 pattern (cd/m<sub>2</sub>)



#### AU OPTRONICS CORPORATION



Note 8: Definition of response time:

The output signals of BM-7 or equivalent are measured when the input signals are changed from "Black" to "White" (falling time) and from "White" to "Black" (rising time), respectively. The response time interval between the 10% and 90% of amplitudes. Refer to figure as below.





#### AU OPTRONICS CORPORATION

#### Note 9. Definition of viewing angle

Viewing angle is the measurement of contrast ratio  $\geq$  10, at the screen center, over a 180° horizontal and 180° vertical range (off-normal viewing angles). The 180° viewing angle range is broken down as follows; 90° ( $\theta$ ) horizontal left and right and 90° ( $\Phi$ ) vertical, high (up) and low (down). The measurement direction is typically perpendicular to the display surface with the screen rotated about its center to develop the desired measurement viewing angle.





AU OPTRONICS CORPORATION

# 3. Functional Block Diagram

The following diagram shows the functional block of the 17.3 inches wide Color TFT/LCD 40pin





AU OPTRONICS CORPORATION

## 4. Absolute Maximum Ratings

An absolute maximum rating of the module is as following:

### 4.1 Absolute Ratings of TFT LCD Module

| Item                    | Symbol | Min  | Max  | Unit   | Conditions |
|-------------------------|--------|------|------|--------|------------|
| Logic/LCD Drive Voltage | Vin    | -0.3 | +4.0 | [Volt] | Note 1,2   |

### 4.2 Absolute Ratings of Environment

| Item                  | Symbol | Min | Max | Unit  | Conditions |
|-----------------------|--------|-----|-----|-------|------------|
| Operating Temperature | TOP    | 0   | +50 | [°C]  | Note 4     |
| Operation Humidity    | HOP    | 5   | 95  | [%RH] | Note 4     |
| Storage Temperature   | TST    | -20 | +60 | [°C]  | Note 4     |
| Storage Humidity      | HST    | 5   | 95  | [%RH] | Note 4     |

Note 1: At Ta (25°C)

Note 2: Permanent damage to the device may occur if exceed maximum values

Note 3: LED specification refer to section 5.2

Note 4: For quality performance, please refer to AUO IIS (Incoming Inspection Standard).

Note 5: The packing material of system forbid to involve ammonium component.

Note 6: The reliability test conditions of system do not exceed the verified conditions of TFT module.

Note 7: Be sure the panel test condition do not exceed the component limitation of TFT module(TN Liquid crystal, for example)



Operating Range

Storage Range

+

#### 5. Electrical Characteristics

#### **5.1 TFT LCD Module**

#### 5.1.1 Power Specification

Input power specifications are as follows;

| Symble | Parameter                                      | Min | Тур | Max  | Units       | Note   |
|--------|------------------------------------------------|-----|-----|------|-------------|--------|
| VDD    | Logic/LCD Drive<br>Voltage                     | 3.0 | 3.3 | 3.6  | [Volt]      |        |
| PDD    | VDD Power                                      | -   | 2.5 | 4.0  | [Watt]      | Note 1 |
| IDD    | IDD Current(RMS)                               | -   | •   | 1333 | [mA]        | Note 1 |
| lRush  | Inrush Current                                 | -   | ı   | 2000 | [mA]        | Note 2 |
| VDDrp  | Allowable<br>Logic/LCD Drive<br>Ripple Voltage | -   | -   | 100  | [mV]<br>p-p |        |

Note 1 : PDD(typ)@ mosaic pattern Maximum Power; PDD(Max)@ R/G/B pattern Maximum Power IDD(Max)=PDD(Max) / VDD(Min)

Note 2: Measure Condition



Vin rising time

3173ZAN01.4 <u>Document Version : 1.0</u> Page 13 of 31



AU OPTRONICS CORPORATION

#### 5.1.2 Signal Electrical Characteristics

Input signals shall be low or High-impedance state when VDD is off.

Signal electrical characteristics are as follows;

#### Display Port main link signal:



|                      | Display port main link                     |     |     |      |      |  |  |  |  |
|----------------------|--------------------------------------------|-----|-----|------|------|--|--|--|--|
|                      |                                            | Min | Тур | Max  | unit |  |  |  |  |
| VCM                  | RX input DC Common Mode Voltage            |     | 0   |      | ٧    |  |  |  |  |
| VDiff <sub>P-P</sub> | Peak-to-peak Voltage at a receiving Device | 70  |     | 1320 | mV   |  |  |  |  |

Fallow as VESA display port standard V1.3

B173ZAN01.4 Document Version: 1.0 Page 14 of 31



AU OPTRONICS CORPORATION

#### **Display Port AUX\_CH signal:**



|               | Display port AUX_CH                            |     |     |     |      |
|---------------|------------------------------------------------|-----|-----|-----|------|
|               |                                                | Min | Тур | Max | unit |
| VCM           | AUX DC Common Mode Voltage                     |     | 0   |     | ٧    |
| $VDiff_{P-P}$ | AUX Peak-to-peak Voltage at a receiving Device | 270 |     | 800 | mV   |

Fallow as VESA display port standard V1.3.

#### **Display Port VHPD signal:**

|      | Display port VHPD |      |     |     |      |
|------|-------------------|------|-----|-----|------|
|      |                   | Min  | Тур | Max | unit |
| VHPD | HPD Voltage       | 2.25 |     | 3.6 | V    |

Fallow as VESA display port standard V1.3.

B173ZAN01.4 Document Version: 1.0 Page 15 of 31



# Product Specification AU OPTRONICS CORPORATION

# 5.2 Backlight Unit

#### 5.2.1 LED characteristics

| Parameter                   | Symbol         | Min | Тур    | Max | Units  | Condition                                  |
|-----------------------------|----------------|-----|--------|-----|--------|--------------------------------------------|
| Backlight Power Consumption | RG<br>phosphor | -   | -      | 10  | [Watt] | (Ta=25°C), Note 1<br>Vin =12V              |
| LED Life-Time               | N/A            | -   | 15,000 | -   | Hour   | (Ta=25°C), Note 2<br>I <sub>F</sub> =20 mA |

Note 1: Calculator value for reference P<sub>LED</sub> = VF (Normal Distribution) \* IF (Normal Distribution) / Efficiency

Note 2: The LED life-time define as the estimated time to 50% degradation of initial luminous.

# 5.2.2 Backlight input signal characteristics

| Parameter                      | Symbol   | Min | Тур  | Max  | Units  | Remark                 |
|--------------------------------|----------|-----|------|------|--------|------------------------|
| LED Power Supply               | VLED     | 10  | 12.0 | 21.0 | [Volt] |                        |
| LED Enable Input<br>High Level |          | 2.5 | -    | 3.3  | [Volt] |                        |
| LED Enable Input<br>Low Level  | VLED_EN  | -   | -    | 0.5  | [Volt] |                        |
| PWM Logic Input<br>High Level  | \/D\\/\\ | 2.5 | -    | 3.3  | [Volt] | Define as              |
| PWM Logic Input<br>Low Level   | VPWM_EN  | ı   | -    | 0.5  | [Volt] | Connector              |
| PWM Input Frequency            | FPWM     | 200 | 1K   | 10K  | Hz     | Interface<br>(Ta=25°C) |
| PWM Duty Ratio                 | Duty     | 5   |      | 100  | %      | (14-250)               |

Note 1: Recommend system pull up/down resistor no bigger than 10kohm

#### 5.2.3 Control signal

| Parameter  | Symbol | Min  | Тур | Max  | Units  | Remark                  |
|------------|--------|------|-----|------|--------|-------------------------|
| PSR_Enable | PSR_EN | 1.62 | 1.8 | 1.98 | [Volt] | Note: Low-level         |
|            |        |      |     |      |        | detect Voltage : < 0.4V |

Page 16 of 31



# 6. Signal Interface Characteristic

# 6.1 Pixel Format Image

Following figure shows the relationship of the input signals and LCD pixel format.

|             |   | 1 |   |   |   |   |   |   |   |   | 38 | 340 | ) |
|-------------|---|---|---|---|---|---|---|---|---|---|----|-----|---|
| 1st Line    | R | G | В | R | G | В |   | R | G | В | R  | G   | В |
|             |   |   |   |   |   |   |   |   | • |   |    |     |   |
|             |   |   |   |   |   |   |   |   | • |   |    |     |   |
|             |   | • |   |   | • |   |   |   | • |   |    |     |   |
|             |   |   |   |   |   |   |   |   | • |   |    |     |   |
|             |   | • |   |   |   |   |   |   | • |   |    |     |   |
|             |   | • |   |   |   |   | • |   | • |   |    |     |   |
|             |   |   |   |   |   |   |   |   |   |   |    |     |   |
| 2160th Line | R | G | В | R | G | В |   | R | G | В | R  | G   | В |

Page 17 of 31



# 6.2 Integration Interface Requirement

## **6.2.1 Connector Description**

Physical interface is described as for the connector on module.

These connectors are capable of accommodating the following signals and will be following components.

| Connector Name / Designation | For Signal Connector  |
|------------------------------|-----------------------|
| Manufacturer                 | I-PEX                 |
| Type / Part Number           | eDP / 20455-040E-12R  |
| Mating Housing/Part Number   | I-PEX / 20453-040T-01 |

B173ZAN01.4 Document Version : 1.0 Page 18 of 31



# Product Specification AU OPTRONICS CORPORATION

# 6.2.2 Pin Assignment

| Model |               |                                  |
|-------|---------------|----------------------------------|
| Pin   | Signal Name   | Description                      |
| 1     | PSR_EN        | PSR_Enable                       |
| 2     | H_GND         | High Speed Ground                |
| 3     | Lane3_N       | Comp Signal Lane3                |
| 4     | Lane3_P       | True Signal Link Lane 3          |
| 5     | H_GND         | High Speed Ground                |
| 6     | Lane2_N       | Comp Signal Link Lane 2          |
| 7     | Lane2_P       | True Signal Link Lane 2          |
| 8     | H_GND         | High Speed Ground                |
| 9     | Lane1_N       | Comp Signal Lane 1               |
| 10    | Lane1_P       | True Signal Link Lane 1          |
| 11    | H_GND         | High Speed Ground                |
| 12    | Lane0_N       | Comp Signal Link Lane 0          |
| 13    | Lane0_P       | True Signal Link Lane 0          |
| 14    | H_GND         | High Speed Ground                |
| 15    | AUX_CH_P      | True Signal Auxiliary Ch.        |
| 16    | AUX_CH_N      | Comp Signal Auxiliary Ch.        |
| 17    | H_GND         | High Speed Ground                |
| 18    | LCD_VCC       | LCD logic and driver power       |
| 19    | LCD_VCC       | LCD logic and driver power       |
| 20    | LCD_VCC       | LCD logic and driver power       |
| 21    | LCD_VCC       | LCD logic and driver power       |
| 22    | LCD_Self_Test | LCD Panel Self Test Enable       |
| 23    | LCD GND       | LCD logic and driver ground      |
| 24    | LCD GND       | LCD logic and driver ground      |
| 25    | LCD GND       | LCD logic and driver ground      |
| 26    | LCD GND       | LCD logic and driver ground      |
| 27    | HPD           | HPD signale pin                  |
| 28    | BL_GND        | Backlight_ground                 |
| 29    | BL_GND        | Backlight_ground                 |
| 30    | BL_GND        | Backlight_ground                 |
| 31    | BL_GND        | Backlight_ground                 |
| 32    | BL_Enable     | Backlight On / Off               |
| 33    | BL PWM DIM    | System PWM signal Input          |
| 34    | H_SYNC or NC  | H_SYNC function (Optional) or NC |
| 35    | NC            | NC                               |
| 36    | BL_PWR        | Backlight power (10V~21V)        |
| 37    | BL_PWR        | Backlight power (10V~21V)        |
| 38    | BL_PWR        | Backlight power (10V~21V)        |
| 39    | BL_PWR        | Backlight power (10V~21V)        |
| 40    | NC            | No Connect (Reserved for CM)     |

B173ZAN01.4 Document Version: 1.0 Page 19 of 31



## **6.3 Interface Timing**

# **6.3.1 Timing Characteristics**

Basically, interface timings should match the 3840x2160 /60Hz manufacturing guide line timing.

| Parameter             |          | Symbol          | Min.  | Тур. | Max.  | Unit                     |
|-----------------------|----------|-----------------|-------|------|-------|--------------------------|
| Frame                 | e Rate   | -               | 30    | 1    | 60    | Hz                       |
| Clock fre             | equency  | 1/ Tclock       | 533.5 | -    | 533.5 | MHz                      |
|                       | Period   | T <sub>V</sub>  | 4445  |      | 2222  |                          |
| Vertical<br>Section   | Active   | T <sub>VD</sub> |       | 2160 |       | <b>T</b> <sub>Line</sub> |
|                       | Blanking | T∨B             | 2285  | -    | 62    |                          |
|                       | Period   | T <sub>H</sub>  | 4000  |      | 4000  |                          |
| Horizontal<br>Section | Active   | <b>T</b> HD     |       | 3840 |       | <b>T</b> Clock           |
|                       | Blanking | Тнв             | 160   | -    | 160   |                          |

Note 1: G Sync function enble frame rate frequency operating range: 30-60Hz

Page 20 of 31



AU OPTRONICS CORPORATION

## 6.4 Power ON/OFF Sequence

#### **Display Port panel power sequence:**



Display port interface power up/down sequence, normal system operation

#### **Display Port AUX\_CH transaction only:**



Display port interface power up/down sequence, AUX\_CH transaction only

B173ZAN01.4 Document Version: 1.0 Page 21 of 31



AU OPTRONICS CORPORATION

#### Display Port panel power sequence timing parameter:

| Timing    | Description                                                       | Dond by  |       | Limits |       | Notes                                                                                 |
|-----------|-------------------------------------------------------------------|----------|-------|--------|-------|---------------------------------------------------------------------------------------|
| Parameter |                                                                   | Reqd. by | Min.  | Тур.   | Max.  |                                                                                       |
| T1        | power rail rise time, 10% to<br>90%                               | source   | 0.5ms |        | 10ms  |                                                                                       |
| T2        | delay from LCDVDD to black<br>video generation                    | sink     | 0ms   |        | 200ms | prevents display noise until valid<br>video data is received from the<br>source       |
| тз        | delay from LCDVDD to HPD<br>high                                  | sink     | 0ms   |        | 200ms | sink AUX_CH must be operational<br>upon HPD high                                      |
| T4        | delay from HPD hign to link<br>training initialization            | source   |       |        |       | allows for source to read link<br>capability and initialize                           |
| T5        | link training duration                                            | source   |       |        |       | dependant on source link to read training protocol                                    |
| Т6        | link idle                                                         | source   |       |        |       | Min accounts for required BS-Idle pattern Max allows for source frame synchronization |
| 17        | delay from valid video data<br>from source to video on<br>display | sink     | 0ms   |        | 50ms  | Max allows sink validate video data and timing                                        |
| Т8        | delay from valid video data<br>from source to backlight<br>enable | source   |       |        |       | source must assure display video is stable                                            |
| Т9        | delay from backlight disable<br>to end of valid data              | source   |       |        |       | source must assure backlight is no longer illuminated                                 |
| T10       | delay from end of valid video<br>data from source to power off    | source   | 0ms   |        | 500ms |                                                                                       |
| T11       | power rail fail time, 90% to<br>10%                               | source   |       |        | 10ms  |                                                                                       |
| T12       | power off time                                                    | source   | 500ms |        |       | 7                                                                                     |
| T21       | PSR_Enable                                                        | source   | 0ms   |        | 2ms   |                                                                                       |

**Note1:** The sink must include the ability to generate black video autonomously. The sink must automatically enable black video under the following conditions:

-upon LCDVDD power on (with in T2 max)-when the "Novideostream\_Flag" (VB-ID Bit 3) is received from the source (at the end of T9).

-when no main link data, or invalid video data, is received from the source. Black video must be displayed within 64ms (typ) from the start of either condition. Video data can be deemed invalid based on MSA and timing information, for example.

**Note 2:** The sink may implement the ability to disable the black video function, as described in Note 1, above, for system development and debugging purpose.

**Note 3:** The sink must support AUX\_CH polling by the source immediately following LCDVDD power on without causing damage to the sink device (the source can re-try if the sink is not ready). The sink must be able to respond to an AUX\_CH transaction with the time specified within T3 max.

B173ZAN01.4 Document Version: 1.0 Page 22 of 31



# Product Specification AU OPTRONICS CORPORATION

# Display Port panel B/L power sequence timing parameter:



|     | Min (ms) | Max (ms) |
|-----|----------|----------|
| T13 | 0.5      | 10       |
| T14 | 10       | -        |
| T15 | 10       | -        |
| T16 | 10       | -        |
| T17 | 10       | -        |
| T18 | 0.5      | 10       |
| T19 | 1*       | -        |
| T20 | 1*       | -        |

Note: When the adapter is hot plugged, the backlight power supply sequence is shown as below.

Seamless change: T19/T20 = 5xT<sub>PWM</sub>\* (Backlight power supply) \*T<sub>PWM</sub>= 1/PWM Frequency (Hot Plug)

Note :If T19, T20 < 5xTPWM\*, This flash display may occur, we suggest T19, T20 ≥ 5xTPWM\* to realize seamless change display.

Page 23 of 31 B173ZAN01.4 Document Version : 1.0



## 7. Panel Reliability Test

#### 7.1 Vibration Test

**Test Spec:** 

Test method: Non-Operation

Acceleration: 1.5 G

Frequency: 10 - 500Hz Random

Sweep: 30 Minutes each Axis (X, Y, Z)

#### 7.2 Shock Test

**Test Spec:** 

Test method: Non-Operation

Acceleration: 220 G, Half sine wave

Active time: 2 ms

Pulse: X,Y,Z .one time for each side

# 7.3 Reliability Test

| Items                         | Required Condition                               | Note   |
|-------------------------------|--------------------------------------------------|--------|
| Temperature<br>Humidity Bias  | Ta= 40℃, 90%RH, 300h                             |        |
| High Temperature<br>Operation | Ta= 50℃, Dry, 300h                               |        |
| Low Temperature<br>Operation  | Ta= 0℃, 300h                                     |        |
| High Temperature<br>Storage   | Ta= 60℃, 35%RH, 300h                             |        |
| Low Temperature<br>Storage    | Ta= -20℃, 50%RH, 250h                            |        |
| Thermal Shock<br>Test         | Ta=-20°C to 60°C, Duration at 30 min, 100 cycles |        |
| ESD                           | Contact : ±8 KV                                  | Note 1 |
|                               | Air: ±15 KV                                      |        |

Note1: According to EN 61000-4-2, ESD class B: Some performance degradation allowed. Self-recoverable. No data lost, No hardware failures.

Remark: MTBF (Excluding the LED): 30,000 hours with a confidence level 90%

Page 24 of 31



**AU OPTRONICS CORPORATION** 

### 8. Mechanical Characteristics

#### **8.1 LCM Outline Dimension**





AU OPTRONICS CORPORATION



Note: Prevention IC damage, IC positions not allowed any overlap over these areas.

B173ZAN01.4 Document Version: 1.0



AU OPTRONICS CORPORATION

# 9. Shipping and Package

# 9.1 Shipping Label Format



Manufactured MM / WW Model No: B173ZAN01.4 AU Optronics

CT:CGUQU01XXXXXXX

c PL us E204356 Pb 15 RoHS

XXXXXXXXXXXXXXX + H/W: 0A F/W:1 MADE IN CHINA (S01)

B173ZAN01.4 Document Version : 1.0 Page 27 of 31



AU OPTRONICS CORPORATION



# 9.3 Shipping Package of Palletizing Sequence



B173ZAN01.4 Document Version: 1.0 Page 28 of 31



# AU OPTRONICS CORPORATION

# 10. Appendix: EDID Description

| Address | FUNCTION                                              | Value | Value    | Value | Note     |
|---------|-------------------------------------------------------|-------|----------|-------|----------|
| HEX     |                                                       | HEX   | BIN      | DEC   |          |
| 00      | Header                                                | 00    | 00000000 | 0     |          |
| 01      |                                                       | FF    | 11111111 | 255   |          |
| 02      |                                                       | FF    | 11111111 | 255   |          |
| 03      |                                                       | FF    | 11111111 | 255   |          |
| 04      |                                                       | FF    | 11111111 | 255   |          |
| 05      |                                                       | FF    | 11111111 | 255   |          |
| 06      |                                                       | FF    | 11111111 | 255   |          |
| 07      |                                                       | 00    | 00000000 | 0     |          |
| 08      | EISA Manuf. Code LSB                                  | 06    | 00000110 | 6     |          |
| 09      | Compressed ASCII                                      | AF    | 10101111 | 175   |          |
| 0A      | Product Code                                          | 9B    | 10011011 | 155   |          |
| 0B      | hex, LSB first                                        | 14    | 00010100 | 20    |          |
| 0C      | 32-bit ser #                                          | 00    | 00000000 | 0     |          |
| 0D      |                                                       | 00    | 00000000 | 0     |          |
| 0E      |                                                       | 00    | 00000000 | 0     |          |
| 0F      |                                                       | 00    | 00000000 | 0     |          |
| 10      | Week of manufacture                                   | 00    | 00000000 | 0     |          |
| 11      | Year of manufacture                                   | 1B    | 00011011 | 27    |          |
| 12      | EDID Structure Ver.                                   | 01    | 0000001  | 1     |          |
| 13      | EDID revision #                                       | 04    | 00000100 | 4     |          |
| 14      | Video input def. (digital I/P, non-TMDS, CRGB)        | B5    | 10110101 | 181   |          |
| 15      | Max H image size (rounded to cm)                      | 26    | 00100110 | 38    |          |
| 16      | Max V image size (rounded to cm)                      | 15    | 00010101 | 21    |          |
| 17      | Display Gamma (=(gamma*100)-100)                      | 78    | 01111000 | 120   |          |
| 18      | Feature support (no DPMS, Active OFF, RGB, tmg Blk#1) | 02    | 00000010 | 2     |          |
| 19      | Red/green low bits (Lower 2:2:2:2 bits)               | 24    | 00100100 | 36    |          |
| 1A      | Blue/white low bits (Lower 2:2:2:2 bits)              | 25    | 00100101 | 37    |          |
| 1B      | Red x (Upper 8 bits)                                  | A8    | 10101000 | 168   |          |
| 1C      | Red y/ highER 8 bits                                  | 50    | 01010000 | 80    |          |
| 1D      | Green x                                               | 36    | 00110110 | 54    |          |
| 1E      | Green y                                               | В6    | 10110110 | 182   |          |
| 1F      | Blue x                                                | 26    | 00100110 | 38    |          |
| 20      | Blue y                                                | 0E    | 00001110 | 14    |          |
| 21      | White x                                               | 50    | 01010000 | 80    |          |
| 22      | White y                                               | 54    | 01010100 | 84    |          |
| 23      | Established timing 1                                  | 00    | 00000000 | 0     |          |
| 24      | Established timing 2                                  | 00    | 00000000 | 0     | <u> </u> |
| 25      | Established timing 3                                  | 00    | 00000000 | 0     |          |
| 26      | Standard timing #1                                    | 01    | 00000001 | 1     |          |
| 27      |                                                       | 01    | 0000001  | 1     |          |
| 28      | Standard timing #2                                    | 01    | 0000001  | 1     |          |

|          | Product Sp                                               |          |                      |     |     |
|----------|----------------------------------------------------------|----------|----------------------|-----|-----|
|          | AU OPTRONICS CO                                          |          |                      | l , | l I |
| 29       | 0, 1, 1, 1, 1, 10                                        | 01       | 00000001             | 1   |     |
| 2A       | Standard timing #3                                       | 01       | 00000001             | 1   |     |
| 2B       | Ohana da and director as III.A                           | 01       | 00000001             | 1   |     |
| 2C       | Standard timing #4                                       | 01       | 00000001             | 1   |     |
| 2D<br>2E | Others depend directors, W.S.                            | 01       | 00000001             | 1   |     |
|          | Standard timing #5                                       | 01       | 00000001             | 1   |     |
| 2F<br>30 | Charadaud timin a #C                                     | 01       | 00000001             | 1   |     |
| 31       | Standard timing #6                                       | 01       | 00000001             | 1   |     |
| 32       | Ctandard timing #7                                       | 01       | 00000001             | 1   |     |
| 33       | Standard timing #7                                       | 01<br>01 | 00000001<br>00000001 | 1   |     |
| 34       | Ctandard timing #0                                       | 01       |                      | 1   |     |
| 35       | Standard timing #8                                       | 01       | 00000001<br>00000001 | 1   |     |
| 36       | Pixel Clock/10000 LSB                                    | 66       | 01100110             | 102 |     |
| 37       | Pixel Clock/10000 USB                                    |          |                      | 208 |     |
| 38       | Horz active Lower 8bits                                  | D0       | 11010000             | 0   |     |
| 39       | Horz blanking Lower 8bits                                | 00<br>A0 | 00000000<br>10100000 | 160 |     |
| 39<br>3A | HorzAct:HorzBlnk Upper 4:4 bits                          | F0       | 11110000             | 240 |     |
| 3B       | Vertical Active Lower 8bits                              | 70       | 01110000             | 112 |     |
| 3C       | Vertical Blanking Lower 8bits                            | 3E       | 00111110             | 62  |     |
| 3D       | Vert Act : Vertical Blanking (upper 4:4 bit)             | 80       | 10000000             | 128 |     |
| 3E       | HorzSync. Offset                                         | 30       | 00110000             | 48  |     |
| 3F       | HorzSync.Width                                           | 20       | 00110000             | 32  |     |
| 40       | VertSync.Offset : VertSync.Width                         | 35       | 00100000             | 53  |     |
| 41       | Horz‖ Sync Offset/Width Upper 2bits                      | 00       | 00000000             | 0   |     |
| 42       | Horizontal Image Size Lower 8bits                        | 7E       | 01111110             | 126 |     |
| 43       | Vertical Image Size Lower 8bits                          | D6       | 11010110             | 214 |     |
| 44       | Horizontal & Vertical Image Size (upper 4:4 bits)        | 10       | 00010000             | 16  |     |
| 45       | Horizontal Border (zero for internal LCD)                | 00       | 00000000             | 0   |     |
| 46       | Vertical Border (zero for internal LCD)                  | 00       | 0000000              | 0   |     |
| 47       | Signal (non-intr, norm, no stero, sep sync, neg pol)     | 18       | 00011000             | 24  |     |
| 48       | Pixel Clock/10,000 (LSB)                                 | 66       | 01100110             | 102 |     |
| 49       | Pixel Clock/10,000 (MSB)                                 | D0       | 11010000             | 208 |     |
| 4A       | Horizontal Addressable Pixels, lower 8 bits              | 00       | 00000000             | 0   |     |
| 4B       | Horizontal Blanking Pixels, lower 8 bits                 | A0       | 10100000             | 160 |     |
| 4C       | H Pixels, upper nibble : H Blanking, upper nibble        | F0       | 11110000             | 240 |     |
| 4D       | Vertical Addressable Lines, lower 8 bits                 | 70       | 01110000             | 112 |     |
| 4E       | Vertical Blanking Lines, lower 8 bits                    | 95       | 10010101             | 149 |     |
| 4F       | V lines, upper nibble : V blanking, upper nibble         | 84       | 10000100             | 132 |     |
| 50       | Horizontal Front Porch, lower 8 bits                     | 30       | 00110000             | 48  |     |
| 51       | Horizontal Sync Pulse, lower 8 bits                      | 20       | 00100000             | 32  |     |
| 52       | V Front Porch, lower nibble : V Sync Pulse, lower nibble | 35       | 00110101             | 53  |     |
| 53       | VFP, 2 bits: VSP 2 bits: HFP 2 bits: HFP 2 bits          | 00       | 00000000             | 0   |     |
| 54       | Horizontal Image Size in mm, lower 8 bits                | 7E       | 01111110             | 126 |     |
| 55       | Vertical Image Size in mm, lower 8 bits                  | D6       | 11010110             | 214 |     |
| 56       | H Image Size, upper nibble : V Image Size, upper nibble  | 10       | 00010000             | 16  |     |
| 57       | Horizontal Border                                        | 00       | 00000000             | 0   |     |

B173ZAN01.4 Document Version : 1.0 Page 30 of 31



|    | AU OPTRONICS CO                                          | RPORATIO | N        | İ   | 1 1        |
|----|----------------------------------------------------------|----------|----------|-----|------------|
| 58 | Vertical Border                                          | 00       | 00000000 | 0   |            |
| 59 | Bit Encode Sync Information                              | 18       | 00011000 | 24  |            |
| 5A | Pixel Clock/10,000 (LSB)                                 | 00       | 00000000 | 0   |            |
| 5B | Pixel Clock/10,000 (MSB)                                 | 00       | 00000000 | 0   |            |
| 5C | Horizontal Addressable Pixels, lower 8 bits              | 00       | 00000000 | 0   |            |
| 5D | Horizontal Blanking Pixels, lower 8 bits                 | 00       | 00000000 | 0   |            |
| 5E | H Pixels, upper nibble : H Blanking, upper nibble        | 00       | 00000000 | 0   |            |
| 5F | Vertical Addressable Lines, lower 8 bits                 | 00       | 00000000 | 0   |            |
| 60 | Vertical Blanking Lines, lower 8 bits                    | 00       | 00000000 | 0   |            |
| 61 | V lines, upper nibble : V blanking, upper nibble         | 00       | 00000000 | 0   |            |
| 62 | Horizontal Front Porch, lower 8 bits                     | 00       | 00000000 | 0   |            |
| 63 | Horizontal Sync Pulse, lower 8 bits                      | 00       | 00000000 | 0   |            |
| 64 | V Front Porch, lower nibble : V Sync Pulse, lower nibble | 00       | 00000000 | 0   |            |
| 65 | VFP, 2 bits: VSP 2 bits: HFP 2 bits: HFP 2 bits          | 00       | 00000000 | 0   |            |
| 66 | Horizontal Image Size in mm, lower 8 bits                | 00       | 00000000 | 0   |            |
| 67 | Vertical Image Size in mm, lower 8 bits                  | 00       | 00000000 | 0   |            |
| 68 | H Image Size, upper nibble : V Image Size, upper nibble  | 00       | 00000000 | 0   |            |
| 69 | Horizontal Border                                        | 00       | 00000000 | 0   |            |
| 6A | Vertical Border                                          | 00       | 00000000 | 0   |            |
| 6B | Bit Encode Sync Information                              | 00       | 00000000 | 0   |            |
| 6C | Detail Timing Description #4                             | 00       | 00000000 | 0   |            |
| 6D | Flag                                                     | 00       | 00000000 | 0   | ē          |
| 6E | Reserved                                                 | 00       | 00000000 | 0   | Header     |
| 6F | For Brightness Table and Power Consumption               | 02       | 00000010 | 2   | I          |
| 70 | Flag                                                     | 00       | 00000000 | 0   |            |
| 71 | PWM % [7:0] @ Step 0                                     | 14       | 00010100 | 20  | Φ          |
| 72 | PWM % [7:0] @ Step 5                                     | 30       | 00110000 | 48  | Table      |
| 73 | PWM % [7:0] @ Step 10                                    | FF       | 11111111 | 255 |            |
| 74 | Nits [7:0] @ Step 0                                      | 12       | 00010010 | 18  | Brightness |
| 75 | Nits [7:0] @ Step 5                                      | 3C       | 00111100 | 60  | Brig       |
| 76 | Nits [7:0] @ Step 10                                     | C8       | 11001000 | 200 |            |
| 77 | Panel Electronics Power @ 32x32 Chess Pattern =          | 3E       | 00111110 | 62  | tion       |
| 78 | Backlight Power @ 60 nits =                              | 32       | 00110010 | 50  | Power      |
| 79 | Backlight Power @ Step 10 =                              | 7D       | 01111101 | 125 | Power      |
| 7A | Nits @ 100% PWM Duty =                                   | C8       | 11001000 | 200 | S          |
| 7B | Flag                                                     | 20       | 00100000 | 32  |            |
| 7C | Flag                                                     | 20       | 00100000 | 32  |            |
| 7D | Flag                                                     | 20       | 00100000 | 32  |            |
| 7E | Extension Flag                                           | 00       | 00000000 | 0   |            |
| 7F | Checksum                                                 | 4E       | 01001110 | 78  |            |

B173ZAN01.4 Document Version: 1.0 Page 31 of 31