

| Doc. Number:                |
|-----------------------------|
| ☐ Tentative Specification   |
| ☐ Preliminary Specification |
| Approval Specification      |

MODEL NO.: N080ICE SUFFIX: GB1 Rev.C8

| Customer:                                                  |                    |
|------------------------------------------------------------|--------------------|
| APPROVED BY                                                | SIGNATURE          |
| Name / Title Note:                                         |                    |
| Please return 1 copy for your confisignature and comments. | irmation with your |

| Approved By | Checked By | Prepared By |  |
|-------------|------------|-------------|--|
|             | Tsoyu Chu  | PING.FAN    |  |
|             | -          |             |  |
|             |            |             |  |

Version 3.0 23 October 2014 1 / 37

## **CONTENTS**

| 1. GENERAL DESCRIPTION                                                    | 5  |
|---------------------------------------------------------------------------|----|
| 1.1 OVERVIEW                                                              | 5  |
| 1.2 GENERAL SPECIFICATIONS                                                | 5  |
| 2. MECHANICAL SPECIFICATIONS                                              | 5  |
| 2.1 CONNECTOR TYPE                                                        | 5  |
| 3. ABSOLUTE MAXIMUM RATINGS                                               | 6  |
| 3.1 ABSOLUTE RATINGS OF ENVIRONMENT                                       | 6  |
| 3.2 ELECTRICAL ABSOLUTE RATINGS                                           | 6  |
| 3.2.1 TFT LCD MODULE                                                      | 6  |
| 4. ELECTRICAL SPECIFICATIONS                                              | 7  |
| 4.1 FUNCTION BLOCK DIAGRAM                                                | 7  |
| 4.2. INTERFACE CONNECTIONS                                                | 7  |
| 4.3 ELECTRICAL CHARACTERISTICS                                            | 9  |
| 4.3.1 LCD ELETRONICS SPECIFICATION                                        | 9  |
| 4.3.2 LED CONVERTER SPECIFICATION                                         | 10 |
| N/A                                                                       | 10 |
| 4.3.3 BACKLIGHT UNIT                                                      | 10 |
| 4.4 MIPI DSI INPUT SIGNAL TIMING SPECIFICATIONS                           | 11 |
| 4.4.1 DC Electrical Characteristic                                        | 11 |
| 4.4.2 AC Electrical Characteristics                                       | 13 |
| 4.5 MIPI interface (Mobile Industry Processing Interface)                 | 19 |
| 4.5.1 MIPI Lane Configuration                                             | 19 |
| 4.6 POWER ON/OFF SEQUENCE                                                 | 19 |
| 5. OPTICAL CHARACTERISTICS                                                | 22 |
| 5.1 TEST CONDITIONS                                                       | 22 |
| 5.2 OPTICAL SPECIFICATIONS                                                | 22 |
| 6. RELIABILITY TEST ITEM                                                  | 26 |
| 7. PACKING                                                                | 27 |
| 7.1 MODULE LABEL                                                          | 27 |
| 7.2 CARTON                                                                | 28 |
| 7.3 PALLET                                                                | 29 |
| 8. PRECAUTIONS                                                            | 31 |
| 8.1 HANDLING PRECAUTIONS                                                  | 31 |
| 8.2 STORAGE PRECAUTIONS                                                   | 31 |
| 8.3 OPERATION PRECAUTIONS                                                 | 31 |
| Appendix. OUTLINE DRAWING (Label position will be updated as requirement) | 32 |
|                                                                           |    |



| Appendix II. OUTLINE DRAWING                                            | 34 |
|-------------------------------------------------------------------------|----|
| Appendix III. NT35521 Current Consumption in Standby Mode and DSTB Mode | 37 |

Version 3.0 23 October 2014 3 / 37



#### **REVISION HISTORY**

| Version | Date          | Page | Description                    |
|---------|---------------|------|--------------------------------|
| V0      | Oct, 23, 2014 | All  | Spec Ver.0.0 was first issued. |
| V1      | FEB.03.2015   | 32   | Update outline drawing         |
| V2      | FEB.06.2015   | 32   | Update outline drawing         |
|         |               |      |                                |
|         |               |      |                                |



#### 1. GENERAL DESCRIPTION

#### 1.1 OVERVIEW

N080ICE-GB0 is a 8" (8" diagonal) TFT Liquid Crystal Display module with LED Backlight unit and **31 pins MIPI** interface. This module supports 800 x 1280 WXGA mode.

#### 1.2 GENERAL SPECIFICATIONS

| Item              | Specification                                      | Unit      | Note |
|-------------------|----------------------------------------------------|-----------|------|
| Screen Size       | 8" diagonal                                        |           |      |
| Driver Element    | a-si TFT active matrix                             | -         | -    |
| Pixel Number      | 800 x R.G.B. x 1280                                | pixel     | -    |
| Pixel Pitch       | 0.13455 (H) x 0.13455 (V)                          | mm        | -    |
| Pixel Arrangement | RGB vertical stripe                                | -         | -    |
| Display Colors    | 16,777,216 (8bit color depth)                      | color     | -    |
| Transmissive Mode | Normally black                                     | -         | -    |
| Surface Treatment | Hard coating                                       | -         | -    |
| Luminance, White  | 350                                                | Cd/m2     |      |
| Power Consumption | Total 1.63 W (Max.) ( panel 0.3 W (Max.), BL 1.33W | ' (Max.)) | (1)  |

Note (1) The specified power consumption (with converter efficiency) is under the conditions at VCI = 3.3 V, VDDI = 1.8 V, fv = 60 Hz, Brightness = 350 nits,  $I_{F\_LED} = 21 \text{mA}$  and  $Ta = 25 \pm 2 \,^{\circ}\text{C}$ , whereas white pattern is displayed.

#### 2. MECHANICAL SPECIFICATIONS

| Item         |                | Min.   | Тур.   | Max.                             | Unit | Note |  |
|--------------|----------------|--------|--------|----------------------------------|------|------|--|
|              | Horizontal (H) | 114.38 | 114.58 | 114.78                           | mm   |      |  |
| Module Size  | Vertical (V)   | 183.89 | 184.09 | 184.29                           | mm   | (1)  |  |
| Module Size  | Thickness (T)  |        |        | 2.7 mm w/o PCBA<br>4.5 with PCBA | mm   | (1)  |  |
| CF Polarizer | Horizontal     | 110.24 | 110.44 | 110.64                           | mm   |      |  |
|              | Vertical       | 175.42 | 175.62 | 175.82                           | mm   |      |  |
| Active Area  | Horizontal     | 107.54 | 107.64 | 107.74                           | mm   |      |  |
| Active Area  | Vertical       | 172.12 | 172.22 | 172.32                           | mm   |      |  |
| Weight       |                | -      | -      | 94                               | g    |      |  |

Note (1) Please refer to the attached drawings for more information of front and back outline dimensions.

#### 2.1 CONNECTOR TYPE



Please refer Appendix Outline Drawing for detail design.

Connector Part No.: I- PEX: 20613-031E-01



#### 3. ABSOLUTE MAXIMUM RATINGS

#### 3.1 ABSOLUTE RATINGS OF ENVIRONMENT

| Itom                          | Symbol          | Va   | lue  | Unit | Note     |
|-------------------------------|-----------------|------|------|------|----------|
| Item                          | Symbol          | Min. | Max. |      |          |
| Storage Temperature           | T <sub>ST</sub> | -20  | +70  | °C   | (1)      |
| Operating Ambient Temperature | T <sub>OP</sub> | -10  | +60  | °C   | (1), (2) |

- Note (1) (a) 90 %RH Max. (Ta <= 40 °C).
  - (b) Wet-bulb temperature should be 39 °C Max. (Ta > 40 °C).
  - (c) No condensation.
- Note (2) The temperature of panel surface should be -10 °C min. and 70 °C max.



#### 3.2 ELECTRICAL ABSOLUTE RATINGS

#### 3.2.1 TFT LCD MODULE

| Item                 | Symbol | Value |      | Unit  | Note  |
|----------------------|--------|-------|------|-------|-------|
| Rem                  | J      | Min.  | Max. | Orint | 14010 |
| Power Supply Voltage | VCI    | -0.3  | +5.0 | V     | (1)   |
| rower Supply voltage | VDDI   | -0.3  | +2.0 | V     | (1)   |

Note (1) Stresses beyond those listed in above "ELECTRICAL ABSOLUTE RATINGS" may cause permanent damage to the device. Normal operation should be restricted to the conditions described in "ELECTRICAL CHARACTERISTICS".

Version 3.0 23 October 2014 6 / 37



#### 4. ELECTRICAL SPECIFICATIONS

#### **4.1 FUNCTION BLOCK DIAGRAM**



#### 4.2. INTERFACE CONNECTIONS

#### PIN ASSIGNMENT

| Pin | Symbol  | I/O | Description                              | Remark |
|-----|---------|-----|------------------------------------------|--------|
| 1   | ID      | -   | No Connection                            |        |
| 2   | GND     | Р   | Ground                                   |        |
| 3   | NC      | -   | No Connection                            |        |
| 4   | D2_P    | I   | MIPI differential data2 input (Positive) |        |
| 5   | LED3    | Р   | Cathode 3 for light bar                  |        |
| 6   | D2_N    | I   | MIPI differential data2 input (Negative) |        |
| 7   | LED2    | Р   | Cathode 2 for light bar                  |        |
| 8   | GND     | Р   | Ground                                   |        |
| 9   | LED1    | Р   | Cathode 1 for light bar                  |        |
| 10  | D1_P    | I   | MIPI differential data1 input (Positive) |        |
| 11  | GND     | Р   | Ground                                   |        |
| 12  | D1_N    | I   | MIPI differential data1 input (Negative) |        |
| 13  | VLED    | Р   | Anode for light bar                      |        |
| 14  | GND     | Р   | Ground                                   |        |
| 15  | VLED    | Р   | Anode for light bar                      |        |
| 16  | CLK_P   | I   | MIPI differential clock input (Positive) |        |
| 17  | NC(MTP) | Р   | No connection, please keep it floating   |        |
| 18  | CLK_N   | I   | MIPI differential clock input (Negative) |        |
| 19  | VCI     | Р   | 3.3V input                               |        |
| 20  | GND     | Р   | Ground                                   |        |
| 21  | VCI     | Р   | 3.3V input                               |        |
| 22  | D0_P    | I   | MIPI differential data0 input (Positive) |        |



| 23 | Hsync  | 0 | Per scan line signal for noise sensing of TP. If not used, please keep it floating. |  |
|----|--------|---|-------------------------------------------------------------------------------------|--|
| 24 | D0_N   | I | MIPI differential data0 input (Negative)                                            |  |
| 25 | VDDI   | Р | 1.8V input                                                                          |  |
| 26 | GND    | Р | Ground                                                                              |  |
| 27 | VDDI   | Р | 1.8V input                                                                          |  |
| 28 | D3_P   | I | MIPI differential data3 input (Positive)                                            |  |
| 29 | RESX   | I | Device reset signal                                                                 |  |
| 30 | D3_N   | I | MIPI differential data3 input (Negative)                                            |  |
| 31 | LEDPWM | 0 | PWM control signal for LED driver (CABC)                                            |  |

Note (1) The first pixel is odd as shown in the following figure.

Note (2) Normal operation/BIST pattern selection. (Control by MIPI LP Command)



Version 3.0 23 October 2014 **8 / 37** 



#### 4.3 ELECTRICAL CHARACTERISTICS

#### 4.3.1 LCD ELETRONICS SPECIFICATION

| Item                    |        | Symbol            |          | Values         |          | Unit  | Remark   |  |
|-------------------------|--------|-------------------|----------|----------------|----------|-------|----------|--|
|                         |        | Syllibol          | Min.     | lin. Typ. Max. |          | Offic | Nemark   |  |
| Dower cupply ye         | ltogo  | VCI               | 3.0      | 3.3            | 3.6      | V     |          |  |
| Power supply vo         | ilage  | VDDI              | 1.7      | 1.8            | 1.9      | V     |          |  |
| VDDI High level voltage | input  | V <sub>IH2</sub>  | 0.7 VDDI | -              | VDDI     | V     | For I/O  |  |
| VDDI Low level voltage  | input  | V <sub>IL2</sub>  | 0        | -              | 0.3 VDDI | V     | circuit  |  |
| Power Supply            | White  | I <sub>VCI</sub>  | -        | 50             | 60       | mA    | Note (2) |  |
| Current                 | vvnite | I <sub>VDDI</sub> | -        | 45             | 55       | mA    | Note (2) |  |
| Power consumption       |        | PLCD              | -        | -              | 300      | mW    | Note (3) |  |

Note (1) The ambient temperature is  $Ta = 25 \pm 2$  °C.

Note (2) The specified power supply current is under the conditions at VCI = 3.3 V, VDDI = 1.8 V, Ta = 25  $\pm$  2 °C, DC Current and f<sub>v</sub> = 60 Hz, whereas a power dissipation check pattern below is displayed.

# b. White Pattern

Active Area

Note (3) The power consumption is specified at the white pattern with the maximum current



#### 4.3.2 LED CONVERTER SPECIFICATION

#### N/A

#### 4.3.3 BACKLIGHT UNIT

 $Ta = 25 \pm 2 \, ^{\circ}C$ 

| Davamatar                          | Cumahal | Value |      |      | l lm:4 | Note               |  |
|------------------------------------|---------|-------|------|------|--------|--------------------|--|
| Parameter                          | Symbol  | Min.  | Тур. | Max. | Unit   | Note               |  |
| LED Light Bar Power Supply Voltage | VL      | 18.9  | 20.3 | 21   | V      | (4)(2)(Duty(1009() |  |
| LED Light Bar Power Supply Current | lL      | -     | 63   | -    | mA     | (1)(2)(Duty100%)   |  |
| Power Consumption                  | PL      | -     | 1.28 | 1.33 | W      | (3)                |  |
| LED Life Time                      | $L_BL$  | 15000 | -    | -    | Hrs    | (4)                |  |

Note (1) LED current is measured by utilizing a high frequency current meter as shown below :



Note (2) For better LED light bar driving quality, it is recommended to utilize the adaptive boost converter with current balancing function to drive LED light-bar.

Note (3)  $P_L = I_L \times V_L$  (Without LED converter transfer efficiency)

Note (4) The lifetime of LED is defined as the time when it continues to operate under the conditions at Ta =  $25 \pm 2$  °C and I<sub>L</sub> = 21 mA(Per EA) until the brightness becomes  $\leq 50\%$  of its original value.



#### 4.4 MIPI DSI INPUT SIGNAL TIMING SPECIFICATIONS



**MIPI DC Diagram** 

#### 4.4.1 DC Electrical Characteristic

#### 4.4.1.1DC Characteristics for DSI LP Mode

| Parameter                       | Cumbal     | Conditions                     | 5   | Specificatio | n    | UNIT |
|---------------------------------|------------|--------------------------------|-----|--------------|------|------|
| Parameter                       | Symbol     | Conditions                     | MIN | TYP          | MAX  | UNIT |
| Logic high level input voltage  | VIHLPCD    | LP-CD                          | 450 | -            | 1350 | mV   |
| Logic low level input voltage   | VILLPCD    | LP-CD                          | 0   | -            | 200  | mV   |
| Logic high level input voltage  | VIHLPRX    | LP-RX (CLK, D0, D1)            | 880 | -            | 1350 | mV   |
| Logic low level input voltage   | VILLPRX    | LP-RX (CLK, D0, D1)            | 0   | -            | 550  | mV   |
| Logic low level input voltage   | VILLPRXULP | LP-RX (CLK ULP mode)           | 0   | -            | 300  | mV   |
| Logic high level output voltage | VOHLPTX    | LP-TX (D0)                     | 1.1 | -            | 1.3  | V    |
| Logic low level output voltage  | VOLLPTX    | LP-TX (D0)                     | -50 | -            | 50   | mV   |
| Logic high level input current  | Іін        | LP-CD, LP-RX                   | -   | -            | 10   | μΑ   |
| Logic low level input current   | lıL        | LP-CD, LP-RX                   | -10 | -            | -    | μΑ   |
| Input pulse rejection           | SGD        | DSI-CLK+/-, DSI-Dn+/- (Note 3) | -   | -            | 300  | Vps  |

Note 1) VDDI=1.7~1.9V, VCI=3.0 to 3.6V, GND=0V, Ta=-30 to 70 °C (to +85 °C no damage).

Note 3) Peak interference amplitude max. 200mV and interference frequency min. 450MHz.

Note 2) DSI high speed is off.





#### 4.4.1.2DC Characteristics for DSI HS Mode

| Parameter                                             | Symbol                | Conditions                       | S   | pecificatio | n   | UNIT |
|-------------------------------------------------------|-----------------------|----------------------------------|-----|-------------|-----|------|
| Parameter                                             | Symbol                | Conditions                       | MIN | TYP         | MAX | UNIT |
| Input voltage common mode range                       | VCMCLK<br>VCMDATA     | DSI-CLK+/-, DSI-Dn+/- (Note2, 3) | 70  | -           | 330 | mV   |
| Input voltage common mode variation (≤ 450MHz)        | VCMRCLKL<br>VCMRDATAL | DSI-CLK+/-, DSI-Dn+/- (Note 4)   | -50 | -           | 50  | mV   |
| Input voltage common mode variation (≥ 450MHz)        | VCMRCLKM<br>VCMRDATAM | DSI-CLK+/-, DSI-Dn+/-            | -   | -           | 100 | mV   |
| Low-level differential input voltage threshold        | VTHLCLK<br>VTHLDATA   | DSI-CLK+/-, DSI-Dn+/-            | -70 | ı           | 1   | mV   |
| High-level differential input voltage threshold       | VTHHCLK<br>VTHHDATA   | DSI-CLK+/-, DSI-Dn+/-            | -   | -           | 70  | mV   |
| Single-ended input low voltage                        | VILHS                 | DSI-CLK+/-, DSI-Dn+/- (Note 3)   | -40 | ı           | ı   | mV   |
| Single-ended input high voltage                       | VIHHS                 | DSI-CLK+/-, DSI-Dn+/- (Note 3)   | -   | -           | 460 | mV   |
| Differential input termination resistor               | RTERM                 | DSI-CLK+/-, DSI-Dn+/-            | 80  | 100         | 125 | Ω    |
| Single-ended threshold voltage for termination enable | Vterm-en              | DSI-CLK+/-, DSI-Dn+/-            | -   | -           | 450 | mV   |
| Termination capacitor                                 | Стегм                 | DSI-CLK+/-, DSI-Dn+/-            | -   | -           | 14  | pF   |

Note 1) VDDI=1.7~1.9V, VCI=3.0 to 3.6V, GND=0V, Ta=-30 to 70 °C (to +85 °C no damage).

Note 2) Includes 50mV (-50mV to 50mV) ground difference.

Note 3) Without VCMRCLKM / VCMRDATAM.

Note 4) Without 50mV (-50mV to 50mV) ground difference.

Note 5) Dn=D0, D1, D2 and D3.









Differential voltage range, termination resistor and Common mode voltage

#### 4.4.2 AC Electrical Characteristics

4.4.2.1 MIPI DSI Timing Characteristics

4.4.2.1.1 High Speed Mode

(VDDI=1.7~1.9V, VCI=3.0 to 3.6V, GND=0V,  $Ta = -30 \text{ to } 70^{\circ}\text{C}$ )

| Signal     | Symbol             | Parameter                        | MIN     | TYP | MAX    | Unit | Description     |
|------------|--------------------|----------------------------------|---------|-----|--------|------|-----------------|
|            |                    | Double UI instantaneous          | 4       | -   | 8      | ns   | 4 Lane (Note 2) |
| DSI-CLK+/- | 2xUIINST           |                                  | 3       | •   | 8      | ns   | 3 Lane (Note 2) |
|            |                    |                                  | 2.352   | 1   | 8      | ns   | 2 Lane (Note 3) |
|            | Ulinsta<br>Ulinstb | UI instantaneous halfs           | 2       | 1   | 4      | ns   | 4 Lane (Note 2) |
| DSI-CLK+/- |                    | (UI = Ulinsta = Ulinstb)         | 1.5     | 1   | 4      | ns   | 3 Lane (Note 2) |
|            |                    | (OI - OIIIVOIA - OIIIVOIB)       | 1.176   | -   | 4      | ns   | 2 Lane (Note 3) |
| DSI-Dn+/-  | tos                | Data to clock setup time         | 0.15xUI | -   | -      | ps   |                 |
| DSI-Dn+/-  | tон                | Data to clock hold time          | 0.15xUI | -   | -      | ps   |                 |
| DSI-CLK+/- | tortclk            | Differential rise time for clock | 150     | 1   | 0.3xUI | ps   |                 |
| DSI-Dn+/-  | <b>t</b> drtdata   | Differential rise time for data  | 150     | -   | 0.3xUI | ps   |                 |
| DSI-CLK+/- | <b>t</b> DFTCLK    | Differential fall time for clock | 150     | -   | 0.3xUI | ps   |                 |
| DSI-Dn+/-  | <b>t</b> dftdata   | Differential fall time for data  | 150     | -   | 0.3xUI | ps   |                 |

Note 1) Dn = D0, D1, D2 and D3.

Note 2) Maximum total bit rate is 2Gbps for 24-bit data format, 1.5Gbps for 18-bit data format and 1.33Gbps for 16-bit data format in 3 lanes or 4 lanes application which support to 800RGBx 1280 resolution.

Note 3) Maximum total bit rate is 1.7Gbps for 24-bit data format, 1.275Gbps for 18-bit data format and 1.13Gbps for 16-bit data format in 2 lanes application which support to 720RGBx1280 resolution.



DSI clock channel timing





Rising and fall time on clock and data channel

#### 4.4.2.1.2 Low Power Mode

(*VDDI=1.7~1.9V*, *VCI=3.0* to 3.6*V*, *GND=0V* ,Ta = -30 to 70℃)

| Signal    | Symbol     | Parameter                 | MIN              | TYP | MAX     | Unit | Description |  |
|-----------|------------|---------------------------|------------------|-----|---------|------|-------------|--|
|           |            | Length of LP-00, LP-01,   |                  |     |         |      |             |  |
| DSI-D0+/- | TLPXM      | LP-10 or LP-11 periods    | 50               | -   | 75      | ns   | Input       |  |
|           |            | MPU → Display Module      |                  |     |         |      |             |  |
|           |            | Length of LP-00, LP-01,   |                  |     |         |      |             |  |
| DSI-D0+/- | TLPXD      | LP-10 or LP-11 periods    | 50               | -   | 75      | ns   | Output      |  |
|           |            | Display Module → MPU      |                  |     |         |      |             |  |
| DSI-D0+/- | Tta-sured  | Time-out before the MPU   | TLPXD            | -   | 2xTlpxd | ns   | Output      |  |
| D31-D0+/- | I TA-SURED | start driving             | TLPXD            |     |         |      | Output      |  |
| DSI-D0+/- | Tea oren   | Time to drive LP-00 by    | 5xTlpxd          | _   |         | no   | Input       |  |
| D3I-D0+/- | TTA-GETD   | TTA-GETD display module   | <b>3X I</b> LPXD | -   | -       | ns   |             |  |
| DSI-D0+/- | T-1 000    | Time to drive LP-00 after | 4xTLPXD          |     |         | no   | Cutaut      |  |
| D3I-D0+/- | Tta-god    | turnaround request - MPU  | 4X I LPXD        | -   | -       | ns   | Output      |  |



Bus Turnaround (BAT) from MPU to display module Timing

Version 3.0 23 October 2014 14 / 37





Bus Turnaround (BAT) from display module to MPU Timing

#### 4.4.2.1.3 DSI Bursts

 $(VDDI=1.7\sim1.9V, VCI=3.0 \text{ to } 3.6V, GND=0V, Ta = -30 \text{ to } 70\%)$ 

| Signal     | Symbol           | Parameter                                                                                                       | MIN        | TYP      | MAX     | Unit | Description |
|------------|------------------|-----------------------------------------------------------------------------------------------------------------|------------|----------|---------|------|-------------|
|            |                  | Low Power Mode to High                                                                                          | Speed Mode | Timing   |         |      |             |
| DSI-Dn+/-  | T <sub>LPX</sub> | Length of any low power state period                                                                            | 50         | -        | -       | ns   | Input       |
| DSI-Dn+/-  | Ths-prepare      | Time to drive LP-00 to prepare for HS transmission                                                              | 40+4xUI    | -        | 85+6xUI | ns   | Input       |
| DSI-Dn+/-  | Ths-term-en      | Time to enable data receiver line termination measured from when Dn crosses VILMAX                              | -          | -        | 35+4xUI | ns   | Input       |
|            |                  | High Speed Mode to Low                                                                                          | Power Mode | Timing   |         |      |             |
| DSI-Dn+/-  | Тнѕ-ѕкір         | Time-out at display module to ignore transition period of EoT                                                   | 40         | -        | 55+4xUI | ns   | Input       |
| DSI-Dn+/-  | Ths-exit         | Time to drive LP-11 after HS burst                                                                              | 100        | -        | -       | ns   | Input       |
| DSI-Dn+/-  | Ths-trail        | Time to drive flipped differential state after last payload data bit of a HS transmission burst                 | 60+4xUI    | -        | -       | ns   | Input       |
|            |                  | High Speed Mode to/from Lo                                                                                      | w Power Mo | de Timii | ng      |      |             |
| DSI-CLK+/- | Tclk-pos         | Time that the MPU shall continue sending HS clock after the last associated data lane has transition to LP mode | 60+52xUI   | ,        | ı       | ns   | Input       |
| DSI-CLK+/- | Tclk-trail       | Time to drive HS differential state after last payload clock bit of a HS transmission burst                     | 60         | -        | -       | ns   | Input       |
| DSI-CLK+/- | Tнs-ехіт         | Time to drive LP-11 after HS burst                                                                              | 100        | -        | -       | ns   | Input       |
| DSI-CLK+/- | TCLK-PREPARE     | Time to drive LP-00 to prepare for HS transmission                                                              | 38         | -        | 95      | ns   | Input       |
| DSI-CLK+/- | Tclk-term-en     | Time-out at clock lane display module to enable HS                                                              | -          | -        | 38      | ns   | Input       |

Version 3.0 23 October 2014 15 / 37



|             |                                                        | transmission                    |      |    |      |       |       |
|-------------|--------------------------------------------------------|---------------------------------|------|----|------|-------|-------|
| חפו כו איי/ | CLK+/- TCLK-PREPARE Minimum lead HS-0 drive period 300 |                                 |      |    | no   | lanut |       |
| DSI-CLK+/-  | + Tclk-zero                                            | before starting clock           | 300  | -  | 1    | ns    | Input |
|             |                                                        | Time that the HS clock shall be |      |    |      |       |       |
| DSI-CLK+/-  | Tclk-pre                                               | driven prior to any associated  | 8xUI | ns | _    | ne    | Input |
| DSI-CERT/-  |                                                        | data lane beginning the         | 0.01 |    | Прис |       |       |
|             |                                                        | transition from LP to HS mode   |      |    |      |       |       |

Note 1) Dn = D0, D1, D2 and D3.

Note 2) Two HS transmission can be sent with a break as short as Ths-exit from each other in continuous clock mode. In discontinuous mode, the break is longer which account Tclk-pos, Tclk-trail and Ths-exit, before activity in clock and data lanes again.



Data lanes-Low Power Mode to/from High Speed Mode Timing



Clock lanes- High Speed Mode to/from Low Power Mode Timing

Version 3.0 23 October 2014 16 / 37

#### 4.4.2.2 Reset Input Timing



Reset input timing

(VDDI=1.7~1.9V, VCI=3.0 to 3.6V, GND=0V,Ta = -30 to 70℃)

| Signal | Symbol        | Parameter                      | MIN | TYP    | MAX | Unit | Description                                               |
|--------|---------------|--------------------------------|-----|--------|-----|------|-----------------------------------------------------------|
|        | tresw         | Reset "L" pulse width (Note 1) | 10  | -      | 1   | μs   |                                                           |
| RESX   |               |                                | -   | - 5 ms |     | ms   | When reset applied during Sleep In Mode                   |
| RESA   | <b>t</b> REST | Reset complete time (Note 2)   | -   | -      | 120 | ms   | When reset applied<br>during Sleep Out Mode<br>and Note 5 |

Note 1) Spike due to an electrostatic discharge on RESX line does not cause irregular system reset according to the table below.

| RESX Pulse           | Action         |
|----------------------|----------------|
| Shorter than 5µs     | Reset Rejected |
| Longer than 10µs     | Reset          |
| Between 5µs and 10µs | Reset Start    |

Note 2) During the resetting period, the display will be blanked (The display is entering blanking sequence, which maximum time is 120 ms, when Reset Starts in Sleep Out –mode. The display remains the blank state in Sleep In–mode) and then return to Default condition for H/W reset.

Note 3) During Reset Complete Time, values in OTP memory will be latched to internal register during this period. This loading is done every time when there is H/W reset complete time (t<sub>REST</sub>) within 5ms after a rising edge of RESX.

Note 4) Spike Rejection also applies during a valid reset pulse as shown below:



Note 5) It is necessary to wait 5msec after releasing RESX before sending commands. Also Sleep Out command cannot be sent for 120msec

Version 3.0 23 October 2014 17 / 37



#### 4.4.2.3 Deep Standby Mode Timing



(*VDDI*=1.7~1.9*V*, *VCI*=3.0 to 3.6*V*, *GND*=0*V*, $Ta = -30 \text{ to } 70^{\circ}C$ )

| Signa<br>I | Symbol             | Parameter                                | MIN | TYP | MAX | Unit | Description |
|------------|--------------------|------------------------------------------|-----|-----|-----|------|-------------|
|            | <b>t</b> discharge | Sleep in into DSTB delay time            | 1   | -   | 100 | ms   |             |
| RESX       | trstlow            | Reset low pulse                          | 3   | -   | -   | ms   |             |
|            | tinitial           | Reset high to initial setting delay time | -   | -   | 120 | ms   |             |

Note 1) t\_discharge suggested delay time over 100ms.

Note 2) t\_initial suggested delay time over 120ms..



#### 4.5 MIPI interface (Mobile Industry Processing Interface)

The Display Serial Interface standard defines protocols between a host processor and peripheral devices that adhere to MIPI Alliance standards for mobile device interfaces. The DSI standard builds on existing standards by adopting pixel formats and command set defined in MIPI Alliance standards.

DSI-compliant peripherals support either of two basic modes of operation: Command Mode and Video Mode.

Note: The product only supports Video Mode operation.

Video Mode refers to operation in which transfers from the host processor to the peripheral take the form of a real-time pixel stream. In normal operation, the display module relies on the host processor to provide image data at sufficient bandwidth to avoid flicker or other visible artifacts in the displayed image. Video information should only be transmitted using High Speed Mode. To reduce complexity and cost, systems that only operate in Video Mode may use a unidirectional data path.

#### 4.5.1 MIPI Lane Configuration

|                | MCU (Master) Display Module (Slave) |  |  |  |  |
|----------------|-------------------------------------|--|--|--|--|
|                | Unidirectional Lane                 |  |  |  |  |
| Clock Lane+/-  | ■ Clock Only                        |  |  |  |  |
|                | ■ Escape Mode(ULPS Only)            |  |  |  |  |
|                | Bi-directional Lane                 |  |  |  |  |
| Data Lane0+/-  | ■ Forward High-Speed                |  |  |  |  |
|                | ■ Bi-directional Escape Mode        |  |  |  |  |
|                | ■ Bi-directional LPDT               |  |  |  |  |
| Data Lane1+/-  | Unidirectional                      |  |  |  |  |
| Data Lane 1+/- | ■ Forward High speed                |  |  |  |  |
| Data Lane2+/-  | Unidirectional                      |  |  |  |  |
| Data Lanez+/-  | ■ Forward High speed                |  |  |  |  |
| Data Lane3+/-  | Unidirectional                      |  |  |  |  |
| Data Lattes+/- | ■ Forward High speed                |  |  |  |  |

The connection between host device and display module is as reference.

Note: Usually, we suggest host can use non-continuous clock mode & non-burst mode with sync events to transmit the video stream to enhance ESD ability.

#### 4.6 POWER ON/OFF SEQUENCE

The power sequence specifications are shown as the following table and diagram.

#### a. Power on:



#### VDDI=1.7~1.9V, VCI(VDDA)=3.0 to 3.6V,



Note 1: Unless otherwise specified, timings herein show cross point at 50% of signal/power level.

Note 2: Reset signal H to L to H (#1) is better than only L to H (#2).

| Symbol | Value |          |      |      |                                   |
|--------|-------|----------|------|------|-----------------------------------|
|        | Min.  | Тур.     | Max. | Unit | Remark                            |
| ton1   | 0     |          |      | ms   |                                   |
| t2     |       | No limit |      | μs   |                                   |
| t4     | 40    |          |      | ms   |                                   |
| t5     | 20    |          |      | ms   |                                   |
| t6     | 0     |          | t4   | ms   |                                   |
| t7     | 10    |          |      | μs   |                                   |
| t8     | 8     |          |      | VS   | Keep data more than 8 frames (VS) |

Version 3.0 23 October 2014 20 / 37

#### b. Power off:

VDDI=1.7~1.9V, VCI=3.0 to 3.6V,



| Symbol | Value |      |      | l lmi4 | Damania |
|--------|-------|------|------|--------|---------|
|        | Min.  | Тур. | Max. | Unit   | Remark  |
| t9     | 150   | -    | -    | ms     |         |
| tof1   | 0     | -    | -    | ms     |         |
| t12    | 0     | -    | -    | ms     |         |
| t13    | 0     | =    | =    | ms     |         |
| t14    | 0     | -    | -    | ms     |         |
| t15    | 100   | -    | -    | ms     |         |

Version 3.0 23 October 2014 21 / 37



#### 5. OPTICAL CHARACTERISTICS

#### **5.1 TEST CONDITIONS**

| Item                        | Symbol                                                        | Value | Unit |  |  |
|-----------------------------|---------------------------------------------------------------|-------|------|--|--|
| Ambient Temperature         | Ta                                                            | 25±2  | °C   |  |  |
| Ambient Humidity            | Ha                                                            | 50±10 | %RH  |  |  |
| Supply Voltage              | VDDI                                                          | 1.8   | V    |  |  |
| Supply Voltage              | VCI                                                           | 3.3   | V    |  |  |
| Input Signal                | According to typical value in "3. ELECTRICAL CHARACTERISTICS" |       |      |  |  |
| LED Light Bar Input Current | Ι <sub>L</sub>                                                | 21    | mA   |  |  |

The measurement methods of optical characteristics are shown in Section 5.2. The following items should be measured under the test conditions described in Section 5.1 and stable environment shown in Note (5).

#### **5.2 OPTICAL SPECIFICATIONS**

| Item                  |            | Symbol          | Condition                              | Min.  | Тур.  | Max.  | Unit              | Note            |
|-----------------------|------------|-----------------|----------------------------------------|-------|-------|-------|-------------------|-----------------|
| Contrast Ratio        |            | CR              |                                        | 600   | 800   | -     | -                 | (2),<br>(5),(7) |
| Response Time         |            | $T_{R+}T_{F}$   | θ <sub>x</sub> =0°, θ <sub>Y</sub> =0° | -     | 25    | 30    | ms<br>ms          | (3),(7)         |
| CP Luminance of White |            | L <sub>CP</sub> |                                        | 300   | 350   | -     | Cd/m <sup>2</sup> | (4),<br>(6),(7) |
|                       | White      | Wx              | CS-2000                                |       | 0.313 |       |                   |                 |
|                       |            | Wy              | R=G=B=255                              |       | 0.329 |       |                   |                 |
|                       | Red        | Rx              | Gray scale                             | T     | 0.618 | T     |                   | (4),            |
|                       |            | Ry              |                                        | Typ – | 0.340 | Typ + | -                 |                 |
|                       | Green      | Gx              |                                        | 0.03  | 0.344 | 0.03  | -                 | (6) ,(7)        |
|                       |            | Gy              |                                        |       | 0.300 |       |                   |                 |
|                       | Blue       | Bx<br>By        |                                        |       | 0.160 |       |                   |                 |
|                       |            | Бу              |                                        |       | 0.074 |       |                   | (2)             |
| NTSC                  |            |                 |                                        | 55    | 60    | %     |                   | (2),<br>(5),(7) |
| White Variation       |            | 5 point         | $\theta_x=0^\circ, \ \theta_Y=0^\circ$ | 80    |       |       | - %               | (5),<br>(6),(7) |
|                       |            | 13 point        |                                        | 67    |       |       |                   |                 |
| Flicker               |            |                 |                                        |       |       | -30   | dB                | (8)             |
| Crosstalk             |            |                 |                                        |       |       | 2     | %                 | (9)             |
| Viewing Angle         | Horizontal | $\theta x+$     | CR > 10                                | 85    | 89    | -     | Deg.              |                 |
|                       |            | θx-             |                                        | 85    | 89    |       |                   | (1),(5),        |
|                       | Vertical   | θx+             |                                        | 85    | 89    | -     |                   | (7)             |
|                       |            | θx-             |                                        | 85    | 89    |       |                   |                 |

Version 3.0 23 October 2014 22 / 37



Note (1) Definition of Viewing Angle  $(\theta x, \theta y)$ 



Note (2) Definition of Contrast Ratio (CR):

The contrast ratio can be calculated by the following expression.

Contrast Ratio (CR) = L255 / L0

L255: Luminance of gray level 255

L 0: Luminance of gray level 0

CR = CR(1)

CR (X) is corresponding to the Contrast Ratio of the point X at Figure in Note (6).

Note (3) Definition of Response Time (T<sub>R</sub>, T<sub>F</sub>):



Note (4) Definition of Center Point Luminance of White (L<sub>CP</sub>):

Measure the luminance of gray level 63 at center point

$$L_{CP} = L(5)$$

L(x) is corresponding to the luminance of the point X at Figure in Note (6)



#### Note (5) Measurement Setup:

群創光電

The LCD module should be stabilized at given temperature for 20 minutes to avoid abrupt temperature change during measuring. In order to stabilize the luminance, the measurement should be executed after lighting Backlight for 20 minutes in a windless room.



#### Note (6) Definition of White Variation (δW):

Measure the luminance of gray level 63 at 13 points

$$\delta W_{13p} = \{Minimum [L (1) \sim L (13)] / Maximum [L (1) \sim L (13)]\}*100\%$$

#### Active area



Note (7) The listed optical specifications refer to the initial value of manufacture, but the condition of the specifications after long-term operation will not be warranted.

#### Note(8) Flicker

No visual flicker will be allowed. The flicker level should be measured on GS127, The output signal is measured by Minolta CA210 immediately while Vcom is optimized. The flicker is

Version 3.0 23 October 2014 24 / 37



essentially a ratio of the Amplitude in the frequency spectrum at 30 Hz (A30) and 0 Hz (A0), i.e.,

$$F = 20 \text{ Log } (A30 / A0).$$

#### Note(9) Crosstalk

No visual cross-talk will be allowed. Two luminance values are measured at the same position (i.e. A and A'). The cross-talk, is defined as,

 $C(A, B, C, D)=|(L(A', B', C', D') - L(A, B, C, D))/L(A, B, C, D)| \cdot 100\%,$ 

Where, L(A, B, C, D) = Luminance in Position A, B, C, D

L(A', B', C', D') = Luminance in Position A', B', C', D'

Crosstalk=max (C(A), C(B), C(C), C(D))



Background: GS 127

Center Pattern: GS 255, 50%(W) x 50%(H).



#### 6. RELIABILITY TEST ITEM

| Test Item                                        | Test Condition                                                              | Note    |
|--------------------------------------------------|-----------------------------------------------------------------------------|---------|
| High Temperature Storage Test                    | 70°C, 240 hours                                                             |         |
| Low Temperature Storage Test                     | -20°C, 240 hours                                                            |         |
| Thermal Shock Storage Test                       | -20°C, 0.5hour ←→70°C, 0.5hour; 100cycles, 1hour/cycle                      |         |
| High Temperature Operation Test                  | 60°C, 240 hours                                                             | (1) (2) |
| Low Temperature Operation Test                   | -10°C, 240 hours                                                            | ( ) ( ) |
| High Temperature & High Humidity<br>Storage Test | 60°C, RH 90%, 240hours                                                      |         |
| ESD Test (Operation)                             | Condition 1 : Contact Discharge, ±8KV<br>Condition 2 : Air Discharge, ±12KV | (1)     |
| Shock (Non-Operating)                            | 220G, 2ms, half sine wave,1 time for each direction of ±X,±Y,±Z             | (1)(3)  |
| Vibration (Non-Operating)                        | 1.5G / 10-500 Hz, Sine wave, 30 min/cycle, 1cycle for each X, Y, Z          | (1)(3)  |

Note (1) criteria: Normal display image with no mura and extra line defect.

(should be checked with 6% ND filter and within 45° viewing angle from vertical)

- Note (2) Evaluation should be tested after storage at room temperature for more than two hour
- Note (3) At testing Vibration and Shock, the fixture in holding the module has to be hard and rigid enough so that the module would not be twisted or bent by the fixture.



#### 7. PACKING

7.1 MODULE LABEL

填入 Model Name



SN:1 Y X X X 11 Y M D L N NN N







- (a) Model Name: N080ICE-GB1 C8
- (b) Revision: Rev. XX, for example: C1, C2 ...etc.
- (c) Serial ID: XXXXXXXXYMDLNNNN



- (d) Production Location: MADE IN XXXX. XXXX stands for production location.
- (e) UL factory code stands for panel manufactured by Innolux satisfying UL requirement. Marking as follows rule:

"LEOO" for Ningbo NA "VIRO" for Ningbo NB,NC "CANO" for Ningbo ND "GEMN" for Tainan LCM1,LCM4

" for Tainan J001



#### 7.2 CARTON

- (1) Box Dimensions: 489(L)\*382(W)\*275(H)
- (2) 60 Modules/Carton



Figure. 7-1 Packing method



#### 7.3 PALLET

Sea & Land Transportation



Air Transportation



Figure. 7-2 Packing method



#### 7.4 Un-Packing



Figure. 7-3 Un-Packing method

Version 3.0 23 October 2014 **30 / 37** 

# INNOLUX 群創光電

## PRODUCT SPECIFICATION

#### 8. PRECAUTIONS

#### 8.1 HANDLING PRECAUTIONS

- (1) The module should be assembled into the system firmly by using every mounting hole. Be careful not to twist or bend the module.
- (2) While assembling or installing modules, it can only be in the clean area. The dust and oil may cause electrical short or damage the polarizer.
- (3) Use fingerstalls or soft gloves in order to keep display clean during the incoming inspection and assembly process.
- (4) Do not press or scratch the surface harder than a HB pencil lead on the panel because the polarizer is very soft and easily scratched.
- (5) If the surface of the polarizer is dirty, please clean it by some absorbent cotton or soft cloth. Do not use Ketone type materials (ex. Acetone), Ethyl alcohol, Toluene, Ethyl acid or Methyl chloride. It might permanently damage the polarizer due to chemical reaction.
- (6) Wipe off water droplets or oil immediately. Staining and discoloration may occur if they left on panel for a long time.
- (7) If the liquid crystal material leaks from the panel, it should be kept away from the eyes or mouth. In case of contacting with hands, legs or clothes, it must be washed away thoroughly with soap.
- (8) Protect the module from static electricity, it may cause damage to the C-MOS Gate Array IC.
- (9) Do not disassemble the module.
- (10) Do not pull or fold the LED wire.
- (11) Pins of I/F connector should not be touched directly with bare hands.

#### **8.2 STORAGE PRECAUTIONS**

- (1) High temperature or humidity may reduce the performance of module. Please store LCD module within the specified storage conditions.
- (2) It is dangerous that moisture come into or contacted the LCD module, because the moisture may damage LCD module when it is operating.
- (3) It may reduce the display quality if the ambient temperature is lower than 10 °C. For example, the response time will become slowly, and the starting voltage of LED will be higher than the room temperature.

#### **8.3 OPERATION PRECAUTIONS**

- (1) Do not pull the I/F connector in or out while the module is operating.
- (2) Always follow the correct power on/off sequence when LCD module is connecting and operating. This can prevent the CMOS LSI chips from damage during latch-up.
- (3) The startup voltage of Backlight is approximately 1000 Volts. It may cause electrical shock while assembling with converter. Do not disassemble the module or insert anything into the backlight unit.



#### Appendix. OUTLINE DRAWING (Label position will be updated as requirement)



Version 3.0 23 October 2014 32 / 37



#### Appendix II. SYSTEM COVER DESIGN GUIDANCE



Version 3.0 23 October 2014 33 / 37





Version 3.0 23 October 2014 34 / 37





Version 3.0 23 October 2014 35 / 37





Version 3.0 23 October 2014 36 / 37

