

| Tentative Specification          |
|----------------------------------|
| <b>Preliminary Specification</b> |
| Approval Specification           |

Doc. Number:

## MODEL NO.: N140BGE SUFFIX: E33

| Customer: INX Standard Spec                              |                     |  |  |  |  |  |
|----------------------------------------------------------|---------------------|--|--|--|--|--|
| APPROVED BY                                              | SIGNATURE           |  |  |  |  |  |
| Note:                                                    |                     |  |  |  |  |  |
| Please return 1 copy for your consignature and comments. | firmation with your |  |  |  |  |  |

| Approved By  | Checked By   | Prepared By  |
|--------------|--------------|--------------|
| 楊竣傑          | 曹文彬          | 曾淑郁          |
| 2013-04-12   | 2013-04-02   | 2013-04-01   |
| 13:42:25 CST | 14:24:44 CST | 19:52:47 CST |

Version 3.0 24 April 2013 1 / 36



### **CONTENTS**

| 1. GENERAL DESCRIPTION                              | 4  |
|-----------------------------------------------------|----|
| 1.1 OVERVIEW                                        | 4  |
| 1.2 GENERAL SPECIFICATIONS                          | 4  |
| 2. MECHANICAL SPECIFICATIONS                        | 4  |
| 2.1 CONNECTOR TYPE                                  |    |
| 3. ABSOLUTE MAXIMUM RATINGS                         | 5  |
| 3.1 ABSOLUTE RATINGS OF ENVIRONMENT                 | 5  |
| 3.2 ELECTRICAL ABSOLUTE RATINGS                     | 5  |
| 3.2.1 TFT LCD MODULE                                | 5  |
| 4. ELECTRICAL SPECIFICATIONS                        | 6  |
| 4.1 FUNCTION BLOCK DIAGRAM                          | 6  |
| 4.2. INTERFACE CONNECTIONS                          | 6  |
| 4.3 ELECTRICAL CHARACTERISTICS                      | 8  |
| 4.3.1 LCD ELETRONICS SPECIFICATION                  | 8  |
| 4.3.2 LED CONVERTER SPECIFICATION                   | 10 |
| 4.3.3 BACKLIGHT UNIT                                | 12 |
| 4.4 DISPLAY PORT INPUT SIGNAL TIMING SPECIFICATIONS |    |
| 4.4.1 DISPLAY PORT INTERFACE                        | 13 |
| 4.4.2 COLOR DATA INPUT ASSIGNMENT                   |    |
| 4.5 DISPLAY TIMING SPECIFICATIONS                   | 15 |
| 4.6 POWER ON/OFF SEQUENCE                           |    |
| 5. OPTICAL CHARACTERISTICS                          | 18 |
| 5.1 TEST CONDITIONS                                 |    |
| 5.2 OPTICAL SPECIFICATIONS                          | 18 |
| 6. RELIABILITY TEST ITEM                            | 21 |
| 7. PACKING                                          | 22 |
| 7.1 MODULE LABEL                                    | 22 |
| 7.2 CARTON                                          | 23 |
| 7.3 PALLET                                          | 24 |
| 8. PRECAUTIONS                                      | 25 |
| 8.1 HANDLING PRECAUTIONS                            | 25 |
| 8.2 STORAGE PRECAUTIONS                             |    |
| 8.3 OPERATION PRECAUTIONS                           | 25 |
| Appendix. EDID DATA STRUCTURE                       | 26 |
| Appendix. OUTLINE DRAWING                           |    |
| Appendix. SYSTEM COVER DESIGN NOTICE                | 31 |



### **REVISION HISTORY**

| Version | Date         | Page | Description                             |
|---------|--------------|------|-----------------------------------------|
| 3.0     | Apr. 1, 2013 | All  | Approval Spec Ver.3.0 was first issued. |
|         |              |      |                                         |
|         |              |      |                                         |
|         |              |      |                                         |
|         |              |      |                                         |
|         |              |      |                                         |
|         |              |      |                                         |

Version 3.0 24 April 2013 3 / 36



### 1. GENERAL DESCRIPTION

#### 1.1 OVERVIEW

N140BGE-E33 is a 14.0" (14.0" diagonal) TFT Liquid Crystal Display module with LED Backlight unit and 30 pins eDP interface. This module supports 1366 x 768 HD mode and can display 262,144 colors. The optimum viewing angle is at 6 o'clock direction.

### 1.2 GENERAL SPECIFICATIONS

| Item              | Specification                                                          | Unit  | Note |  |
|-------------------|------------------------------------------------------------------------|-------|------|--|
| Screen Size       | 14.0" diagonal                                                         |       |      |  |
| Driver Element    | a-si TFT active matrix                                                 | -     | -    |  |
| Pixel Number      | 1366 x R.G.B. x 768                                                    | pixel | -    |  |
| Pixel Pitch       | 0.2265 (H) x 0.2265 (V)                                                | mm    | -    |  |
| Pixel Arrangement | RGB vertical stripe                                                    | -     | -    |  |
| Display Colors    | 262,144                                                                | color | -    |  |
| Transmissive Mode | Normally white                                                         | -     | -    |  |
| Surface Treatment | Hard coating (3H), Anti-Glare                                          | -     | -    |  |
| Luminance, White  | 200                                                                    | Cd/m2 |      |  |
| Power Consumption | Power Consumption Total 3.08W (Max.)@cell 0.8 W (Max.), BL 2.28W(Max.) |       |      |  |

Note (1) The specified power consumption (with converter efficiency) is under the conditions at VCCS = 3.3 V, fv = 60 Hz, LED\_VCCS = Typ, fPWM = 200 Hz, Duty=100% and Ta =  $25 \pm 2 \,^{\circ}\text{C}$ , whereas mosaic pattern is displayed.

#### 2. MECHANICAL SPECIFICATIONS

| Item        |                | Min.  | Тур.        | Max.  | Unit | Note |
|-------------|----------------|-------|-------------|-------|------|------|
|             | Horizontal (H) | 319.9 | 320.4       | 320.9 | mm   |      |
| Module Size | Vertical (V)   | 204.6 | 204.6 205.1 |       | mm   | (1)  |
|             | Thickness (T)  | -     | -           | 3.6   | mm   |      |
| Active Area | Horizontal     |       | 309.399     |       | mm   |      |
| Active Area | Vertical       |       | 173.952     |       | mm   |      |
| Weight      |                | -     | 310         | 320   | g    |      |

Note (1) Please refer to the attached drawings for more information of front and back outline dimensions.

#### 2.1 CONNECTOR TYPE



Please refer Appendix Outline Drawing for detail design.

Connector Part No.: IPEX-20455-030E-12
User's connector Part No: IPEX-20453-030T-01

Version 3.0 24 April 2013 4 / 36



### 3. ABSOLUTE MAXIMUM RATINGS

### 3.1 ABSOLUTE RATINGS OF ENVIRONMENT

| Itom                          | Symbol          | Va   | Unit | Note  |          |  |
|-------------------------------|-----------------|------|------|-------|----------|--|
| Item                          | Symbol          | Min. | Max. | Offic | Note     |  |
| Storage Temperature           | T <sub>ST</sub> | -20  | +60  | °C    | (1)      |  |
| Operating Ambient Temperature | T <sub>OP</sub> | 0    | +50  | °C    | (1), (2) |  |

- Note (1) (a) 90 %RH Max. (Ta <= 40 °C).
  - (b) Wet-bulb temperature should be 39 °C Max. (Ta > 40 °C).
  - (c) No condensation.
- Note (2) The temperature of panel surface should be 0 °C min. and 60 °C max.

### **Relative Humidity (%RH)**



### 3.2 ELECTRICAL ABSOLUTE RATINGS

#### 3.2.1 TFT LCD MODULE

| Item                             | Symbol          | Va   | lue      | Unit | Note  |  |
|----------------------------------|-----------------|------|----------|------|-------|--|
| Item                             | Cymbol          | Min. | Max.     | 5    | 14010 |  |
| Power Supply Voltage             | VCCS            | -0.3 | +4.0     | V    | (1)   |  |
| Logic Input Voltage              | V <sub>IN</sub> | -0.3 | VCCS+0.3 | V    | (1)   |  |
| Converter Input Voltage          | LED_VCCS        | -0.3 | 26       | V    | (1)   |  |
| Converter Control Signal Voltage | LED_PWM,        | -0.3 | 5        | V    | 1)    |  |
| Converter Control Signal Voltage | LED_EN          | -0.3 | 5        | V    | (1)   |  |

Note (1) Stresses beyond those listed in above "ELECTRICAL ABSOLUTE RATINGS" may cause permanent damage to the device. Normal operation should be restricted to the conditions described in "ELECTRICAL CHARACTERISTICS".

Version 3.0 24 April 2013 5 / 36



### 4. ELECTRICAL SPECIFICATIONS

### **4.1 FUNCTION BLOCK DIAGRAM**



### 4.2. INTERFACE CONNECTIONS

### **PIN ASSIGNMENT**

| Pin | Symbol  | Description                                 | Remark |
|-----|---------|---------------------------------------------|--------|
| 1   | NC      | No Connection (Reserved for INNOLUX test)   |        |
| 2   | NC      | No Connection (Reserved)                    |        |
| 3   | NC      | No Connection (Reserved)                    |        |
| 4   | NC      | No Connection (Reserved)                    |        |
| 5   | H_GND   | High Speed Ground                           |        |
| 6   | ML0-    | Complement Signal-Lane 0                    |        |
| 7   | ML0+    | True Signal-Main Lane 0                     |        |
| 8   | H_GND   | High Speed Ground                           |        |
| 9   | AUX+    | True Signal-Auxiliary Channel               |        |
| 10  | AUX-    | Complement Signal-Auxiliary Channel         |        |
| 11  | H_GND   | High Speed Ground                           |        |
| 12  | VCCS    | Power Supply +3.3 V (typical)               |        |
| 13  | VCCS    | Power Supply +3.3 V (typical)               |        |
| 14  | NC      | No Connection (Reserved for INNOLUX test)   |        |
| 15  | GND     | Ground                                      |        |
| 16  | GND     | Ground                                      |        |
| 17  | HPD     | Hot Plug Detect                             |        |
| 18  | BL_GND  | BL Ground                                   |        |
| 19  | BL_GND  | BL Ground                                   |        |
| 20  | BL_GND  | BL Ground                                   |        |
| 21  | BL_GND  | BL Ground                                   |        |
| 22  | LED_EN  | BL_Enable Signal of LED Converter           |        |
| 23  | LED_PWM | PWM Dimming Control Signal of LED Converter |        |
| 24  | NC      | No Connection (Reserved for INNOLUX test)   |        |
| 25  | NC      | No Connection (Reserved for INNOLUX test)   |        |

Version 3.0 24 April 2013 6 / 36



| 26 | LED_VCCS | BL Power                                  |  |
|----|----------|-------------------------------------------|--|
| 27 | LED_VCCS | BL Power                                  |  |
| 28 | LED_VCCS | BL Power                                  |  |
| 29 | LED_VCCS | BL Power                                  |  |
| 30 | NC       | No Connection (Reserved for INNOLUX test) |  |

Note (1) The first pixel is odd as shown in the following figure.



Version 3.0 24 April 2013 **7 / 36** 



### 4.3 ELECTRICAL CHARACTERISTICS

### 4.3.1 LCD ELETRONICS SPECIFICATION

| Parameter                  |                | Symbol            | Value    |      |      | Unit | Note    |      |
|----------------------------|----------------|-------------------|----------|------|------|------|---------|------|
| Parameter                  |                |                   | Symbol   | Min. | Тур. | Max. | Offic   | Note |
| Power Supply Voltage       |                | vccs              | 3.0      | 3.3  | 3.6  | V    | (1)-    |      |
| HPD                        | High Level     |                   |          | 2.25 | -    | 2.75 | V       |      |
| ПРО                        | Low Level      |                   |          | 0    | -    | 0.4  | V       |      |
| Ripple Voltage             | Ripple Voltage |                   | $V_{RP}$ | -    | 50   | -    | mV      | (1)- |
| Inrush Current             |                | I <sub>RUSH</sub> | -        | -    | 1.5  | Α    | (1),(2) |      |
| Power Supply Current Mosai |                | Mosaic            | loc      |      | 220  | 242  | mA      | (3)a |
| Tower Supply Curre         | 111            | Black             | lcc      |      | 215  | 242  | mA      | (3)  |

Note (1) The ambient temperature is  $Ta = 25 \pm 2$  °C.

Note (2) I<sub>RUSH</sub>: the maximum current when VCCS is rising

 $I_{\text{IS}}$ : the maximum current of the first 100ms after power-on

Measurement Conditions: Shown as the following figure. Test pattern: black.



### VCCS rising time is 0.5ms



Version 3.0 24 April 2013 **8 / 36** 



Note (3) The specified power supply current is under the conditions at VCCS = 3.3 V, Ta = 25  $\pm$  2 °C, DC Current and  $f_v$  = 60 Hz, whereas a power dissipation check pattern below is displayed.

#### a. Mosaic Pattern



Active Area

Version 3.0 24 April 2013 9 / 36



### 4.3.2 LED CONVERTER SPECIFICATION

| Doros                    | motor                | Cumbal   |      | Value | Unit | Note |      |  |
|--------------------------|----------------------|----------|------|-------|------|------|------|--|
| Parar                    | netei                | Symbol   | Min. | Тур.  | Max. | Onit | Note |  |
| Converter Input pow      | er supply voltage    | LED_Vccs | 5    | 12    | 21   | V    |      |  |
| Converter Inrush Cu      | ILED <sub>RUSH</sub> | •        | -    | 1.5   | Α    | (1)  |      |  |
| EN Control Level         | Backlight On         |          | 2.2  | -     | 5    | V    |      |  |
| EN Control Level         | Backlight Off        |          | 0    | -     | 0.6  | V    |      |  |
| PWM Control Level        | PWM High Level       |          | 2.2  | -     | 5    | V    |      |  |
| P WW Control Level       | PWM Low Level        |          | 0    | -     | 0.6  | V    |      |  |
| PWM Control Duty F       | Ratio                |          | 5    | -     | 100  | %    |      |  |
| PWM Control F<br>Voltage | VPWM_pp              | -        | -    | 100   | mV   |      |      |  |
| PWM Control Frequ        | $f_{PWM}$            | 190      | -    | 2K    | Hz   | (2)  |      |  |
| LED Power Current        | LED_VCCS =Typ.       | TBD      | 143  | 175   | 190  | mA   | (3)  |  |

Note (1) ILED<sub>RUSH</sub>: the maximum current when LED\_VCCS is rising,

ILED<sub>IS</sub>: the maximum current of the first 100ms after power-on,

Measurement Conditions: Shown as the following figure. LED\_VCCS = Typ, Ta = 25  $\pm$  2  $^{\circ}$ C, f<sub>PWM</sub> = 200 Hz, Duty=100%.



Version 3.0 24 April 2013 10 / 36



### VLED rising time is 0.5ms



Note (2) If PWM control frequency is applied in the range less than 1KHz, the "waterfall" phenomenon on the screen may be found. To avoid the issue, it's a suggestion that PWM control frequency should follow the criterion as below.

PWM control frequency 
$$f_{\text{PWM}}$$
 should be in the range 
$$(N+0.33)*f \leq f_{\text{PWM}} \leq (N+0.66)*f$$
 
$$N: \text{Integer} \ \ (N\geq 3)$$
 
$$f: \text{Frame rate}$$

Note (3) The specified LED power supply current is under the conditions at "LED\_VCCS = Typ.", Ta = 25  $\pm$  2 °C, f<sub>PWM</sub> = 200 Hz, Duty=100%.

Version 3.0 24 April 2013 11 / 36



#### 4.3.3 BACKLIGHT UNIT

 $Ta = 25 \pm 2 \, ^{\circ}C$ 

| Devementer                         | Symbol |       | Value    |      | Unit | Nata                |
|------------------------------------|--------|-------|----------|------|------|---------------------|
| Parameter                          | Symbol | Min.  | in. Typ. |      | Unit | Note                |
| LED Light Bar Power Supply Voltage | VL     | 27.5  | 30.8     | 33   | V    | (4)(2)(Dut)(4,000() |
| LED Light Bar Power Supply Current | ΙL     | -     | 57       | -    | mA   | (1)(2)(Duty100%)    |
| Power Consumption                  | PL     | -     | 1.75     | 1.88 | W    | (3)                 |
| LED Life Time                      | $L_BL$ | 15000 | -        | -    | Hrs  | (4)                 |

Note (1) LED current is measured by utilizing a high frequency current meter as shown below:



Note (2) For better LED light bar driving quality, it is recommended to utilize the adaptive boost converter with current balancing function to drive LED light-bar.

Note (3)  $P_L = I_L \times V_L$  (Without LED converter transfer efficiency)

Note (4) The lifetime of LED is defined as the time when it continues to operate under the conditions at Ta =  $25 \pm 2$  °C and I<sub>L</sub> = 19 mA(Per EA) until the brightness becomes  $\leq 50\%$  of its original value.

Version 3.0 24 April 2013 12 / 36



### 4.4 DISPLAY PORT INPUT SIGNAL TIMING SPECIFICATIONS

### 4.4.1 DISPLAY PORT INTERFACE

| Parameter                                                 | Symbol    | Min. | Тур. | Max. | Unit | Notes  |
|-----------------------------------------------------------|-----------|------|------|------|------|--------|
| Differential Signal Common Mode Voltage(MainLink and AUX) | VCM       | 0    |      | 2    | V    | (1)(3) |
| AUX AC Coupling Capacitor                                 | $C_{AUX}$ | 75   |      | 200  | nF   | (2)    |

Note (1) Display port interface related AC coupled signals should follow VESA DisplayPort Standard Version1. Revision 1a and VESA Embedded DisplayPort<sup>™</sup> Standard Version 1.1.

- (2) The AUX AC Coupling Capacitor should be placed on Source Devices.
- (3)The source device should pass the test criteria described in DisplayPortCompliance Test Specification (CTS) 1.1

Single Ended



Version 3.0 24 April 2013 13 / 36



### 4.4.2 COLOR DATA INPUT ASSIGNMENT

The brightness of each primary color (red, green and blue) is based on the 6-bit gray scale data input for the color. The higher the binary input the brighter the color. The table below provides the assignment of color versus data input.

|           |               |    | Data Signal |    |    |    |    |    |    |     |    |    |    |    |    |    |    |    |    |
|-----------|---------------|----|-------------|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|
|           | Color         |    |             | Re | ed |    |    |    |    | Gre |    |    |    |    |    | Bl | ue |    |    |
|           |               | R5 | R4          | R3 | R2 | R1 | R0 | G5 | G4 | G3  | G2 | G1 | G0 | B5 | B4 | B3 | B2 | B1 | B0 |
|           | Black         | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Red           | 1  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Green         | 0  | 0           | 0  | 0  | 0  | 0  | 1  | 1  | 1   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| Basic     | Blue          | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
| Colors    | Cyan          | 0  | 0           | 0  | 0  | 0  | 0  | 1  | 1  | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|           | Magenta       | 1  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 0   | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
|           | Yellow        | 1  | 1           | 1  | 1  | 1  | 1  | 1  | 1  | 1   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | White         | 1  | 1           | 1  | 1  | 1  | 1  | 1  | 1  | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
|           | Red(0)/Dark   | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Red(1)        | 0  | 0           | 0  | 0  | 0  | 1  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Gray      | Red(2)        | 0  | 0           | 0  | 0  | 1  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Scale     | :             | :  | :           | :  | :  | :  | :  | :  | :  | :   | :  | :  | :  | :  | :  | :  | :  | :  | :  |
| Of<br>Red | :             | :  | :           | :  | :  | :  | :  | :  | :  | :   | :  | :  | :  | :  | :  | :  | :  | :  | :  |
|           | Red(61)       | 1  | 1           | 1  | 1  | 0  | 1  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Red(62)       | 1  | 1           | 1  | 1  | 1  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Red(63)       | 1  | 1           | 1  | 1  | 1  | 1  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Green(0)/Dark | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Green(1)      | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| Gray      | Green(2)      | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Scale     | :             | :  | :           | :  | :  | :  | :  | :  | :  | :   | :  | :  | :  | :  | :  | :  | :  | :  | :  |
| Of        | :             | :  | :           | :  | :  | :  | :  | :  | :  | :   | :  | :  | :  | :  | :  | :  | :  | :  | :  |
| Green     | Green(61)     | 0  | 0           | 0  | 0  | 0  | 0  | 1  | 1  | 1   | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Green(62)     | 0  | 0           | 0  | 0  | 0  | 0  | 1  | 1  | 1   | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Green(63)     | 0  | 0           | 0  | 0  | 0  | 0  | 1  | 1  | 1   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Blue(0)/Dark  | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|           | Blue(1)       | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
| Gray      | Blue(2)       | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| Scale     | :             | :  | :           | :  | :  | :  | :  | :  | :  | :   | :  | :  | :  | :  | :  | :  | :  | :  | :  |
| Of        | :             | :  | :           | :  | :  | :  | :  | :  | :  | :   | :  | :  | :  | :  |    |    |    | :  | :  |
| Blue      | Blue(61)      | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 1  |
|           | Blue(62)      | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 0  |
|           | Blue(63)      | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |

Note (1) 0: Low Level Voltage, 1: High Level Voltage

Version 3.0 24 April 2013 14 / 36



### 4.5 DISPLAY TIMING SPECIFICATIONS

The input signal timing specifications are shown as the following table and timing diagram.

#### Refresh rate 60Hz

| Signal | Item                              | Symbol | Min.   | Тур.  | Max.   | Unit | Note |
|--------|-----------------------------------|--------|--------|-------|--------|------|------|
| DCLK   | Frequency                         | 1/Tc   | 72.60  | 76.42 | 78.44  | MHz  | -    |
|        | Vertical Total Time               | TV     | 792    | 800   | 810    | TH   | -    |
|        | Vertical Active Display Period    | TVD    | 768    | 768   | 768    | TH   | -    |
| DE     | Vertical Active Blanking Period   | TVB    | TV-TVD | 32    | TV-TVD | TH   | -    |
| DE     | Horizontal Total Time             | TH     | 1582   | 1592  | 1614   | Tc   | -    |
|        | Horizontal Active Display Period  | THD    | 1366   | 1366  | 1366   | Tc   | -    |
|        | Horizontal Active Blanking Period | THB    | TH-THD | 226   | TH-THD | Tc   | -    |

### **INPUT SIGNAL TIMING DIAGRAM**



Version 3.0 24 April 2013 15 / 36



### 4.6 POWER ON/OFF SEQUENCE



Version 3.0 24 April 2013 16 / 36



### Timing Specifications:

| Parameter      | Description                                                 | Reqd.        |            | lue       | Unit | Notes                                                                                  |
|----------------|-------------------------------------------------------------|--------------|------------|-----------|------|----------------------------------------------------------------------------------------|
| t1             | Power rail rise time, 10% to 90%                            | By<br>Source | Min<br>0.5 | Max<br>10 | ms   | _                                                                                      |
| t2             | Delay from LCD,VCCS to black video generation               | Sink         | 0.3        | 200       | ms   | Prevents display noise until valid video data is received from the Source              |
| t3             | Delay from LCD,VCCS to HPD high                             | Sink         | 0          | 200       | ms   | Sink Aux Channel must<br>be operational upon<br>HPD high                               |
| t4             | Delay from HPD high to link training initialization         | Source       | 1          | -         | ms   | Allows for Source to read Link capability and initialize                               |
| t5             | Link training duration                                      | Source       | -          | -         | ms   | Dependant on Source link training protocol                                             |
| t6             | Link idle                                                   | Source       | 1          | -         | ms   | Min accounts for required BS-Idle pattern. Max allows for Source frame synchronization |
| t7             | Delay from valid video data from Source to video on display | Sink         | 0          | 50        | ms   | Max allows Sink validate video data and timing                                         |
| t8             | Delay from valid video data from Source to backlight on     | Source       | ı          | -         | ms   | Source must assure display video is stable                                             |
| t9             | Delay from backlight off to end of valid video data         | Source       | 1          | -         | ms   | Source must assure backlight is no longer illuminated                                  |
| t10            | Delay from end of valid video data from Source to power off | Source       | 0          | 500       | ms   | -                                                                                      |
| t11            | VCCS power rail fall time, 90% to 10%                       | Source       | 0.5        | 10        | ms   | -                                                                                      |
| t12            | VCCS Power off time                                         | Source       | 500        | -         | ms   | -                                                                                      |
| t <sub>A</sub> | LED power rail rise time, 10% to 90%                        | Source       | 0.5        | 10        | ms   | -                                                                                      |
| t <sub>B</sub> | LED power rail fall time, 90% to 10%                        | Source       | 0          | 10        | ms   | -                                                                                      |
| t <sub>C</sub> | Delay from LED power rising to LED dimming signal           | Source       | 1          | -         | ms   | -                                                                                      |
| t <sub>D</sub> | Delay from LED dimming signal to LED power falling          | Source       | 1          | -         | ms   | -                                                                                      |
| t <sub>E</sub> | Delay from LED dimming signal to LED enable signal          | Source       | 1          | -         | ms   | -                                                                                      |
| t <sub>F</sub> | Delay from LED enable signal to LED dimming signal          | Source       | 1          | -         | ms   |                                                                                        |

- Note (1) Please don't plug or unplug the interface cable when system is turned on.
- Note (2) Please avoid floating state of the interface signal during signal invalid period.
- Note (3) It is recommended that the backlight power must be turned on after the power supply for LCD and the interface signal is valid.

Version 3.0 24 April 2013 17 / 36



### 5. OPTICAL CHARACTERISTICS

### **5.1 TEST CONDITIONS**

| Item                        | Symbol                                                        | Value | Unit |  |  |  |
|-----------------------------|---------------------------------------------------------------|-------|------|--|--|--|
| Ambient Temperature         | Ta                                                            | 25±2  | °C   |  |  |  |
| Ambient Humidity            | На                                                            | 50±10 | %RH  |  |  |  |
| Supply Voltage              | $V_{CC}$                                                      | 3.3   | V    |  |  |  |
| Input Signal                | According to typical value in "3. ELECTRICAL CHARACTERISTICS" |       |      |  |  |  |
| LED Light Bar Input Current | Ι <sub>L</sub>                                                | 57    | mA   |  |  |  |

The measurement methods of optical characteristics are shown in Section 5.2. The following items should be measured under the test conditions described in Section 5.1 and stable environment shown in Note (5).

### **5.2 OPTICAL SPECIFICATIONS**

| Iter                | m             | Symbol           | Condition                              | Min.  | Тур.  | Max.  | Unit              | Note            |
|---------------------|---------------|------------------|----------------------------------------|-------|-------|-------|-------------------|-----------------|
| Contrast Ratio      |               | CR               |                                        | 350   | 500   | -     | -                 | (2),<br>(5),(7) |
| Pospopso Timo       |               | T <sub>R</sub>   |                                        | -     | 3     | 8     | ms                |                 |
| Response Time       |               | T <sub>F</sub>   |                                        | -     | 7     | 12    | ms                | (3),(7)         |
| Average Lumina      | ance of White | Lave             |                                        | 170   | 200   | -     | cd/m <sup>2</sup> | (4),<br>(6),(7) |
|                     | Red           | Rx               | $\theta_x=0^\circ, \ \theta_Y=0^\circ$ |       | 0.589 |       | -                 |                 |
|                     | Reu           | Ry               | Viewing Normal Angle                   |       | 0.343 |       | -                 | (1),(7)         |
|                     | Green         | Gx               |                                        |       | 0.330 |       | -                 |                 |
| Color               |               | Gy               |                                        | Тур – | 0.570 | Typ + | -                 |                 |
| Chromaticity        | Blue          | Bx               |                                        | 0.03  | 0.157 | 0.03  | -                 |                 |
|                     |               | Ву               |                                        |       | 0.137 |       | -                 |                 |
|                     | \\/bita       | Wx               |                                        |       | 0.313 |       | -                 |                 |
|                     | White         | Wy               |                                        |       | 0.329 |       | -                 | 1               |
|                     | l lawi-antal  | $\theta_x$ +     |                                        | 40    | 45    |       |                   |                 |
| Minaraina na Aranda | Horizontal    | $\theta_{x}$ -   | OD: 40                                 | 40    | 45    | -     | D                 | (1),(5),        |
| Viewing Angle       | \             | θ <sub>Y</sub> + | CR≥10                                  | 15    | 20    | -     | Deg.              | (7)             |
|                     | Vertical      | θ <sub>Y</sub> - |                                        | 40    | 45    | -     |                   |                 |
| White Variation     | of 5 Points   | δW <sub>5p</sub> | θ <sub>x</sub> =0°, θ <sub>Y</sub> =0° | 80    | -     | -     | %                 | (5),(6),<br>(7) |

Note (1) Definition of Viewing Angle ( $\theta x$ ,  $\theta y$ ):

Normal



Version 3.0 24 April 2013 18 / 36



### Note (2) Definition of Contrast Ratio (CR):

The contrast ratio can be calculated by the following expression.

Contrast Ratio (CR) = L63 / L0

L63: Luminance of gray level 63

L 0: Luminance of gray level 0

CR = CR(1)

CR (X) is corresponding to the Contrast Ratio of the point X at Figure in Note (6).

### Note (3) Definition of Response Time (T<sub>R</sub>, T<sub>F</sub>):



Note (4) Definition of Average Luminance of White (L<sub>AVE</sub>):

Measure the luminance of White at 5 points

$$L_{AVE} = [L(1) + L(2) + L(3) + L(4) + L(5)] / 5$$

L(x) is corresponding to the luminance of the point X at Figure in Note (6)

Version 3.0 24 April 2013 19 / 36



### Note (5) Measurement Setup:

The LCD module should be stabilized at given temperature for 20 minutes to avoid abrupt temperature change during measuring. In order to stabilize the luminance, the measurement should be executed after lighting Backlight for 20 minutes in a windless room.



### Note (6) Definition of White Variation ( $\delta W$ ):

Measure the luminance of White at 5 points

 $\delta W_{5D} = \{Minimum [L (1)~L (5)] / Maximum [L (1)~L (5)]\}*100\%$ 



Note (7) The listed optical specifications refer to the initial value of manufacture, but the condition of the specifications after long-term operation will not be warranted.

Version 3.0 24 April 2013 **20 / 36** 



### **6. RELIABILITY TEST ITEM**

| Test Item                                       | Test Condition                                                                                                              | Note    |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------|
| High Temperature Storage Test                   | 60°C, 240 hours                                                                                                             |         |
| Low Temperature Storage Test                    | -20°C, 240 hours                                                                                                            |         |
| Thermal Shock Storage Test                      | -20°C, 0.5hour ←→60°C, 0.5hour; 100cycles, 1hour/cycle                                                                      |         |
| High Temperature Operation Test                 | 50°C, 240 hours                                                                                                             | (1) (2) |
| Low Temperature Operation Test                  | 0°C, 240 hours                                                                                                              |         |
| High Temperature & High Humidity Operation Test | 50℃, 80% RH, 240 hours                                                                                                      |         |
| ESD Test (Operation)                            | 150pF, 330 $\Omega$ , 1sec/cycle<br>Condition 1 : Contact Discharge, $\pm 8$ KV<br>Condition 2 : Air Discharge, $\pm 15$ KV | (1)     |
| Shock (Non-Operating)                           | 220G, 2ms, half sine wave,1 time for each direction of ±X,±Y,±Z                                                             | (1)(3)  |
| Vibration (Non-Operating)                       | 1.5G / 10-500 Hz, Sine wave, 30 min/cycle, 1cycle for each X, Y, Z                                                          | (1)(3)  |

- Note (1) criteria: Normal display image with no obvious non-uniformity and no line defect.
- Note (2) Evaluation should be tested after storage at room temperature for more than two hour
- Note (3) At testing Vibration and Shock, the fixture in holding the module has to be hard and rigid enough so that the module would not be twisted or bent by the fixture.

Version 3.0 24 April 2013 21 / 36



### 7. PACKING

#### 7.1 MODULE LABEL

The barcode nameplate is pasted on each module as illustration, and its definitions are as following explanation.



- (a) Model Name: N140BGE E33
- (b) Revision: Rev. XX, for example: C1, C2 ...etc.



- (d) Production Location: MADE IN XXXX.
- (e) UL/CB logo: XXXX is UL factory ID.

Serial ID includes the information as below:

(a) Manufactured Date: Year: 0~9, for 2010~2019

Month: 1~9, A~C, for Jan. ~ Dec.

Day:  $1\sim9$ ,  $A\sim Y$ , for  $1^{st}$  to  $31^{st}$ , exclude I , O and U

- (b) Revision Code: cover all the change
- (c) Serial No.: Manufacturing sequence of product
- (d) Product Line: 1 -> Line1, 2 -> Line 2, ...etc.

Version 3.0 24 April 2013 22 / 36



### 7.2 CARTON



Figure. 7-2 Packing method

Version 3.0 24 April 2013 23 / 36



### 7.3 PALLET



Figure. 7-3 Packing method

Version 3.0 24 April 2013 24 / 36



#### 8. PRECAUTIONS

#### 8.1 HANDLING PRECAUTIONS

- (1) The module should be assembled into the system firmly by using every mounting hole. Be careful not to twist or bend the module.
- (2) While assembling or installing modules, it can only be in the clean area. The dust and oil may cause electrical short or damage the polarizer.
- (3) Use fingerstalls or soft gloves in order to keep display clean during the incoming inspection and assembly process.
- (4) Do not press or scratch the surface harder than a HB pencil lead on the panel because the polarizer is very soft and easily scratched.
- (5) If the surface of the polarizer is dirty, please clean it by some absorbent cotton or soft cloth. Do not use Ketone type materials (ex. Acetone), Ethyl alcohol, Toluene, Ethyl acid or Methyl chloride. It might permanently damage the polarizer due to chemical reaction.
- (6) Wipe off water droplets or oil immediately. Staining and discoloration may occur if they left on panel for a long time.
- (7) If the liquid crystal material leaks from the panel, it should be kept away from the eyes or mouth. In case of contacting with hands, legs or clothes, it must be washed away thoroughly with soap.
- (8) Protect the module from static electricity, it may cause damage to the C-MOS Gate Array IC.
- (9) Do not disassemble the module.
- (10) Do not pull or fold the LED wire.
- (11) Pins of I/F connector should not be touched directly with bare hands.

#### **8.2 STORAGE PRECAUTIONS**

- (1) High temperature or humidity may reduce the performance of module. Please store LCD module within the specified storage conditions.
- (2) It is dangerous that moisture come into or contacted the LCD module, because the moisture may damage LCD module when it is operating.
- (3) It may reduce the display quality if the ambient temperature is lower than 10 °C. For example, the response time will become slowly, and the starting voltage of LED will be higher than the room temperature.

#### 8.3 OPERATION PRECAUTIONS

- (1) Do not pull the I/F connector in or out while the module is operating.
- (2) Always follow the correct power on/off sequence when LCD module is connecting and operating. This can prevent the INXS LSI chips from damage during latch-up.
- (3) The startup voltage of Backlight is approximately 1000 Volts. It may cause electrical shock while assembling with converter. Do not disassemble the module or insert anything into the Backlight unit.

Version 3.0 24 April 2013 25 / 36



### Appendix. EDID DATA STRUCTURE

The EDID (Extended Display Identification Data) data formats are to support displays as defined in the VESA Plug & Display and FPDI standards.

| Byte #    | Byte #        | Field Name and Comments                                             | Value       | Value     |
|-----------|---------------|---------------------------------------------------------------------|-------------|-----------|
| (decimal) | (hex)         | I I a a la c                                                        | (hex)<br>00 | (binary)  |
| 0         | 0             | Header                                                              |             | 00000000  |
| 1         | 1             | Header                                                              | FF          | 11111111  |
| 3         | 3             | Header                                                              | FF<br>FF    | 11111111  |
| 4         |               | Header                                                              | FF          | 11111111  |
| 5         | <u>4</u><br>5 | Header                                                              | FF          | 11111111  |
| 6         |               | Header                                                              | FF          | 11111111  |
| 7         | 6             | Header                                                              | 00          | 00000000  |
| 8         |               | Header                                                              | 0D          | 00000000  |
| 9         | 8             | EISA ID manufacturer name ("CMN")                                   | AE          | 10101110  |
| 10        | 9             | EISA ID manufacturer name (Compressed ASCII)                        | +           | 100101110 |
| 11        | 0A            | ID product code (N140BGE-E33)                                       | 92          | 00010010  |
| 12        | 0B            | ID product code (hex LSB first; N140BGE-E33)                        | 14<br>00    | 00000000  |
| 13        | 0C<br>0D      | ID S/N (fixed "0")                                                  | 00          | 00000000  |
| 14        | 0E            | ID S/N (fixed "0")                                                  | 00          | 00000000  |
| 15        | 0E<br>0F      | ID S/N (fixed "0")                                                  | 00          | 00000000  |
| 16        | 10            | ID S/N (fixed "0")                                                  | 28          | 00101000  |
| 17        | 11            | Week of manufacture (fixed "00H") Year of manufacture (fixed "00H") | 16          | 00101000  |
| 18        | 12            | EDID structure version # ("1")                                      | 01          | 00010110  |
| 19        | 13            | EDID structure version # ( 1 ) EDID revision # ("4")                | 04          | 00000001  |
| 20        | 14            | Video I/P definition ("digital")                                    | 95          | 10010101  |
| 21        | 15            | Max H image size ("30.9cm")                                         | 1F          | 00011111  |
| 22        | 16            | Max V image size ( 30.9cm )                                         | 11          | 00011111  |
| 23        | 17            | Display Gamma (Gamma = "2.2")                                       | 78          | 01111000  |
| 24        | 18            | Feature support ("Active off, RGB Color")                           | 02          | 00000010  |
| 25        | 19            | Rx1, Rx0, Ry1, Ry0, Gx1, Gx0, Gy1, Gy0                              | F8          | 11111000  |
| 26        | 1A            | Bx1, Bx0, By1, By0, Wx1, Wx0, Wy1, Wy0                              | 45          | 01000101  |
| 27        | 1B            | Rx=0.589                                                            | 96          | 10010110  |
| 28        | 1C            | Ry=0.343                                                            | 57          | 01010111  |
| 29        | 1D            | Gx=0.330                                                            | 54          | 01010100  |
| 30        | 1E            | Gy=0.570                                                            | 92          | 10010010  |
| 31        | 1F            | Bx=0.157                                                            | 28          | 00101000  |
| 32        | 20            | By=0.137                                                            | 23          | 00100011  |
| 33        | 21            | Wx=0.313                                                            | 50          | 01010000  |
| 34        | 22            | Wy=0.329                                                            | 54          | 01010100  |
| 35        | 23            | Established timings 1                                               | 00          | 00000000  |
| 36        | 24            | Established timings 2                                               | 00          | 00000000  |
| 37        | 25            | Manufacturer's reserved timings                                     | 00          | 00000000  |
| 38        | 26            | Standard timing ID # 1                                              | 01          | 0000001   |
| 39        | 27            | Standard timing ID # 1                                              | 01          | 00000001  |
| 40        | 28            | Standard timing ID # 2                                              | 01          | 0000001   |
| 41        | 29            | Standard timing ID # 2                                              | 01          | 0000001   |

Version 3.0 24 April 2013 26 / 36



| 42 | 2A | Standard timing ID # 3                                                                   | 01 | 00000001 |
|----|----|------------------------------------------------------------------------------------------|----|----------|
| 43 | 2B | Standard timing ID # 3                                                                   | 01 | 00000001 |
| 44 | 2C | Standard timing ID # 4                                                                   | 01 | 00000001 |
| 45 | 2D | Standard timing ID # 4                                                                   | 01 | 00000001 |
| 46 | 2E | Standard timing ID # 5                                                                   | 01 | 00000001 |
| 47 | 2F | Standard timing ID # 5                                                                   | 01 | 0000001  |
| 48 | 30 | Standard timing ID # 6                                                                   | 01 | 00000001 |
| 49 | 31 | Standard timing ID # 6                                                                   | 01 | 0000001  |
| 50 | 32 | Standard timing ID # 7                                                                   | 01 | 0000001  |
| 51 | 33 | Standard timing ID # 7                                                                   | 01 | 0000001  |
| 52 | 34 | Standard timing ID # 8                                                                   | 01 | 0000001  |
| 53 | 35 | Standard timing ID # 8                                                                   | 01 | 0000001  |
| 54 | 36 | Detailed timing description # 1 Pixel clock ("76.42MHz", According to VESA CVT Rev1.1)   | DA | 11011010 |
| 55 | 37 | # 1 Pixel clock (hex LSB first)                                                          | 1D | 00011101 |
| 56 | 38 | # 1 H active ("1366")                                                                    | 56 | 01010110 |
| 57 | 39 | # 1 H blank ("226")                                                                      | E2 | 11100010 |
| 58 | 3A | # 1 H active : H blank ("1366 : 226")                                                    | 50 | 01010000 |
| 59 | 3B | # 1 V active ("768")                                                                     | 00 | 00000000 |
| 60 | 3C | # 1 V blank ("32")                                                                       | 20 | 00100000 |
| 61 | 3D | # 1 V active : V blank ("768 :32")                                                       | 30 | 00110000 |
| 62 | 3E | # 1 H sync offset ("68")                                                                 | 44 | 01000100 |
| 63 | 3F | # 1 H sync pulse width ("45")                                                            | 2D | 00101101 |
| 64 | 40 | # 1 V sync offset : V sync pulse width ("4 : 7")                                         | 47 | 01000111 |
| 65 | 41 | # 1 H sync offset : H sync pulse width : V sync offset : V sync width ("68: 45 : 4 : 7") | 00 | 00000000 |
| 66 | 42 | # 1 H image size ("309 mm")                                                              | 35 | 00110101 |
| 67 | 43 | # 1 V image size ("174 mm")                                                              | AE | 10101110 |
| 68 | 44 | # 1 H image size : V image size ("309 : 174")                                            | 10 | 00010000 |
| 69 | 45 | # 1 H boarder ("0")                                                                      | 00 | 00000000 |
| 70 | 46 | # 1 V boarder ("0")                                                                      | 00 | 00000000 |
| 71 | 47 | # 1 Non-interlaced, Normal, no stereo, Separate sync, H/V pol Negatives                  | 18 | 00011000 |
| 72 | 48 | Detailed timing description # 2                                                          | 00 | 00000000 |
| 73 | 49 | # 2 Flag                                                                                 | 00 | 00000000 |
| 74 | 4A | # 2 Reserved                                                                             | 00 | 00000000 |
| 75 | 4B | # 2 FE (hex) defines ASCII string (Model Name "N140BGE-E33", ASCII)                      | FE | 11111110 |
| 76 | 4C | # 2 Flag                                                                                 | 00 | 00000000 |
| 77 | 4D | # 2 1st character of name ("N")                                                          | 4E | 01001110 |
| 78 | 4E | # 2 2nd character of name ("1")                                                          | 31 | 00110001 |
| 79 | 4F | # 2 3rd character of name ("4")                                                          | 34 | 00110100 |
| 80 | 50 | # 2 4th character of name ("0")                                                          | 30 | 00110000 |
| 81 | 51 | # 2 5th character of name ("B")                                                          | 42 | 01000010 |
| 82 | 52 | # 2 6th character of name ("G")                                                          | 47 | 01000111 |
| 83 | 53 | # 2 7th character of name ("E")                                                          | 45 | 01000101 |
| 84 | 54 | # 2 8th character of name ("-")                                                          | 2D | 00101101 |
| 85 | 55 | # 2 9th character of name ("E")                                                          | 45 | 01000101 |

Version 3.0 24 April 2013 27 / 36



| 86  | 56 | # 2 9th character of name ("3")                                    | 33 | 00110011 |
|-----|----|--------------------------------------------------------------------|----|----------|
| 87  | 57 | # 2 Ath character of name ("3")                                    | 33 | 00110011 |
| 88  | 58 | # 2 New line character indicates end of ASCII string               | 0A | 00001010 |
| 89  | 59 | # 2 Padding with "Blank" character                                 | 20 | 00100000 |
| 90  | 5A | Detailed timing description # 3                                    | 00 | 00000000 |
| 91  | 5B | # 3 Flag                                                           | 00 | 00000000 |
| 92  | 5C | # 3 Reserved                                                       | 00 | 00000000 |
| 93  | 5D | # 3 FE (hex) defines ASCII string (Vendor "CMN", ASCII)            | FE | 11111110 |
| 94  | 5E | # 3 Flag                                                           | 00 | 00000000 |
| 95  | 5F | # 3 1st character of string ("C")                                  | 43 | 01000011 |
| 96  | 60 | # 3 2nd character of string ("M")                                  | 4D | 01001101 |
| 97  | 61 | # 3 3rd character of string ("N")                                  | 4E | 01001110 |
| 98  | 62 | # 3 New line character indicates end of ASCII string               | 0A | 00001010 |
| 99  | 63 | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 100 | 64 | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 101 | 65 | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 102 | 66 | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 103 | 67 | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 104 | 68 | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 105 | 69 | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 106 | 6A | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 107 | 6B | # 3 Padding with "Blank" character                                 | 20 | 00100000 |
| 108 | 6C | Detailed timing description # 4                                    | 00 | 00000000 |
| 109 | 6D | # 4 Flag                                                           | 00 | 00000000 |
| 110 | 6E | # 4 Reserved                                                       | 00 | 00000000 |
| 111 | 6F | # 4 FE (hex) defines ASCII string (Model Name"N140BGE-E33", ASCII) | FE | 11111110 |
| 112 | 70 | # 4 Flag                                                           | 00 | 00000000 |
| 113 | 71 | # 4 1st character of name ("N")                                    | 4E | 01001110 |
| 114 | 72 | # 4 2nd character of name ("1")                                    | 31 | 00110001 |
| 115 | 73 | # 4 3rd character of name ("4")                                    | 34 | 00110100 |
| 116 | 74 | # 4 4th character of name ("0")                                    | 30 | 00110000 |
| 117 | 75 | # 4 5th character of name ("B")                                    | 42 | 01000010 |
| 118 | 76 | # 4 6th character of name ("G")                                    | 47 | 01000111 |
| 119 | 77 | # 4 7th character of name ("E")                                    | 45 | 01000101 |
| 120 | 78 | # 4 8th character of name ("-")                                    | 2D | 00101101 |
| 121 | 79 | # 4 9th character of name ("E")                                    | 45 | 01000101 |
| 122 | 7A | # 4 9th character of name ("3")                                    | 33 | 00110011 |
| 123 | 7B | # 4 Ath character of name ("3")                                    | 33 | 00110011 |
| 124 | 7C | # 4 New line character indicates end of ASCII string               | 0A | 00001010 |
| 125 | 7D | # 4 Padding with "Blank" character                                 | 20 | 00100000 |
| 126 | 7E | Extension flag                                                     | 00 | 00000000 |
| 127 | 7F | Checksum                                                           | 1A | 00011010 |

Version 3.0 24 April 2013 28 / 36



### **Appendix. OUTLINE DRAWING**



Version 3.0 24 April 2013 29 / 36





- NOTES:

  1. LCD MODULE INPUT CONNECTOR: I-PEX 20455-030E-12

  2. IN DRDER TO AVOID ABNORMAL DISPLAY, PODLING AND WHITE SPOT, NO OVERLAPPING IS SUGGESTED AT CABLES, ANTENNAS, CAMERA, WLAN, WAN OR FOREIGN OBJECTS DVER COF, T-CON AND VR LOCATIONS.

  3. LVDS CONNECTOR IS MEASURED AT PINI AND ITS MATING LINE.

  4. MODULE FLATNESS SPEC 0.5mm MAX.

  5. "( )" MARKS THE REFERENCE DIMENSIONS.

Version 3.0 24 April 2013 30 / 36



### **Appendix. SYSTEM COVER DESIGN NOTICE**



Version 3.0 24 April 2013 31 / 36





Version 3.0 24 April 2013 32 / 36



# 群創光電 PRODUCT SPECIFICATION

|            | test. c). Interference is also forbidden in the act of system front-cover deformation during swing test, hinge test, knock test, or during pooling inspection procedure. d). To remain sufficient gap, design with system rib higher than maximum panel thickness is recommended. Note: Recommend at least 0.1mm gap. If the gap is less than recommendation, please check with INX.                                                                                                                                                                                                                                                                                          |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4          | Design gap D1 & D2 between system front-cover & PCB Assembly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|            | System front-cover  LCD  Backlight  PCB with components                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Definition | a). Sufficient gap between system front-cover & PCB assembly is a must for preventing from abnormal display after backpack test, hinge test, twist test or pogo test. b). Interference between panel and system front-cover is forbidden after reliability test. c). Interference is also forbidden in the act of system front-cover deformation during swing test, hinge test, knock test, or during pooling inspection procedure. d). To remain sufficient gap, design with system rib higher than maximum panel thickness is recommended. Note: Recommend for D1 at least 0.1mm gap, D2 at least 2.0mm gap. If the gap is less than recommendation, please check with INX. |
| 5          | Interference examination of antenna cable and WebCam wire                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            | WebCam Wire  WebCam Wire  NG  NG  Ok  NG  Ok                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Definition | <ul><li>a). Antenna cable or WebCam wire overlap with panel outline is forbidden for preventing from abnormal display &amp; white spot after backpack test, hinge test, twist test or pogo test.</li><li>b). Antenna cable or WebCam wire bypass panel outline is recommended.</li><li>c). Interference between panel and system rear-cover is forbidden after reliability test.</li></ul>                                                                                                                                                                                                                                                                                    |
| 6          | System rear-cover inner surface examination                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

24 April 2013 Version 3.0 33 / 36





Version 3.0 24 April 2013 34 / 36





Version 3.0 24 April 2013 35 / 36





Version 3.0 24 April 2013 36 / 36