

# NL10276AC28-01A

# 36 cm (14.1 inches), 1,024 × 768 pixels, Full-color, Multi-scan Function Incorporated backlight with inverter

#### **DESCRIPTION**

NL10276AC28-01A is a TFT (thin film transistor) active matrix color liquid crystal display (LCD) comprising amorphous silicon TFT attached to each signal electrode, a driving circuit and a backlight. NL10276AC28-01A has a built-in backlight with an inverter.

The 36 cm (14.1 inches) diagonal display area contains  $1,024 \times 768$  pixels and can display full-color (more than 16 million colors simultaneously). Also, it has multi-scan function.

NL10276AC28-01A is a model which mounted the CRT interface board on NL10276AC28-01.

#### **FEATURES**

- High luminance (200 cd/m<sup>2</sup>, TYP.)
- Low reflection
- · CRT interface board
  - · Auto recognition of input signal (Analog RGB signals, Synchronous signals (Hsync, Vsync, Composit))
  - Digital control: e.g., Brightness, Display position
  - · Free supply voltage sequence
  - Corresponding to DDC<sup>™</sup>1 and DDC2B
  - Corresponding to VESA<sup>™</sup>, DPMS<sup>™</sup>
- Multi-scan function: e.g., XGA, SVGA, VGA, VGA-TEXT, PC-9801, MAC
- Incorporated edge type backlight with an inverter (Two lamps into two lamp holders)
- Lamp holder replaceable (Part No.: 141LHS-1)
   VESA: Video Electronics Standards Association
   DPMS: Display Power Management Signaling

DDC1 : Display Data Channel 1 DDC2B: Display Data Channel 2B

All trademarks used within this document are the property of their respective owners. VESA, DDC, DPMS and EDID are trademarks of the Video Electronics Standard Association.

## **APPLICATIONS**

Desk-top type of PC Engineering work station



The information in this document is subject to change without notice.



#### STRUCTURE AND FUNCTIONS

A color TFT (thin film transistor) LCD module is comprised of a TFT liquid crystal panel structure, LSIs for driving the TFT array, and a backlight assembly. The TFT panel structure is created by sandwiching liquid crystal material in the narrow gap between a TFT array glass substrate and a color filter glass substrate. After the driver LSIs are connected to the panel, the backlight assembly is attached to the backside of the panel.

RGB (red, green, blue) data signals from a source system is modulated into a form suitable for active matrix addressing by the onboard signal processor and sent to the driver LSIs which in turn addresses the individual TFT cells.

Acting as an electro-optical switch, each TFT cell regulates light transmission from the backlight assembly when activated by the data source. By regulating the amount of light passing through the array of red, green, and blue dots, color images are created with clarity.

#### **BLOCK DIAGRAM**



Remark Frame is not connected to GND and GNDB.



## **OUTLINE OF CHARACTERISTICS (at room temperature)**

Display area 285.696 (H) × 214.272 (V) mm

Drive system a-Si TFT active matrix

Display colors Full-color

Number of pixels  $1,024 \times 768$  pixels Pixel arrangement RGB vertical stripe Pixel pitch 0.279 (H)  $\times 0.279$  (V) mm

Module size  $330.0 \text{ (H)} \times 255.0 \text{ (V)} \times 19.0 \text{ (TYP.) (D)} \text{ mm}$ 

Weight 1,320 g (TYP.)

Contrast ratio 150 : 1 (TYP.)

Viewing angle (more than the contrast ratio of 10 : 1)

Horizontal: 50° (TYP., left side, right side)

Vertical: 15° (TYP., up side), 30° (TYP., down side)

Designed viewing direction Wider viewing angle with contrast ratio : down side (6 o'clock)

Wider viewing angle without image reversal : up side (12 o'clock) Optimum grayscale ( $\gamma$ = 2.2) : down side 5° (TYP.)

Color gamut 35% (TYP., center, to NTSC)
Response time 15 ms (TYP.), white to black

Luminance 200 cd/m<sup>2</sup> (TYP.)

Signal system Analog RGB signals, Synchronous signals (Hsync and Vsync or Composit)

Supply voltages 12 V (Logic/LCD driving), 12 V (Backlight)

Backlight Edge light type, two cold cathode fluorescent lamps with an inverter

Power consumption 17.5 W (TYP.)



# **GENERAL SPECIFICATIONS**

| Item              | Specification                                                                               | Unit  |
|-------------------|---------------------------------------------------------------------------------------------|-------|
| Module size       | $330.0 \pm 0.5 \text{ (H)} \times 255.0 \pm 0.5 \text{ (V)} \times 20.0 \text{ (MAX.) (D)}$ | mm    |
| Display area      | 285.696 (H) × 214.272 (V)                                                                   | mm    |
| Number of dots    | 1,024 × 3 (H) × 768 (V)                                                                     | dot   |
| Number of pixels  | 1,024 (H) × 768 (V)                                                                         | pixel |
| Dot pitch         | 0.093 (H) × 0.279 (V)                                                                       | mm    |
| Pixel pitch       | 0.279 (H) × 0.279 (V)                                                                       | mm    |
| Pixel arrangement | RGB (Red, Green, Blue) vertical stripe                                                      | -     |
| Display colors    | full color                                                                                  | color |
| Weight            | 1,380 (MAX.)                                                                                | g     |

## **ABSOLUTE MAXIMUM RATINGS**

| Parameter           | Symbol           | Rating                                                              | Unit     |                        | Remarks         |
|---------------------|------------------|---------------------------------------------------------------------|----------|------------------------|-----------------|
| Supply voltage      | V <sub>DD</sub>  | -0.3 to +14                                                         | V        | Ta = 25°C              |                 |
|                     | VDDB             | -0.3 to +14                                                         | V        |                        |                 |
| Logic input voltage | V <sub>IN1</sub> | -0.3 to +5.5                                                        | ٧        | Ta = 25°C              |                 |
| R,G,B input voltage | V <sub>IN2</sub> | -4.0 to +4.0                                                        | <b>V</b> | V <sub>DD</sub> = 12 V |                 |
| BRTL input voltage  | V <sub>IN4</sub> | -0.3 to +1.5                                                        | >        |                        |                 |
| Storage temp.       | Тѕт              | -20 to + 60                                                         | °C       | -                      |                 |
| Operating temp.     | Тор              | 0 to 50                                                             | °C       | Module surface         | Note            |
| Humidity            | -                | ≤ 95% relative humidity                                             | ı        | Ta ≤ 40°C              | No condensation |
|                     | _                | ≤ 85% relative humidity                                             | ı        | 40 < Ta ≤ 50°C         |                 |
|                     | _                | ≤ (T <sub>A</sub> = 50°C, 85 % relative humidity) Absolute humidity | -        | Ta > 50°C              |                 |

Note Measured at the display area



# **ELECTRICAL CHARACTERISTICS**

Ta = 25°C

| Parameter                       | Symbol           | MIN.         | TYP. | MAX.           | Unit | Remarks                                                     |
|---------------------------------|------------------|--------------|------|----------------|------|-------------------------------------------------------------|
| Supply voltage                  | VddB             | 11.4         | 12.0 | 12.6           | V    | for backlight                                               |
|                                 | V <sub>DD</sub>  | 11.4         | 12.0 | 12.6           | V    | for logic and LCD driving                                   |
| Logic input Low voltage         | VIL              | 0            | _    | 0.8            | V    | Hsync/Csync, Vsync, UP, DOWN,                               |
| Logic input High voltage        | ViH              | 2.2          | ı    | 5.25           | ٧    | RESET, SEL, BRTSEL0, 1, BRT+,<br>BRT-, DDCCLK, DDCDAT, WPRT |
| Logic output Low voltage 1      | V <sub>OL1</sub> | _            | _    | 0.4            | V    | CNTCLK, CNTDAT, CNTSTB,                                     |
| Logic output High voltage 1     | Voн1             | 2.4          | -    | -              | V    | DDCDAT                                                      |
| Logic output Low current 1      | lol1             | _            | _    | 1              | mA   | CNTCLK, CNTDAT, CNTSTB                                      |
| Logic output High current 1     | <b>І</b> он1     | -1           | _    | _              | mA   |                                                             |
| Logic output High current 2     | Іон2             | _            | _    | 50             | mA   | STA1-STA8, ONSTAT, OFFSTAT,<br>VoH = 4.45 V                 |
| Logic output Low current 3      | Іогз             | _            | _    | 3              | mA   | DDCDAT                                                      |
| Logic output High current 3     | Іонз             | -1           | -    | -              | mA   |                                                             |
| Maximum amplitude (white-black) | Virgb            | 0<br>(black) | _    | 0.7<br>(white) | Vp-p | RGB input                                                   |
| DC input level (black)          | VIDCRGB          | -0.5         | -    | +2.5           | V    |                                                             |
| Supply current Note             | IddB             | _            | 710  | 900            | mA   | V <sub>DD</sub> B = 12.0 V<br>(MAX. Luminance)              |
|                                 | IDD              | _            | 750  | 1100           | mA   | V <sub>DD</sub> = 12.0 V                                    |
|                                 | IDDB             | -            | 1    | 10             | mA   | Power saving mode, VDDB = 12.0 V                            |
|                                 | loo              | _            | 60   | 300            | mA   | Power saving mode, V <sub>DD</sub> = 12.0 V                 |

Note Checkered flag pattern



#### SUPPLY VOLTAGE SEQUENCE

## (1) Power supply sequence

This module does not have the power supply sequence.

The supply voltage must not be applied while the control signals (SEL, UP, DOWN, RESET, BRT+ and BRT-) are connected to GND. Otherwise the module may cause malfunction.

## (2) Ripple of supply voltage

|                  | V <sub>DD</sub><br>(for logic and LCD driver) | V⊳bB<br>(for backlight) |
|------------------|-----------------------------------------------|-------------------------|
| Acceptable range | ≤ 100 mVp-p                                   | ≤ 200 mVp-p             |

**Remark** The acceptable range of ripple voltage includes spike noise.

## INTERFACE PIN CONNECTION

## (1) Interface signals, power supply

CN101

Part No. : MRF03-6R-SMT

Adaptable socket: MRF03-2 × 6P-1.27 (For cable type) or MRF03-6PR-SMT (For board to board type)

Supplier : HIROSE ELECTRIC CO., LTD. (coaxial type)

Remark A coaxial cable shield should be connected with GND.

| Pin No. | Symbol | Pin No. | Symbol      |
|---------|--------|---------|-------------|
| 1       | В      | 4       | Vsync       |
| 2       | G      | 5       | Hsync/Csync |
| 3       | R      | 6       | N.C. Note   |

Figure from socket view

1 2 · · · · · · 5 6

Note N.C. (No connection) should be open.

CN102

Part No. : IL-Z-15PL1-SMTY Adaptable socket : IL-Z-15S-S125C3

Supplier : Japan Aviation Electronics Industry Limited (JAE)

| Pin No. | Symbol | Pin No. | Symbol  |
|---------|--------|---------|---------|
| 1       | SEL    | 9       | GND     |
| 2       | UP     | 10      | BRT+    |
| 3       | DOWN   | 11      | BRT-    |
| 4       | RESET  | 12      | GND     |
| 5       | GND    | 13      | BRTSEL0 |
| 6       | CNTCLK | 14      | BRTSEL1 |
| 7       | CNTDAT | 15      | GND     |
| 8       | CNTSTB |         |         |

Figure from socket view

15 14 . . . . 2 1



CN103

Part No. : IL-Z-14PL1-SMTY Adaptable socket : IL-Z-14S-S125C3

Supplier : Japan Aviation Electronics Industry Limited (JAE)

| Pin No. | Symbol  | Pin No. | Symbol    |
|---------|---------|---------|-----------|
| 1       | GND     | 8       | STA4      |
| 2       | ONSTAT  | 9       | GND       |
| 3       | OFFSTAT | 10      | STA5      |
| 4       | GND     | 11      | STA6      |
| 5       | STA1    | 12      | STA7      |
| 6       | STA2    | 13      | N.C. Note |
| 7       | STA3    | 14      | GND       |

Figure from socket view

14 13 · · · 2 1

Note N.C. (No connection) should be open.

CN104

Part No. : IL-Z-8PL1-SMTY Adaptable socket : IL-Z-8S-S125C3

Supplier : Japan Aviation Electronics Industry Limited (JAE)

| Pin No. | Symbol          | Pin No. | Symbol |
|---------|-----------------|---------|--------|
| 1       | V <sub>DD</sub> | 5       | GND    |
| 2       | V <sub>DD</sub> | 6       | GND    |
| 3       | V <sub>DD</sub> | 7       | GND    |
| 4       | V <sub>DD</sub> | 8       | GND    |

Figure from socket view

8 7 . . . . . 2 1

CN105

Part No. : IL-Z-4PL1-SMTY Adaptable socket : IL-Z-4S-S125C3

Supplier : Japan Aviation Electronics Industry Limited (JAE)

| Pin No. | Symbol | Pin No. | Symbol |
|---------|--------|---------|--------|
| 1       | DDCCLK | 3       | WPRT   |
| 2       | DDCDAT | 4       | GND    |

Figure from socket view

4 3 2 1

CN107

Part No. : IL-Z-2PL1-SMTY Adaptable socket : IL-Z-2S-S125C3

Supplier : Japan Aviation Electronics Industry Limited (JAE)

| Pin No. | Symbol    | Pin No. | Symbol    |
|---------|-----------|---------|-----------|
| 1       | BRTH Note | 2       | BRTL Note |

Figure from socket view

2 1

**Note** When you do not use, these terminal should be open.



CN3

Part No. : IL-Z-11PL1-SMTY Adaptable socket : IL-Z-11S-S125C3

Supplier : Japan Aviation Electronics Industry Limited (JAE)

| Pin No. | Symbol | Pin No. | Symbol    |
|---------|--------|---------|-----------|
| 1       | VDDB   | 7       | N.C. Note |
| 2       | VDDB   | 8       | N.C. Note |
| 3       | VDDB   | 9       | N.C. Note |
| 4       | GNDB   | 10      | N.C. Note |
| 5       | GNDB   | 11      | N.C. Note |
| 6       | GNDB   |         |           |

Figure from socket view

11 10 · · · 2 1

Note N.C. (No connection) should be open.

# <Connector location>

## Rear view





# (2) Pin function

| Symbol          | I/O    | Logic                | Description                                                                                                                                                               |
|-----------------|--------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hsync/<br>Csync | Input  | Positive<br>Negative | Horizontal synchronous signal input or composite synchronous signal input (TTL level), Positive/Negative auto recognition                                                 |
| Vsync           | Input  | Positive<br>Negative | Vertical synchronous signal input (TTL level) Positive/Negative auto recognition                                                                                          |
| R               | Input  | -                    | Red video signal input (0.7 Vp-p, 75 Ω)                                                                                                                                   |
| G               | Input  | _                    | Green video signal input (0.7 Vp-p, 75 Ω)                                                                                                                                 |
| В               | Input  | _                    | Blue video signal input (0.7 Vp-p, 75 Ω)                                                                                                                                  |
| SEL             | Input  | Negative             | Control function select signal (TTL level) SEL is pulled up in the module. Detail of the functions are mentioned in CONTROL FUNCTIONS. High or open: SEL off, Low: SEL on |
| UP              | Input  | Negative             | Control signal (TTL level) The signal increases the value of the functions selected. UP is pulled up in tha module. High or open: UP off, Low: UP on                      |
| DOWN            | Input  | Negative             | Control signal (TTL level) The signal decreases the value of the functions selected. DOWN is pulled up in the module. High or open: DOWN off, Low: Down on                |
| RESET           | Input  | Negative             | Control signal (TTL level) The signal initializes the selected function. RESET is pulled up in the module. High or open: RESET off, Low: RESET on                         |
| BRT+            | Input  | Negative             | Control signal (TTL level) The signal increases the luminance value. BRT+ is pulled up in the module. High or open: BRT+ off, Low: BRT+ on                                |
| BRT-            | Input  | Negative             | Control signal (TTL level) The signal decreases the luminance value. BRT– is pulled up in the module. High or open: BRT– off, Low: BRT– on                                |
| BRTSEL0         | Input  | Negative             | Luminance control select signal (TTL level)                                                                                                                               |
| BRTSEL1         |        |                      | The signals determines how to control the luminance.  Detail of the functions are mentioned in <b>CONTROL FUNCTIONS</b> .                                                 |
| CNTCLK          | Output | Positive             | CLK for display control (TTL level) Detail of CNTCLK is mentioned in STATUS READ FUNCTIONS.                                                                               |
| CNTDAT          | Output | Positive             | Display control data (TTL level)  Detail of CNTDAT is mentioned in STATUS READ FUNCTIONS.                                                                                 |
| CNTSTB          | Output | Positive             | Latch pulse for display control (TTL level)  Detail of CNTSTB is mentioned in STATUS READ FUNCTIONS.                                                                      |
| ONSTAT          | Output | Positive             | Power status signal High: Normal operation, Low: Other status                                                                                                             |
| OFFSTAT         | Output | Positive             | Power status signal High: Power saving, Low: Other status                                                                                                                 |
| STA1            | Output | Positive             | Indicator for luminance control High: Luminance select, Low: Other status                                                                                                 |
| STA2            | Output | Positive             | Indicator for horizontal total count High: Horizontal total count select, Low: Other status                                                                               |



| Symbol          | I/O              | Logic    | Description                                                                           |
|-----------------|------------------|----------|---------------------------------------------------------------------------------------|
| STA3            | Output           | Positive | Indicator for CLK delay High: CLK delay select, Low: Other status                     |
| STA4            | Output           | Positive | Indicator for vertical position High: Vertical position select, Low: Other status     |
| STA5            | Output           | Positive | Indicator for horizontal position High: Horizontal position select, Low: Other status |
| STA6            | Output           | Positive | Indicator for initialization High: Reset select, Low: Other status                    |
| STA7            | Output           | Positive | Reserved                                                                              |
| DDCCLK          | Input            | Positive | CLK for DDC                                                                           |
| DDCDAT          | Input<br>/output | Positive | Data for DDC<br>Read/Write                                                            |
| WPRT            | Input            | Positive | Select signal for DDC High or open: Reading mode, Low: Writing mode                   |
| BRTH            | Input            | _        | Luminance control signal with variable resistor (TTL level)                           |
| BRTL            |                  |          | Detail of the control is mentioned in <b>CONTROL FUNCTIONS</b> .                      |
| V <sub>DD</sub> | _                | -        | Power supply for Logic and LCD driving +12 V (±5 %)                                   |
| VDDB            | _                | _        | Power supply for backlight. +12 V (±5 %)                                              |
| GND             | _                | -        | Ground for system.                                                                    |
| GNDB            | _                | -        | Ground for backlight.                                                                 |

**Remark** Frame ground, system ground and backlight ground are not connected into the module.

# (3) Equivalent circuit

| Symbol  | I/O    | Equivalent circuit                    |
|---------|--------|---------------------------------------|
| ONSTAT  | Output |                                       |
| OFFSTAT | Output | Output                                |
| STA1    | Output |                                       |
| STA2    | Output | <del></del>                           |
| STA3    | Output |                                       |
| STA4    | Output | 20111                                 |
| STA5    | Output | └────○ Output                         |
| STA6    | Output | Product: Rohm DTC143ZUA or equivalent |
| STA7    | Output |                                       |



## <Recommendation circuit diagram>



Remark LED1: Normal operation, LED2: Power saving, LED3: Luminance select,

LED4: Horizontal total count select, LED5: CLK delay select, LED6: Vertical position select,

LED7: Horizontal position select, LED8: Reset select

#### INPUT SYNCHRONOUS SIGNAL

This module can recognize the synchronous signals automatically as follows.

| Auto recognition mode                           | Synchron    | out<br>ous signal<br>and 5 pins) | Output<br>STAT signal<br>(CN103: 2 and 3 pins) |          |  |
|-------------------------------------------------|-------------|----------------------------------|------------------------------------------------|----------|--|
|                                                 | Hsync/Csync | Vsync                            | ON STAT                                        | OFF STAT |  |
| Separate synchronous signal mode (Hsync, Vsync) | Input       | Input                            | Н                                              | L        |  |
| Composite synchronous signal mode               | Input       | No input                         | Н                                              | L        |  |
| Power save mode <b>Note</b>                     | No input    | No input                         | L                                              | Н        |  |

**Note** Power save mode corresponds to VESA<sup>™</sup>, DPMS<sup>™</sup>.

**Remark** All trademarks used within this document are the property of their respective owners. VESA, DDC, DPMS, and EDID are trademarks of the Video Electronics Standard Association.



#### **CONTROL FUNCTIONS**

This module needs to adjust the next 4 items according to the using condition, environment temperature, and the input signal timing etc.

- Luminance: This function controls luminance.
- Horizontal total count:

This function controls the horizontal total count. If the display is un-uniformity, should adjust this function using the display with the vertical stripe pattern (white line and black line).

- CLK delay: CLK delay should be adjusted when the contour of character fails.
- · Display position (Horizontal and vertical):

This function controls horizontal and vertical display position. The display position should be adjusted in the center of the screen.

#### (1) Luminance control

| BRTSEL0 | BRTSEL1 | Function                                                                                    |
|---------|---------|---------------------------------------------------------------------------------------------|
| L       | L       | Luminance can be controlled by BRT+ or BRT- signal.                                         |
| L       | Н       | Luminance is selected by SEL signal.  And luminance can be controlled by UP or DOWN signal. |
| Н       | L       | Luminance can be controlled by UP or DOWN signal without selecting SEL.                     |
| Н       | Н       | The variable resistor should connect to CN107. Note                                         |

**Note** The variable resistor for luminance control should be 10  $k\Omega$  type, and zero point of the resistor correspond to the minimum of luminance.



Mating variable resistor: 10 k $\Omega$  ±5%, B curve

**Remark** Above settings should be done before the power switches on.

#### (2) Flow chart of control function

Each selected value is memorized into LCD memory after SEL signal input or time out. The memorized value are not affected even if a selected mode is changed another one or power is turned off. But the selected value is not memorized in case that a selected mode is changed another one before time out or power is turned off before time out.

This function does not work in the power save mode.

- If the input period of a signal is short, LCD memory may not accept the selected signal.
- The value of selected input signals (UP, DOWN, BRT+, BRT-) is continuously incremented if the input signal is held more than approx. one second.
- Each RESET signal initializes only the memorized input signal. RESET signal in All reset mode (STA6 = High) initializes all memorized input signal. RESET signal should be hold more than approx. two seconds.
- No input signals more than five seconds shall be regarded "Time out".
- STA signals which do not mention should set STA = Low up.



## <Flow Chart 1>

Flow chart of control way for BRT+ and BRT-





#### <Flow chart 2>

Flow chart of control way for SEL, UP, DOWN and RESET





Note Refer to <Flow chart 1>.



#### **DDC FUNCTION**

The usage of this function is based on VESA<sup>™</sup>, DDC<sup>™</sup> and EDID<sup>™</sup>.

• Writing mode: WPRT = Low

• Reading mode: WPRT = High or Open

**Remark** All trademarks used within this document are the property of their respective owners. VESA, DDC, DPMS, and EDID are trademarks of the Video Electronics Standard Association.

Please write data into necessary addresses in advance, when you use this function. Data "55H" is set in the address "00H" when the module is shipped. The input equivalent circuit diagram is as follows.



**Note** In the case of CS signal input, use Vsync that generated inside a module.

## STATUS READ FUNCTIONS

This LCD module can be monitored serial data of following functions (See CNTDAT COMPOSITION)

(1) Expansion mode : See table 1 and EXPANSION FUNCTION

(2) Display position control (Vertical) : See table 2
(3) Display position control (Horizontal): See table 5
(4) CLK delay control : See table 3
(5) CLK fall/rise synchronous change : See table 4
(6) CLK counts of horizontal period : See table 6
(7) CLK frequency range : See table 7



## SERIAL COMMUNICATION TIMING AND WAVEFORM

This LCD module can be read the following status data.

# **Serial Communication Timing**



| Parameter         | Symbol | MIN. | MAX. | Unit | Remark       |
|-------------------|--------|------|------|------|--------------|
| CLK pulse-width   | twck   | 350  | -    | ns   | CNTCLK       |
| CLK frequency     | fclk   | -    | 1.25 | MHz  |              |
| DATA set-up-time  | tdst   | 50   | -    | ns   | CNTDAT       |
| DATA hold-time    | tdhl   | 350  | -    | ns   | (C = 100 pF) |
| Latch pulse-width | twlp   | 8    | -    | μs   | CNTSTB       |
| Latch set-up time | tlst   | 1.2  | _    | μs   |              |
| Rise/fall time    | tr, tf | -    | 50   | ns   | CNT xxx      |

## **Serial Communication Waveform**





# **CNTDAT COMPOSITION**

| DATA | DATA name | Function                                    | Remark       |
|------|-----------|---------------------------------------------|--------------|
| D0   | VEX3      | Expansion mode                              | See table 1. |
| D1   | VEX2      | Expansion mode                              |              |
| D2   | VEX1      | Expansion mode                              |              |
| D3   | VEX0      | Expansion mode                              |              |
| D4   | VD10      | Display position control (Vertical) (MSB)   | See table 2. |
| D5   | VD9       | Display position control (Vertical)         |              |
| D6   | VD8       | Display position control (Vertical)         |              |
| D7   | VD7       | Display position control (Vertical)         |              |
| D8   | VD6       | Display position control (Vertical)         |              |
| D9   | VD5       | Display position control (Vertical)         |              |
| D10  | VD4       | Display position control (Vertical)         |              |
| D11  | VD3       | Display position control (Vertical)         |              |
| D12  | VD2       | Display position control (Vertical)         |              |
| D13  | VD1       | Display position control (Vertical)         |              |
| D14  | VD0       | Display position control (Vertical) (LSB)   |              |
| D15  | DELAY6    | CLK delay control (MSB)                     | See table 3. |
| D16  | DELAY5    | CLK delay control                           |              |
| D17  | DELAY4    | CLK delay control                           |              |
| D18  | DELAY3    | CLK delay control                           |              |
| D19  | DELAY2    | CLK delay control                           |              |
| D20  | DELAY1    | CLK delay control                           |              |
| D21  | DELAY0    | CLK delay control (LSB)                     |              |
| D22  | CKS       | CLK fall/rise synchronous charge            | See table 4. |
| D23  | HD8       | Display position control (Horizontal) (MSB) | See table 5. |
| D24  | HD7       | Display position control (Horizontal)       |              |
| D25  | HD6       | Display position control (Horizontal)       |              |
| D26  | HD5       | Display position control (Horizontal)       |              |
| D27  | HD4       | Display position control (Horizontal)       |              |
| D28  | HD3       | Display position control (Horizontal)       |              |
| D29  | HD2       | Display position control (Horizontal)       |              |
| D30  | HD1       | Display position control (Horizontal)       |              |
| D31  | HD0       | Display position control (Horizontal) (LSB) |              |
| D32  | HSE10     | CLK counts of horizontal period (MSB)       | See table 6. |
| D33  | HSE9      | CLK counts of horizontal period             |              |
| D34  | HSE8      | CLK counts of horizontal period             |              |
| D35  | HSE7      | CLK counts of horizontal period             |              |
| D36  | HSE6      | CLK counts of horizontal period             |              |
| D37  | HSE5      | CLK counts of horizontal period             |              |
| D38  | HSE4      | CLK counts of horizontal period             |              |
| D39  | HSE3      | CLK counts of horizontal period             |              |
| D40  | HSE2      | CLK counts of horizontal period             |              |
| D41  | HSE1      | CLK counts of horizontal period             |              |
| D42  | HSE0      | CLK counts of horizontal period (LSB)       | 2            |
| D43  | MOD1      | CLK frequency range                         | See table 7. |
| D44  | MOD0      | CLK frequency range                         |              |

Table 1. Expansion mode (VEX3 to VEX0: 4 bits)

| VEX3 | VEX2 | VEX1 | VEX0 | Vertical magnification | Display mode       | Display image                             |
|------|------|------|------|------------------------|--------------------|-------------------------------------------|
| 0    | 0    | 0    | 0    | 1                      | XGA                | Standard <b>Note</b>                      |
| 0    | 0    | 0    | 1    | 1.25                   | SVGA               | See Expansion Function (3) Display Image. |
| 0    | 0    | 1    | 0    | 1.6                    | PC98, VGA, VGAtext |                                           |
| 0    | 0    | 1    | 1    | -                      | Prohibit           |                                           |
| 0    | 1    | 0    | 0    | -                      | Prohibit           |                                           |
| 0    | 1    | 0    | 1    | -                      | Prohibit           |                                           |
| 0    | 1    | 1    | 0    | -                      | Prohibit           |                                           |
| 0    | 1    | 1    | 1    | -                      | Prohibit           |                                           |
| 1    | 0    | 0    | 0    | -                      | Prohibit           |                                           |
| 1    | 0    | 0    | 1    | 1.2                    | 832 × 624 (MAC)    |                                           |
| 1    | 0    | 1    | 0    | -                      | Prohibit           |                                           |
| 1    | 0    | 1    | 1    | -                      | Prohibit           |                                           |
| 1    | 1    | 0    | 0    | _                      | Prohibit           |                                           |
| 1    | 1    | 0    | 1    | -                      | Prohibit           |                                           |
| 1    | 1    | 1    | 0    | _                      | Prohibit           |                                           |
| 1    | 1    | 1    | 1    | _                      | Prohibit           |                                           |

**Note** The number of horizontal line from tail of Vsync to head of Video signal.

Table 2. Display position control (Vertical) (VD10 to VD0: 11 bits)

| VD10 | VD9 | VD8 | VD7 | VD6 | VD5 | VD4 | VD3 | VD2 | VD1 | VD0 | Vertical position [H] Note 1 |
|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------------------|
| 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Prohibit                     |
| 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Prohibit                     |
| 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | Prohibit                     |
| 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   | Prohibit                     |
| 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 4                            |
| 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 1   | 5                            |
| •    | •   | •   | •   | •   | •   | •   | •   | •   | •   | •   | •                            |
| •    | •   | •   | •   | •   | •   | •   | •   | •   | •   | •   | •                            |
| •    | •   | •   | •   | •   | •   | •   | •   | •   | •   | •   | •                            |
| 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 1   | 2045                         |
| 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 2046                         |
| 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 2047 Note 2                  |

Notes 1. The number of horizontal line from tail of Vsync to head of Video signal.

2. The maximum number is based on horizontal line count of the display mode.



Table 3. CLK delay control (DELAY6 to DELAY0: 7 bits)

| DELAY [60] | Delay Note | Unit |
|------------|------------|------|
| 00H        | 7.0        | ns   |
| 01H        | 7.6        | ns   |
| 02H        | 8.2        | ns   |
| 03H        | 8.8        | ns   |
| 04H        | 9.4        | ns   |
| 05H        | 10.0       | ns   |
| 06H        | 10.5       | ns   |
| 07H        | 11.2       | ns   |
| 08H        | 11.8       | ns   |
| 09H        | 12.4       | ns   |
| 0AH        | 13.0       | ns   |
| 0BH        | 13.7       | ns   |
| 0CH        | 14.2       | ns   |
| 0DH        | 14.8       | ns   |
| 0EH        | 15.3       | ns   |
| 0FH        | 15.9       | ns   |
| 10H        | 16.6       | ns   |
| 11H        | 17.2       | ns   |
| 12H        | 17.8       | ns   |
| 13H        | 18.4       | ns   |
| 14H        | 18.9       | ns   |
| 15H        | 19.5       | ns   |
| 16H        | 20.1       | ns   |
| 17H        | 20.7       | ns   |
| 18H        | 21.4       | ns   |
| 19H        | 22.0       | ns   |
| 1AH        | 22.6       | ns   |
| 1BH        | 23.2       | ns   |
| 1CH        | 23.8       | ns   |
| 1DH        | 24.4       | ns   |
| 1EH        | 24.9       | ns   |
| 1FH        | 25.6       | ns   |
| 20H        | 26.3       | ns   |
| 21H        | 26.9       | ns   |
| 22H        | 27.4       | ns   |
| 23H        | 28.1       | ns   |
| 24H        | 28.5       | ns   |
| 25H        | 29.1       | ns   |
| 26H        | 29.7       | ns   |
| 27H        | 30.3       | ns   |
| 28H        | 31.0       | ns   |
| 29H        | 31.6       | ns   |
| 2AH        | 32.2       | ns   |

| DELAY [60] | Delay Note | Unit     |
|------------|------------|----------|
| 2BH        | 32.8       | ns       |
| 2CH        | 33.3       | ns       |
| 2DH        | 33.9       | ns       |
| 2EH        | 33.4       |          |
| 2FH        | 35.1       | ns<br>ns |
| 30H        | 35.6       |          |
|            |            | ns       |
| 31H        | 36.1       | ns       |
| 32H        | 36.8       | ns       |
| 33H        | 37.5       | ns       |
| 34H        | 37.9       | ns       |
| 35H        | 38.5       | ns       |
| 36H        | 39.1       | ns       |
| 37H        | 39.7       | ns       |
| 38H        | 40.4       | ns       |
| 39H        | 41.0       | ns       |
| 3AH        | 41.5       | ns       |
| 3BH        | 42.1       | ns       |
| 3CH        | 42.6       | ns       |
| 3DH        | 43.2       | ns       |
| 3EH        | 43.8       | ns       |
| 3FH        | 44.4       | ns       |
| 40H        | 45.0       | ns       |
| 41H        | 45.6       | ns       |
| 42H        | 46.2       | ns       |
| 43H        | 46.8       | ns       |
| 44H        | 47.3       | ns       |
| 45H        | 47.8       | ns       |
| 46H        | 48.4       | ns       |
| 47H        | 49.0       | ns       |
| 48H        | 49.6       | ns       |
| 49H        | 50.2       | ns       |
| 4AH        | 50.8       | ns       |
| 4BH        | 51.4       | ns       |
| 4CH        | 51.9       | ns       |
| 4DH        | 52.6       | ns       |
| 4EH        | 53.1       | ns       |
| 4FH        | 53.7       | ns       |
| 50H        | 54.5       | ns       |
| 51H        | 55.0       | ns       |
| 52H        | 55.6       | ns       |
| 53H        | 56.3       | ns       |
| 54H        | 56.8       | ns       |
| 55H        | 57.4       | ns       |
| 0011       | 57.7       | 110      |

| DELAY [60] | Delay <b>Note</b> | Unit |
|------------|-------------------|------|
| 56H        | 57.9              | ns   |
| 57H        | 58.5              | ns   |
| 58H        | 59.2              | ns   |
| 59H        | 59.8              | ns   |
| 5AH        | 60.4              | ns   |
| 5BH        | 61.1              | ns   |
| 5CH        | 61.6              | ns   |
| 5DH        | 62.2              | ns   |
| 5EH        | 62.7              | ns   |
| 5FH        | 63.3              | ns   |
| 60H        | 64.0              | ns   |
| 61H        | 64.7              | ns   |
| 62H        | 65.3              | ns   |
| 63H        | 66.0              | ns   |
| 64H        | 66.5              | ns   |
| 65H        | 67.1              | ns   |
| 66H        | 67.7              | ns   |
| 67H        | 68.3              | ns   |
| 68H        | 68.9              | ns   |
| 69H        | 69.5              | ns   |
| 6AH        | 70.1              | ns   |
| 6BH        | 70.7              | ns   |
| 6CH        | 71.2              | ns   |
| 6DH        | 71.9              | ns   |
| 6EH        | 72.4              | ns   |
| 6FH        | 73.1              | ns   |
| 70H        | 73.6              | ns   |
| 71H        | 74.2              | ns   |
| 72H        | 74.8              | ns   |
| 73H        | 75.4              | ns   |
| 74H        | 75.9              | ns   |
| 75H        | 76.5              | ns   |
| 76H        | 77.0              | ns   |
| 77H        | 77.7              | ns   |
| 78H        | 78.3              | ns   |
| 79H        | 79.0              | ns   |
| 7AH        | 79.6              | ns   |
| 7BH        | 80.2              | ns   |
| 7CH        | 80.8              | ns   |
| 7DH        | 81.4              | ns   |
| 7EH        | 81.9              | ns   |
| 7FH        | 82.5              | ns   |
|            |                   |      |

**Note** This delay value is typical value at  $T_a = 25$ °C. And the value varies by the ambient temperature and the module itself.

Please set up a preferable display position. See the following references.

<1> Variation of CLK delay by temperature drift (for reference). The temperature constant of CLK delay is 0.2 %/°C.

#### Calculated example:

In case of delay time is 20 ns at Ta = 25°C;

- (a) In case  $T_a$  rising to  $50^{\circ}$ C. Increase of delay time  $\rightarrow$  ( $50^{\circ}$ C -  $25^{\circ}$ C)  $\times$  0.002  $\times$  20 ns = 1 ns So, the total delay time is 21 ns at  $T_a$  =  $50^{\circ}$ C.
- (b) In case T<sub>a</sub> falling to 0°C. Decrease of delay time  $\rightarrow$  (0°C 25°C)  $\times$  0.002  $\times$  20 ns = -1 ns So, the total delay time is 19 ns at T<sub>a</sub> = 0°C.
- <2> Variation of CLK delay time against each LCD module (for reference). -10.5 % to +14.4 %

|                                          | MOD setting |     |     |     |  |
|------------------------------------------|-------------|-----|-----|-----|--|
|                                          | 0,0         | 0,1 | 1,0 | 1,1 |  |
| The upper limit of CLK delay: DELAY [60] | Prohibit    | 59H | 6BH | 7FH |  |

Table 4. Clock fall/rise synchronous change



Table 5. Display position control (Horizontal) (HD8 to HD0: 9 bits)

| HD8 | HD7 | HD6 | HD5 | HD4 | HD3 | HD2 | HD1 | HD0 | Horizontal position [CLK] Note |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Prohibit                       |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Prohibit                       |
| •   | •   | •   | •   | •   | •   | •   | •   | •   | •                              |
| •   | •   | •   | •   | •   | •   | •   | •   | •   | •                              |
| 0   | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | Prohibit                       |
| 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 64                             |
| 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 65                             |
| •   | •   | •   | •   | •   | •   | •   | •   | •   | •                              |
| •   | •   | •   | •   | •   | •   | •   | •   | •   | •                              |
| 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 1   | 509                            |
| 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 510                            |
| 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 511                            |

**Note** The number of dot clock from tail of Hsync to head of Video signal.

Table 6. CLK counts of horizontal period (HSE10 to HSE0: 11 bits)

| HSE10 | HSE 9 | HSE 8 | HSE 7 | HSE 6 | HSE 5 | HSE 4 | HSE 3 | HSE 2 | HSE 1 | HSE 0 | CLK count <b>Note</b> |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------|
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0                     |
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1                     |
| •     | •     | •     | •     | •     | •     | •     | •     | •     | •     | •     | •                     |
| •     | •     | •     | •     | •     | •     | •     | •     | •     | •     | •     | •                     |
| •     | •     | •     | •     | •     | •     | •     | •     | •     | •     | •     | •                     |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 0     | 1     | 2045                  |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 0     | 2046                  |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 2047                  |

**Note** The number of CLK between Hsync signals.

In the case of the setting value and the actual input signal differ, it becomes the cause of a wrong action.

Table 7. CLK frequency range (MOD1 to MOD0: 2 bits)

| MOD1 | MOD0 | CLK frequency [MHz] |
|------|------|---------------------|
| 0    | 0    | Prohibit            |
| 0    | 1    | 65 to 79            |
| 1    | 0    | 50 to 65            |
| 1    | 1    | 20 to 50            |

## **EXPANSION FUNCTION**

## (1) Expansion mode

Expansion mode is a function to expand screen. For example, VGA signal has  $640 \times 480$  pixels. But, if the display data can be expanded to 1.6 times vertically and horizontally, VGA screen image can be displayed fully on the screen of XGA resolution.

This LCD module has this function mentioned in the followings.

Please adopt this mode after evaluating display quality, because the appearance in the expansion mode is happened to become bad in some cases.

The followings show the display magnifications in each mode.

| logut dioploy | Number of pivole | Magnification        |                        |  |  |  |
|---------------|------------------|----------------------|------------------------|--|--|--|
| Input display | Number of pixels | Vertical <b>Note</b> | Horizontal <b>Note</b> |  |  |  |
| XGA           | 1024 × 768       | 1                    | 1                      |  |  |  |
| SVGA          | 800 × 600        | 1.25                 | 1.25                   |  |  |  |
| VGA           | 640 × 480        | 1.6                  | 1.6                    |  |  |  |
| VGA text      | 720 × 400        | 1.6                  | 1.42                   |  |  |  |
| PC9801        | 640 × 400        | 1.6                  | 1.6                    |  |  |  |
| MAC           | 832 × 624        | 1.2                  | 1.2                    |  |  |  |

Note The horizontal magnification multiples the input clock (CLK).

Input CLK = system CLK  $\times$  horizontal magnification.

**Example** In case of XGA and VGA, CLK frequency can be decided as follows.

XGA: (system CLK (65 MHz))  $\times$  1.0 = 65 MHz.

VGA: (system CLK (25.175 MHz))  $\times$  1.6 = 40.28 MHz.



# (2) Auto recognition data

|                            | Input signal                    |                                      |                                   |                         |                         |                        |                              |                    |                       |                       |                      |                          |                    |
|----------------------------|---------------------------------|--------------------------------------|-----------------------------------|-------------------------|-------------------------|------------------------|------------------------------|--------------------|-----------------------|-----------------------|----------------------|--------------------------|--------------------|
|                            |                                 |                                      |                                   | Horizontal              |                         |                        |                              |                    | Vertical              |                       |                      |                          |                    |
| Mode                       | System<br>CLK<br>[MHz]          | CLK Hsync                            | ,                                 | Front<br>Porch<br>[CLK] | Pulse<br>width<br>[CLK] | Back<br>porch<br>[CLK] | Count<br>num.<br>[CLK]       | P/N<br><b>Note</b> | Front<br>porch<br>[H] | Pulse<br>width<br>[H] | Back<br>porch<br>[H] | Count<br>num.<br>[H]     | P/N<br><b>Note</b> |
| XGA<br>(1024 ×<br>768)     | 65<br>75<br>78.75               | 48.363<br>56.476<br>60.023           | 60.004<br>70.069<br>75.029        | 24<br>24<br>16          | 136<br>136<br>96        | 160<br>144<br>176      | 1344<br>1328<br>1312         | N<br>N<br>N        | 3<br>3<br>1           | 6<br>6<br>3           | 29<br>29<br>28       | 806<br>806<br>800        | N<br>N<br>N        |
| MAC<br>(832 ×<br>624)      | 57.283                          | 49.725                               | 74.5                              | 32                      | 64                      | 224                    | 1152                         | N                  | 1                     | 3                     | 39                   | 667                      | N                  |
| SVGA<br>(800 ×<br>600)     | 36<br>40<br>50<br>49.5          | 35.156<br>37.879<br>48.077<br>46.875 | 56.25<br>60.317<br>72.188<br>75.0 | 24<br>40<br>56<br>16    | 72<br>128<br>120<br>80  | 128<br>88<br>44<br>160 | 1024<br>1056<br>1040<br>1056 | P<br>P<br>P        | 1<br>1<br>37<br>1     | 2<br>4<br>6<br>3      | 22<br>23<br>23<br>21 | 625<br>628<br>666<br>625 | P<br>P<br>P        |
| VGA<br>(640 ×<br>480)      | 25.175<br>31.5<br>31.5<br>30.24 | 31.469<br>37.861<br>37.5<br>35.0     | 59.94<br>72.809<br>75.0<br>66.667 | 16<br>24<br>16<br>64    | 96<br>40<br>64<br>64    | 48<br>128<br>120<br>96 | 800<br>832<br>840<br>864     | N<br>N<br>N        | 10<br>9<br>1<br>3     | 2<br>3<br>3<br>3      | 33<br>28<br>16<br>39 | 525<br>520<br>500<br>525 | N<br>N<br>N        |
| VGA-text<br>(720 ×<br>400) | 28.322<br>35.5                  | 31.469<br>37.927                     | 70.087<br>85.039                  | 27<br>36                | 108<br>36               | 45<br>144              | 900<br>936                   | N<br>N             | 12<br>1               | 2                     | 35<br>42             | 449<br>446               | P<br>P             |
| PC9801<br>(640 ×<br>400)   | 21.053                          | 24.827                               | 56.424                            | 64                      | 96                      | 48                     | 848                          | N                  | 7                     | 8                     | 25                   | 440                      | N                  |

Cautions 1. Horizontal and vertical display position should be adjusted properly.

- 2. Mistaken or other input signal cause malfunctions.
- 3. Any noises on RGB signals may cause the noise on the screen.
- 4. Even if the above timings are inputted the module correctly, any noises on Hsync and Vsync may cause un-uniformity display.

**Note** P/N is logic polarity of input synchronous signal.

"P": The logic is positive., "N": The logic is negative.



## (3) Display Image

## 1. SVGA mode (800 × 600)



## 2. VGA mode (640 × 480)

Horizontal: × 1.6 (1,024 pixels) Vertical : × 1.6 (768 pixels)

## 3. PC9801 mode (640 × 400)



## 4. VGA text mode (720 × 400)



# 5. $832 \times 624$ MAC mode (832 × 624)





# INPUT SIGNAL TIMING

# (1) XGA Mode (Standard)

|       | Name                       | Symbol | MIN.      | TYP.          | MAX.      | Unit    | Remark            |
|-------|----------------------------|--------|-----------|---------------|-----------|---------|-------------------|
| Hsync | Period                     | th     | 20.47     | 20.677        | 22.33     | μs      | 48.363 kHz (TYP.) |
|       | Display                    | thd    | -         | 15.754        | -         | μs      |                   |
|       | Front-porch                | thf    | -         | 0.369         | -         | μs      |                   |
|       | Pulse-width                | thp    | -         | 2.092         | 6.2       | μs      |                   |
|       | Back-porch                 | thb    | 1.0       | 2.462         | -         | μs      |                   |
|       | Pulse-width<br>+Back-porch | thbp   | 1.8       | _             | _         | μs      |                   |
|       | Rise/Fall                  | thrf   | -         | -             | 10        | ns      |                   |
| Vsync | Period                     | tv     | 14.5<br>– | 16.665<br>806 | 18.5<br>– | ms<br>H | 60.004 Hz (TYP.)  |
|       | Display                    | tvd    | -<br>-    | 15.880<br>768 | -<br>-    | μs<br>H |                   |
|       | Front-porch                | tvf    | -<br>1    | 62.031<br>3   | -         | μs<br>H |                   |
|       | Pulse-width                | tvp    | -<br>2    | 124.06<br>6   | 409<br>-  | μs<br>H |                   |
|       | Back-porch                 | tvb    | -<br>5    | 599.63<br>29  |           | μs<br>H |                   |





## INPUT SIGNAL AND DISPLAY POSITION

## (1) XGA Standard Timing

#### **Pixels**

| D (0, 0)   | D (0, 1)   | D (0, 2)   | ••• | ••• | D (0, 1023)   |
|------------|------------|------------|-----|-----|---------------|
| D (1, 0)   | D (1, 1)   | D (1, 2)   | ••• |     | D (1, 1023)   |
| D (2, 0)   | D (2, 1)   | D (2, 2)   | ••• |     | D (2, 1023)   |
| •          | •          | •          | •   |     | •             |
| •          | •          | •          | •   |     | •             |
| •          | •          | •          | •   |     | •             |
| •          | •          | •          | •   |     | •             |
| D (767, 0) | D (767, 1) | D (767, 2) | ••• |     | D (767, 1023) |



Remark tda should be more than 4 ns.



## **OPTICAL CHARACTERISTICS**

 $T_a = 25$ °C,  $V_{DD} = 12 V$ ,  $V_{DD}B = 12 V$ 

| Parameter S                          |                      | Symbol | Condition                                   | MIN. | TYP.         | MAX. | Unit  |
|--------------------------------------|----------------------|--------|---------------------------------------------|------|--------------|------|-------|
| Luminanc                             | е                    | LVMAX  | White                                       | 150  | 200          | _    | cd/m² |
| Contrast r                           | atio                 | CR     | White/Black, at center                      | 100  | 150          | -    | -     |
| Viewing                              | Horizontal           | θX+    | CR > 10, $\theta$ Y = $\pm$ 0°, White/Black | 30   | 50           | -    | deg.  |
| angle                                |                      | θX-    | CR > 10, $\theta$ Y = $\pm$ 0°, White/Black | 30   | 50           | _    | deg.  |
|                                      |                      | θY+    | CR > 10, $\theta$ X = $\pm$ 0° White/Black  | 10   | 15           | -    | deg.  |
|                                      |                      | θY-    | CR > 10, $\theta$ X = $\pm$ 0° White/Black  | 20   | 30           | -    | deg.  |
| Color gam                            | Color gamut          |        | at center, to NTSC                          | 35   | -            | -    | %     |
| Response                             | time                 | ton    | White to Black                              | -    | 15           | -    | ms    |
|                                      |                      | toff   | Black to White                              | -    | 18           | _    |       |
| Luminanc                             | Luminance uniformity |        | Maximum luminance                           | -    | -            | 1.30 | _     |
|                                      |                      |        | Minimum luminance, White Refer to Remark 5. |      |              |      |       |
| Luminance control range by BRTH/BRTL |                      | -      | Maximum luminance: 100 %                    | -    | 30 to<br>100 | _    | %     |

**Remarks 1.** The contrast ratio is calculated by using the following formula.

Contrast ratio (CR) = 
$$\frac{\text{Luminance with all pixels in white}}{\text{Luminance with all pixels in black}}$$

The Luminance is measured in darkroom.

2. Definitions of viewing angle are as follows.



**3.** The luminance is measured after 20 minutes from the module works, with all pixels in white. Typical value is measured after luminance saturation.



4. Definition of response time is as follows.

Photo-detector output signal is measured when the luminance changes "white" to "black". Response time is the time between 100 % and 10 % of the photo-detector output amplitude.



5. The luminance is measured at near the five points shown below.





## **RELIABILITY TEST**

| Test item                                   | Test condition                                                                                                                    |
|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| High temperature/humidity operation Note 1  | 50 ± 2°C, 85% relative humidity<br>240 hours<br>Display data is black.                                                            |
| Heat cycle (operation) Note 1               | <1> 0°C ± 3°C ··· 1 hour  55°C ± 3°C ··· 1 hour  <2> 50 cycles, 4 hours/cycle  <3> Display data is black.                         |
| Thermal shock (non-operation) Note 1        | <1> -20°C ± 3°C ··· 30 minutes<br>60°C ± 3°C ··· 30 minutes<br><2> 100 cycles<br><3> Temperature transition time within 5 minutes |
| Vibration (non-operation) Notes 1, 2        | <1> 5 - 100 Hz, 2G 1 minute/cycle X, Y, Z direction <2> 50 times each direction                                                   |
| Mechanical shock (non-operation) Notes 1, 2 | <1> 55 G, 11 ms<br>X, Y, Z direction<br><2> 3 times each direction                                                                |
| ESD (operation) Notes 1, 3                  | 150 pF, 150 $\Omega$ , ±10 kV 9 places on a panel 10 times each place at one-second intervals                                     |
| Dust (operation) Note 1                     | 15 kinds of dust (JIS Z 8901)<br>Hourly 15 seconds stir, 8 times repeat                                                           |

**Notes 1.** Display function is checked by the same condition as LCD module out-going inspection.

- 2. Physical damage.
- **3.** Discharge points "●" are shown in the figure.





#### **GENERAL CAUTIONS**

Next figures and sentence are very important. Please understand these contents as follows.



This figure is a mark that you will get hurt and/or the module will have damages when you make a mistake to operate.



This figure is a mark that you will get an electric shock when you make a mistake to operate.



This figure is a mark that you will get hurt when you make a mistake to operate



CAUTION



Do not touch an inverter, on which is stuck a caution label, while the LCD module is under the operation, because of dangerous high voltage.

- (1) Caution when taking out the module
  - a) Pick the pouch only, in taking out module from a carrier box.
- (2) Cautions for handling the module
  - a) As the electrostatic discharges may break the LCD module, handle the LCD module with care against electrostatic discharges.
  - b) As the LCD panel and backlight element are made from fragile glass material, impulse and pressure to the LCD module should be avoided.
  - c) As the surface of polarizer is very soft and easily scratched, use a soft dry cloth without chemicals for cleaning.
  - d) Do not pull the interface connectors in or out while the LCD module is operating.
  - e) Put the module display side down on a horizontal plane.
  - f) Handle connectors and cables with care.
  - g) When the module is operating, do not lose CLK, Hsync or Vsync signal. If any one of these signals is lost, the LCD panel would be damaged.
  - h) The torque to mounting screw should never exceed 0.392 N·m (4 kgf·cm).
- (3) Cautions for the atmosphere
  - a) Dew drop atmosphere should be avoided.
  - b) Do not store and/or operate the LCD module in a high temperature and/or high humidity atmosphere. Storage in an electro-conductive polymer packing pouch and under relatively low temperature atmosphere is recommended.
  - c) This module uses cold cathod fluorescent lamps. Therefore, the life time of lamps becomes short conspicuously at low temperature.
  - d) Do not operate the LCD module in a high magnetic field.
- (4) Caution for the module characteristics
  - a) Do not apply fixed pattern data signal for a long time to the LCD module. It may cause image sticking.
     Please use screen savers if the display pattern is fixed more than one hour.

## (5) Other cautions

- a) Do not disassemble and/or reassemble LCD module.
- b) Do not readjust variable resistors etc.
- c) When returning the module for repair or etc, please pack the module not to be broken. We recommend to the original shipping packages.

Liquid Crystal Display has the following specific characteristics. There are not defects or malfunctions.

- The display condition of LCD module may be affected by the ambient temperature.
- The LCD module uses cold cathode tube for backlighting. Optical characteristics, like luminance or uniformity, will change during time.
- Uneven brightness and/or small spots may be noticed depending on different display patterns.



# **OUTLINE DRAWING: Front View (Unit: mm)**



**Remark** The torque to mounting screw should never exceed  $0.392 \cdot \text{Nm} \ (4 \ \text{kgf} \cdot \text{cm})$ .

# **OUTLINE DRAWING: Rear View (Unit: mm)**



**Remark** The torque to mounting screw should never exceed 0.392  $\cdot$  Nm (4 kgf  $\cdot$  cm).

[MEMO]



[MEMO]

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents. Copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its Electronic Components, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC Electronic Components, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots

Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.