# **Formulas**

#### 1. M1

Performance = 
$$\frac{1}{\text{execution time}}$$

Execution Time =  $IC \times CPI \times T$ 

$$\text{Speedup} = \frac{\text{Perf}_A}{\text{Perf}_B} = \frac{\text{Time}_B}{\text{Time}_A} = \frac{T_{\text{original}}}{T_{\text{enhanced}}} = \frac{1}{(1-E)+E/S}$$

- ullet E is the fraction of the process that got speed up by a factor of S
- ullet Speedup $_{\max} = rac{T_s + n imes T_p}{T_s + T_p}$  for Gustafson's Law

Dynamic Power  $P_{dyn} = ACV^2 f$ 

C: total load capacitance in the circuit

f: clock frequency

Reduction of frequency reduces  $P_{dyn}$ , but can degrade performance

V: operating voltage (also called  $V_{dd}$ )

Reduction of voltage reduces power consumption significantly

A: switching activity factor: the fraction of transistors switch during a clock cycle (in average).

Can be reduced by turning-off the unused resources/components

Static / Leakage Power  $P_{st} = VI_{leak}$ 

Maximum operating frequency  $f_{max} \propto [V-V_{th}]^2/V$ 

### 2. M4

$$Steady\ State\ CPI = \frac{number\ of\ instructions\ +\ number\ of\ stalls}{number\ of\ instructions}$$

## 3. M5

- Size of main memory = 2 ^ number of bits for addressing
  - $\circ$  e.g. main memory size = 2GB, number of bits for addressing = 31

$$cache size = (1 bit + t bits + BS bytes) \times E \times S$$

- ullet Can also be Block size imes bytes used for tag, LRU, dirty bits (number of bits / 8) imes no. of blocks
- t = tag, BS = blocksize, E = cache lines in 1 set, S = number of sets
- Number of bits in offset is given by number of bytes in 1 block (if byte addressable)

- Number of bits in set is given by size of cache / size of set
- Number of bits in tag is the remaining bits
- Other special stuff
  - Number of bits in a cache line = "#tag + #valid + #data" (data bits = block size)
  - Cache Size = "#cachelines x #bits in cacheline"
  - Cache Overhead = Cache Size / Data size in cache (excludes tag and valid bits)
- Number of sets = number of blocks / set associativity (2 if 2-way set associative)
- Execution time =  $IC \times CPI \times Cycle$  time
  - $\circ$  If cache hit costs are included,  $\mathrm{CPI} = \mathrm{CPI}_{\mathrm{ideal}} + \mathrm{Memory\text{-}stall}$  cycles
  - $\circ$  Memory-stall cycles = memory accesses / program  $\times$  miss rate  $\times$  miss penalty
- A processor with a CPI<sub>ideal</sub> of 2, a 100 cycle miss penalty,
- 36% load/store instr's, and 2% IM and 4% DM miss rates

Memory-stall cycles = Memory stall cycles in IM + memory stall cycles in DM

Memory stall cycles in IM =2% (miss rate of IM) × 100 (Miss penalty) =2

(All instructions has to be fetched from IM)

Memory stall cycles in DM = 36% (LW/SW) × 4% (miss rate)× 100 (miss penalty) = 1.44So CPI<sub>stalls</sub> = 2 + 2 + 1.44 = 5.44 (more than twice the CPI<sub>ideal</sub>!)

What if the CPI<sub>ideal</sub> is reduced to 1?

For ideal CPI = 1, then  $CPI_{stall}$  = 4.44 and the amount of execution time spent on memory stalls would have risen from 3.44/5.44 = 63% to 3.44/4.44 = 77%

- For our example, CPl<sub>ideal</sub> of 2,
  - 100 cycle miss penalty (to main memory)
  - 25 cycle miss penalty (to Unified L2 cache)
  - 36% load/stores,
  - 2% miss-rate for L1 I-Mem and 4% miss-rate for L1 D-Mem
  - 0.5% Unified L2 cache miss rate.

Note: every instruction will access the instruction memory for instruction fetch (100%) only load/store instructions will access the data memory (36%)

#### **Average Memory Access Time (AMAT)**

- Average time required to access memory considering both hits and misses
  - $\circ \ \ \mathsf{Time} \ \mathsf{for} \ \mathsf{hit} + \mathsf{Miss} \ \mathsf{Rate} \times \mathsf{Miss} \ \mathsf{Penalty}$