## Automata-theoretic Modeling of Distributed Controllers

No Author Given

No Institute Given

The problem we are interested in is broadly as follows. We are given a set of control applications, each of which is partitioned into a set of tasks. Each of these tasks are mapped onto different processors. The processors and hence the tasks communicate over one or more shared buses. The tasks on each processor are scheduled using a given scheduling policy. The messages on the shared buses are also scheduled using a given arbitration policy.

We will use the term platform to refer to such an (i) architecture (i.e., the processors, their connections via buses, and the mapping of tasks on the processors and messages on the buses), as well as (ii) the different scheduling and arbitration policies used.

Now let us consider two tasks  $T_1$  and  $T_2$  belonging to the same control application, with  $T_1$  and  $T_2$  mapped onto different processors.  $T_1$  for example can be a sensor task and T 2 can be a controller task. T 1 and T 2 communicate via a message stream M, consisting of an infinite sequence of message instances  $m_1$ ,  $m_2$ , . . . . Assuming that  $T_1$  senses at a constant periodic rate, the delay from the instant  $T_1$  senses to the time  $T_2$  receives the sample depends on the

- (i) processing delay suffered by  $T_1$  because of the other tasks scheduled on the same processor, and
- (ii) the delay suffered by the messages sent by  $T_1$  because of the other messages scheduled on the shared bus.

For the moment, let us focus only on the message delays. The extension to account for delays arising from the task scheduling can be handled later in a similar fashion.

The delays suffered by the messages will influence the performance of the control application. Since these delays will depend on the platform (e.g., the mapping of the tasks, scheduling policies, etc.), certain choices of the platform will result in acceptable control performance and others will not.

In this setup, we are interested in answering questions of the form:

- Given a platform and a set of control applications, does the platform meet the control performance requirements of the different applications?
- Given a set of control applications, can we synthesize a platform (or a part of it, e.g., the scheduling policy on a bus) to meet the control performance requirements of the different applications?

## Problem 1:

Let us assume that the controller has been designed (or optimized) with the assumption that the delays suffered by messages is bounded by one sampling period (i.e., this is the deadline). If certain message instances, e.g.,  $m\ i$ ,  $m\ j$ ,  $m\ k$ , . . ., miss this deadline then this will negatively impact control performance.

However, if not too many messages miss their deadlines then the control performance might be within the acceptable limit. In this problem, we will specifically consider deadline misses of the following form: every invalid message  $m_i$  is followed by at least k valid messages  $m_{i+1}, \ldots m_{i+k}$ , where a message that misses its deadline is referred to as an invalid message and one that meets its deadline is referred to as an valid message. Let us assume that for a certain k a given control performance requirement is satisfied (details on this may be found in [?]). Question (Verification): Is this k satisfied by the platform?

To answer this question, we can start with a simple setup with only two processors communicating via a bus. The bus implements a given scheduling policy (e.g., TDMA, fixed priority, or any other), with messages from the application at hand being scheduled with messages from other applications that are not being analyzed. We would like to apply model checking techniques to answer if the given k is satisfied by the bus scheduling policy and messages to be scheduled. This setup can then be extended to consider not only the schedule on the bus, but also the scheduling policies on the processors. Question (Synthesis): For a given k, can we synthesize a bus schedule such that the platform satisfies this k? Again, this synthesis problem may be extended to consider not only bus schedules but also the processor schedules.

Motivating Example: The diagram of the distributed platform is given in Fig.:. In the diagram a control application is divided into two tasks a sensor task  $T_s$  an actuator task  $T_a$ . These tasks run on two different processors and uses a common shared bus. A bus schedule is there to schedule messages on the bus. When sender generates a message, it waits for the bus scheduler to get the bus access and when bus scheduler allots bus to the message it gets transmitted to the receiver's processor to be accessed by the receiver. Say at a particular period h,  $T_a$  sends message  $m_a$  to the bus and receive feedback message  $m_s$  and  $T_s$  accepts message  $m_s$  and sends feedback message  $m_p$ . The timing diagram is given in Fig.



Fig. 1. Timing diagram

The time interval between the sending message and receiving message is the sensor-to-actuator delay denoted by  $\sigma$ . According to the timing diagram, the sensor-to-actuator delay can be measured by total time needed by  $T_a$  to send  $m_s$  and getting feedback message  $m_s$ , which is some function of  $m_a$ , i.e  $m_s = f(m_a)$ .

should be true always. Such kind of constraint are common in computational process and control algorithms where they share a common bus in a distributed environment



Fig. 2. Timing diagram

If a message is delivered within the particular period p then it is called valid message but if it is not delivered within p period it becomes invalid. In the Fig. we see that message instance  $m_{a3}$  requires 2p time period, so it not gets delivered within p period and  $m_{s2} = f(m_{a2})$  is delivered again which is now invalid.

In this problem model we are trying to demonstrate a system where an invalid message should followed by atleast k valid messages. In Fig., we depicted the occurrence of invalid messages in Fig(a). invalid messages occurred after at least k=6 intervals but in Fig(b), invalid messages occurred more frequently which will negatively impact the control performance.



 ${f Fig.\,3.}$  Timing diagram

## Problem 2:

We may extend the above problem with more general patterns of deadline misses. Such patterns may be represented as infinite strings over the alphabet 0, 1, such as 111011101110..., where a 1 denotes that the corresponding message instance meets its deadline constraint and 0 denotes that the corresponding message instance misses its deadline constraint.

Based on a control-theoretic analysis, we can compute the set of all possible such infinite strings which denote deadline miss patterns corresponding to which given control performance constraints are satisfied. Let such a set of strings be given by the language  $L_{controller}$ .

Similarly, given a platform, as in the case of Problem 1, let infinite strings over the alphabet 0,1 denote transmission times of message instances over a shared communication bus. Here, again, 1 denotes that the corresponding message instance meets its deadline constraint and 0 denotes that the corresponding message instance misses its deadline constraint. Such strings may be computed using standard schedulability analysis techniques or model checking techniques that analyze the platform (or scheduling policy) at hand. Let the set of such strings be denoted by the language  $L_{platform}$ . Clearly, if  $L_{platform} \subseteq L_{controller}$  then the control performance requirements are satisfied when the control application is implemented on the platform in a distributed fashion. Again, we may ask different questions in this setup.

Question (Verification): Given control performence constraints for each controller, and a platform, are all the constraints satisfied?

Now from the diagram we can say, that the sequence represented there

For a infinite sequence, if we can draw the sequence of a particular length and get all of the valid combinations, then from a infinite sequence we ca consider a sliding window, and check for satisfiablity. If for a particular window, the constraint are not satisfied then from the safety property we can say that the full string will be a bad property.

Related work: Language/automata-theoretic formulations of control performence metrics have been studied in [?, ?]. The problem of characterizing deadline miss patterns under which control performence metrics like asymptotic sta-

bility is satisfied has been studied in [?]. Here, such a characterization has been restricted to a ratio between the number of messages that meet their deadlines to the number of messages that miss their deadlines. The problem we have listed above will generalize such a result.