#### PXA2xx SPI on SSP driver HOWTO

\_\_\_\_\_

This a mini howto on the pxa2xx\_spi driver. The driver turns a PXA2xx synchronous serial port into a SPI master controller (see Documentation/spi/spi\_summary). The driver has the following features

- Support for any PXA2xx SSP
- SSP PIO and SSP DMA data transfers.
- External and Internal (SSPFRM) chip selects.
- Per slave device (chip) configuration.
- Full suspend, freeze, resume support.

The driver is built around a "spi\_message" fifo serviced by workqueue and a tasklet. The workqueue, "pump\_messages", drives message fifo and the tasklet (pump\_transfer) is responsible for queuing SPI transactions and setting up and launching the dma/interrupt driven transfers.

# Declaring PXA2xx Master Controllers

Typically a SPI master is defined in the arch/.../mach-\*/board-\*.c as a "platform device". The master configuration is passed to the driver via a table found in arch/arm/mach-pxa/include/mach/pxa2xx\_spi.h:

```
struct pxa2xx_spi_master {
        enum pxa_ssp_type ssp_type;
        u32 clock_enable;
        u16 num_chipselect;
        u8 enable_dma;
};
```

The "pxa2xx\_spi\_master.ssp\_type" field must have a value between 1 and 3 and informs the driver which features a particular SSP supports.

The "pxa2xx\_spi\_master.clock\_enable" field is used to enable/disable the corresponding SSP peripheral block in the "Clock Enable Register (CKEN"). See the "PXA2xx Developer Manual" section "Clocks and Power Management".

The "pxa2xx\_spi\_master.num\_chipselect" field is used to determine the number of slave device (chips) attached to this SPI master.

The "pxa2xx\_spi\_master.enable\_dma" field informs the driver that SSP DMA should be used. This caused the driver to acquire two DMA channels: rx\_channel and tx\_channel. The rx\_channel has a higher DMA service priority the tx\_channel. See the "PXA2xx Developer Manual" section "DMA Controller".

#### NSSP MASTER SAMPLE

Below is a sample configuration using the PXA255 NSSP.

```
pxa2xx..txt
                          = IRQ_NSSP, /* NSSP IRQ */
                  .start
                  . end
                           = IRQ NSSP,
                  .flags = IORESOURCE IRQ,
         },
};
static struct pxa2xx_spi_master pxa_nssp_master_info = {
         .ssp_type = PXA25x_NSSP, /* Type of SSP */
.clock_enable = CKEN_NSSP, /* NSSP Peripheral clock */
         . num_chipselect = 1, \frac{1}{2} Matches the number of chips attached to NSSP */
         .enable dma = 1, /* Enables NSSP DMA */
};
.id = 2, /* Bus number, MUST MATCH SSP number 1..n */
         .resource = pxa spi nssp resources,
         .num resources = ARRAY SIZE(pxa spi nssp resources),
         . dev = {
                  .platform data = &pxa nssp master info, /* Passed to driver */
         },
};
static struct platform device *devices[] initdata = {
         &pxa spi nssp,
};
static void init board init (void)
         (void)platform add device(devices, ARRAY SIZE(devices));
Declaring Slave Devices
Typically each SPI slave (chip) is defined in the arch/.../mach-*/board-*.c using the "spi_board_info" structure found in "linux/spi/spi.h". See "Documentation/spi/spi_summary" for additional information.
Each slave device attached to the PXA must provide slave specific configuration
information via the structure "pxa2xx_spi_chip" found in "arch/arm/mach-pxa/include/mach/pxa2xx_spi.h". The pxa2xx_spi master controller
driver
will uses the configuration whenever the driver communicates with the slave
device. All fields are optional.
struct pxa2xx spi chip {
         u8 tx threshold;
         u8 rx threshold;
         u8 dma burst size;
         u32 timeout:
         u8 enable_loopback;
         void (*cs_control) (u32 command);
};
The "pxa2xx_spi_chip.tx_threshold" and "pxa2xx_spi_chip.rx_threshold" fields are
used to configure the SSP hardware fifo. These fields are critical to the
                                         第 2 页
```

#### pxa2xx..txt

performance of pxa2xx\_spi driver and misconfiguration will result in rx fifo overruns (especially in PIO mode transfers). Good default values are

```
. tx_threshold = 8,
.rx threshold = 8,
```

The range is 1 to 16 where zero indicates "use default".

The "pxa2xx\_spi\_chip.dma\_burst\_size" field is used to configure PXA2xx DMA engine and is related the "spi\_device.bits\_per\_word" field. Read and understand the PXA2xx "Developer Manual" sections on the DMA controller and SSP Controllers to determine the correct value. An SSP configured for byte-wide transfers would use a value of 8. The driver will determine a reasonable default if dma burst size == 0.

The "pxa2xx\_spi\_chip.timeout" fields is used to efficiently handle trailing bytes in the SSP receiver fifo. The correct value for this field is dependent on the SPI bus speed ("spi\_board\_info.max\_speed\_hz") and the specific slave device. Please note that the PXA2xx SSP 1 does not support trailing byte timeouts and must busy-wait any trailing bytes.

The "pxa2xx\_spi\_chip.enable\_loopback" field is used to place the SSP porting into internal loopback mode. In this mode the SSP controller internally connects the SSPTX pin to the SSPRX pin. This is useful for initial setup testing.

The "pxa2xx\_spi\_chip.cs\_control" field is used to point to a board specific function for asserting/deasserting a slave device chip select. If the field is NULL, the pxa2xx\_spi master controller driver assumes that the SSP port is configured to use SSPFRM instead.

NOTE: the SPI driver cannot control the chip select if SSPFRM is used, so the chipselect is dropped after each spi\_transfer. Most devices need chip select asserted around the complete message. Use SSPFRM as a GPIO (through cs\_control) to accomodate these chips.

### NSSP SLAVE SAMPLE

The pxa2xx\_spi\_chip structure is passed to the pxa2xx\_spi driver in the "spi\_board\_info.controller\_data" field. Below is a sample configuration using the PXA255 NSSP.

```
pxa2xx..txt
                   GPCR(3) = GPIO bit(3);
         else
                   GPSR(3) = GPIO bit(3);
}
static struct pxa2xx_spi_chip cs8415a_chip_info = {
    .tx_threshold = 8, /* SSP hardward FIFO threshold */
         .rx_threshold = 8, /* SSP hardward FIFO threshold */
.dma_burst_size = 8, /* Byte wide transfers used so 8 byte bursts */
         .timeout = 235, /* See Intel documentation */
         .cs control = cs8415a cs control, /* Use external chip select */
};
static struct pxa2xx spi chip cs8405a chip info = {
         .tx_threshold = 8, /* SSP hardward FIFO threshold */
         .rx_threshold = 8, /* SSP hardward FIFO threshold */
.dma_burst_size = 8, /* Byte wide transfers used so 8 byte bursts */
         .timeout = 235, /* See Intel documentation */
         .cs control = cs8405a cs control, /* Use external chip select */
};
static struct spi board info streetracer spi board info[] initdata = {
                   .modalias = "cs8415a", /* Name of spi driver for this device */
                   .max speed hz = 3686400, /* Run SSP as fast a possbile */
                   .bus num = 2, /* Framework bus number */
                   .chip select = 0, /* Framework chip select */
                   .platform_data = NULL; /* No spi_driver specific config */
.controller_data = &cs8415a_chip_info, /* Master chip config */
                   .irg = STREETRACER APCI IRQ, /* Slave device interrupt */
         },
{
                   .modalias = "cs8405a", /* Name of spi_driver for this device */
                   .max speed hz = 3686400, /* Run SSP as fast a possbile */
                   . bus_num = 2, /* Framework bus number */
                   .chip_select = 1, /* Framework chip select */
.controller_data = &cs8405a_chip_info, /* Master chip config */
                   .irg = STREETRACER APCI IRQ, /* Slave device interrupt */
         },
};
static void __init streetracer_init(void)
         spi register board info(streetracer spi board info,
                                      ARRAY_SIZE(streetracer_spi_board_info));
}
```

## DMA and PIO I/O Support

The pxa2xx\_spi driver supports both DMA and interrupt driven PIO message transfers. The driver defaults to PIO mode and DMA transfers must be enabled by setting the "enable\_dma" flag in the "pxa2xx\_spi\_master" structure. The DMA mode supports both coherent and stream based DMA mappings.

The following logic is used to determine the type of I/0 to be used on  $\Re 4 \ \overline{\bigcirc}$ 

pxa2xx..txt

a per "spi\_transfer" basis:

- if !enable\_dma then always use PIO transfers
- if spi\_message.len > 8191 then print "rate limited" warning use PIO transfers
- if spi\_message.is\_dma\_mapped and rx\_dma\_buf != 0 and tx\_dma\_buf != 0 then use coherent DMA mode
- if rx\_buf and tx\_buf are aligned on 8 byte boundary then use streaming DMA mode  $\,$

otherwise

use PIO transfer

THANKS TO

David Brownell and others for mentoring the development of this driver.