Name: Deepak M Phadtare

ID:113786897

**PROJECT-3 REPORT** 

Q1)

The hardware generation tool was designed in a generic way that supports scalability and flexibility. The scaling of vector size and number of bits is handled by the System Verilog(SV) script while the pipeline is handled by the generator tool. The SV script design incorporates parameterized modules that scale the design for the required vector size and number of bits. The values are passed directly from the user to the SV Script. The hardware generator tool structures data-path of the SV script for required amount of pipelining. The SV script Control path and MAC modules are designed in a highly generic manner supporting any given vector size, bit size and degree of parallelism. There are no upper bound limits of M and N values as such and the only limiting factor that decides this is the variable size in both the C and SV Script. Moreover, it is observed that passing very huge M and N values consumes tremendous time for simulation and synthesis.

Same control logic as of project 2 but slight modification due to pipelining inside MAC and FROM.

## States:

output\_result = This will display the output and increment counter y(till overflow\_county==0).

wait\_s = This state will incur if y\_ready=0 and wait till it becomes 1.

nothing = (Not shown in Fig) This state will wait for a new input stream.

State transition as shown in Fig:

counter x and f ( till overflow\_countf==0)



There are 2 other states start\_math2 and pipeline. These states are due to the pipeline registor inside of mac unit.

Because of that pipeline registor it will take one extra cycle and these state will handle that.

Q3)

| Т  | Power(uW) | Area(cell units) |
|----|-----------|------------------|
| 8  | 187.1     | 143.10           |
| 12 | 188.1     | 145.76           |
| 16 | 187.53    | 143.63           |
| 20 | 187.2     | 143.10           |





## **CRITICAL PATH:**

1)Conv\_16\_4\_8\_1:

Startpoint: present\_state\_reg[1]

Endpoint: counterx\_reg[2]

2)Conv\_16\_4\_12\_1:

Startpoint: x\_valid

Endpoint: counterx\_reg[2]

3)Conv\_16\_4\_16\_1:

Startpoint: x\_valid

Endpoint: counterx\_reg[2]

4)Conv\_16\_4\_20\_1:

Startpoint: present\_state\_reg[1]

Endpoint: counterx\_reg[2]

Q4)

For calculating c:

Modified respective testbenches such that x\_valid and y\_ready are always one. Then counted the cycles between my two upload states.

FREQ=1538.4 MHz

T=0.65 ns

| М  | Power(uW) | Area(cell units) | С   | Throughput(billion i/p /sec) |
|----|-----------|------------------|-----|------------------------------|
| 4  | 206.8596  | 161              | 235 | 0.209                        |
| 6  | 219.4157  | 172.6            | 275 | 0.178                        |
| 8  | 211.9069  | 174.2            | 307 | 0.159                        |
| 10 | 231.9894  | 182.7            | 331 | 0.1479                       |







1)Conv\_32\_4\_16\_1:

Startpoint: y\_ready

Endpoint: counterx\_reg[3]

1)Conv\_32\_6\_16\_1:

Startpoint: present\_state\_reg[0]

Endpoint: counterx\_reg[3]

3)Conv\_32\_8\_16\_1:

Startpoint: present\_state\_reg[0]

Endpoint: counterx\_reg[3]

4) Conv\_32\_10\_16\_1:

Startpoint: present\_state\_reg[0]

Endpoint: counterx\_reg[3]

Observation on critical path: YES, location of the critical path change as M changes.

Q5)

FREQ=1492.53 MHz

T=0.67 ns

| N   | Power(uW) | Area(cell units) | С    | Throughput(billion i/p /sec) |
|-----|-----------|------------------|------|------------------------------|
| 16  | 193.9317  | 153.7            | 115  | 0.21                         |
| 32  | 211.9069  | 172.1            | 307  | 0.15                         |
| 64  | 236.8162  | 189.3            | 691  | 0.14                         |
| 128 | 257.3785  | 210.9            | 1459 | 0.13                         |







Critical Path:

1)conv\_16\_8\_16\_1:

Startpoint: x\_valid

Endpoint: counterx\_reg[2]

2) conv\_32\_8\_16\_1:

Startpoint: present\_state\_reg[0]

Endpoint: counterx\_reg[3]

3) conv\_64\_8\_16\_1:

Startpoint: counterx\_reg[0]

Endpoint: counterx\_reg[5]

| 4) conv_128_8_16_1:                                                                   |  |
|---------------------------------------------------------------------------------------|--|
| Startpoint: counterx_reg[2]                                                           |  |
| Endpoint: counterx_reg[2]                                                             |  |
| Observation on critical path: YES, location of the critical path change as N changes. |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |
|                                                                                       |  |