## SASTRA UNIVERSITY

(A University under section 3 of the UGC Act, 1956)

# **B.Tech. Degree Examinations**

November 2014

#### Seventh Semester

Course Code: BECCEC 702R01 / MCSCEC 702R01

Course: VLSI DESIGN

Question Paper No.: B0630

Duration: 3 hours

Max. Marks: 100

## PART - A

### Answer all the questions

 $20 \times 2 = 40 \text{ Marks}$ 

- 1. Which region in MOS transistor is referred as sub threshold region?
- 2. When crowbarred level exists in CMOS inverter?
- 3. What are the main attributes of CMOS technology?
- 4. What is drain punch through condition?
- 5. Draw a Domino CMOS logic circuit.
- 6. Define channel resistance.
- 7. Give an equation for fall-time estimation.
- 8. What are the different types of scaling model and scaling factors?
- 9. Mention the effects of scaling on gate area (As) and Capacitance (Cg).

| 10. What is current density?                                                                                                                                             |              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 11. Draw the OR gate using transmission gate.                                                                                                                            |              |
| 12. What is the use of stick diagram?                                                                                                                                    |              |
| 13. What are the different memory elements?                                                                                                                              |              |
| 14. What are the four basic layers used for MOS circuits?                                                                                                                |              |
| 15. Draw the basic block of Parity generator.                                                                                                                            |              |
| 16. What is manufacturing test?                                                                                                                                          |              |
| 17. What is meant by percentage-fault coverage?                                                                                                                          |              |
| 18. What is observability?                                                                                                                                               |              |
| 19. What is meant by design for testability?                                                                                                                             |              |
| 20. What is the significance of the IDDQ testing?                                                                                                                        |              |
| PART - B                                                                                                                                                                 |              |
| Answer all the questions $4 \times 15 = 60 \text{ M}$                                                                                                                    | arks         |
| <ul><li>21. (a) Derive Ids for nMOS transistor.</li><li>(b) Discuss channel length modulation.</li></ul>                                                                 | (10)<br>(5)  |
| (OR)                                                                                                                                                                     |              |
| <ul> <li>22. Design</li> <li>(a) Z = A(B+C)+(D·E) using Pseudo nMOS logic</li> <li>Dynamic CMOS logic.</li> <li>(b) Z = (B+C)+(A·D) using clocked CMOS logic.</li> </ul> | and (10) (5) |

| 23. (a) Explain CMOS fabrication using P-Well process with                                                                                                                                               |                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| diagram.                                                                                                                                                                                                 | (10)                    |
| (b) What are the advantages of SOI technology?                                                                                                                                                           | (5)                     |
| (OR)                                                                                                                                                                                                     |                         |
| <ul><li>24. (a) Explain inverter delay with suitable diagrams.</li><li>(b) Discuss the limits of logic level and supply voltage noise.</li></ul>                                                         | (10)<br>due to<br>(5)   |
| <ul><li>25. (a) Explain four way multiplexer with diagrams.</li><li>(b) Explain gray to binary code converter with suitable diagrams.</li></ul>                                                          | (7) agrams. (8)         |
| (OR)                                                                                                                                                                                                     |                         |
| <ul><li>26. (a) Draw a circuit diagram, logic symbol, stick and sydiagrams for NMOS, CMOS &amp; BiCMOS inverter.</li><li>(b) Brief about an One-Transistor dynamic memory casuitable diagrams.</li></ul> | ell with (7)            |
| <ul><li>27. (a) Explain Ad-hoc testing with an example of one circuits.</li><li>(b) Draw and explain the IEEE 1149 boundary scan arch</li></ul>                                                          | (5) sitecture.          |
| (OR)                                                                                                                                                                                                     |                         |
| <ul><li>28. (a) Explain Level Sensitive Scan Design. (LSSD)</li><li>(b) Mention the objectives of BIST and draw the dia BIST-signature analysis.</li></ul>                                               | (10)<br>agram of<br>(5) |