### **BECE407P ASIC DESIGN**

## **Module-2:VERILOG HDL Coding Style for Synthesis**

### Dr. PRITAM BHATTACHARJEE

**Assistant Professor (Senior Grade 2)** 

**School of Electronics Engineering (SENSE)** 

**Vellore Institute of Technology – Chennai** 

pritam.bhattacharjee@vit.ac.in, +91 8132863424

### Introduction

- ❖ Verilog HDL used for digital design
- \*RTL design for synthesis
- ❖ Importance of coding style

### Introduction

### **Objective**

Understand and apply proper Verilog HDL coding styles to ensure your designs are:

- . Synthesis-friendly
- . Hardware efficient
- . Portable across tools and FPGAs/ASICs

### Why Coding Style Matters

- Ensures RTL code maps correctly to real hardware.
- . Prevents simulation-synthesis mismatches.
- Improves timing closure, performance, and tool optimization.
- . Avoids unintentional latches, race conditions, and resource bloat.

### **Key Synthesis Constructs**

- ❖ Supported: assign, always, if, case
- ❖ Avoid: initial, #delays, \$display (simulation-only)
- ❖ Data types: wire, reg, integer

### **Data Type Table**

| Type    | Usage             | Notes                       |
|---------|-------------------|-----------------------------|
| wire    | Continuous assign | For combinational logic     |
| reg     | Procedural assign | For storage, FF outputs     |
| integer | Loop/indexing     | Avoid for synthesis outputs |

### Key Synthesis Constructs - Examples

A simple code snippet that demonstrates supported constructs for synthesis—showing usage of procedural blocks, blocking/non-blocking assignments, supported data types, and why to avoid simulation-only elements.

```
module eg (input wire clk, input wire reset, input wire enable, input wire [3:0] data in, output reg [3:0] out);
   // Supported data type for synthesis
   reg [3:0] internal reg;
    // Combinational logic using always @(*)
    always @(*) begin
        // Blocking assignment for combinational logic
       if (enable)
           internal reg = data in + 1; // Supported
       else
            internal req = 4'b0;  // Supported
    end
    // Sequential logic using always @(posedge clk)
    always @(posedge clk or posedge reset) begin
        if (reset)
           out <= 4'b0;  // Non-blocking assignment for sequential logic</pre>
       else
            out <= internal reg;</pre>
    end
   // Avoid this in synthesizable code:
    // initial out = 0; // NOT supported for synthesis
   // Avoid $display, #delay, $finish, etc.
endmodule
```

## **Key Synthesis Constructs - Examples**

#### Procedural Blocks:

- always @(\*) for combinational logic.
- always @(posedge clk or posedge reset) for sequential (flip-flop) logic.

#### • Assignments:

- Blocking (=) for combinational logic inside always @(\*).
- Non-blocking (<=) for sequential logic inside always @(posedge clk).

#### Supported Data Types:

reg, wire, and vector types.

### Simulation-Only Constructs Avoided:

No initial blocks, # delays, or system tasks like \$display.

### Hierarchical Design:

• All inputs/outputs clearly defined at the module interface.

## Combinational vs Sequential

| <u>Type</u>   | <u>Use</u>            | <u>Syntax</u>     |
|---------------|-----------------------|-------------------|
| Combinational | always @(*)           | Blocking (=)      |
| Sequential    | always @(posedge clk) | Non-blocking (<=) |

### **Combinational Logic**

- . Use always @(\*) or assign statements
- . Assign every output in all branches to prevent latches

### Sequential Logic (Flip-Flops)

- Use always @(posedge clk) (and/or posedge reset)
- Use non-blocking assignments (<=)</li>

## **Coding Guidelines**

- . Use hierarchical modules
- . Define all control paths
- Avoid incomplete if/case
- . Reset all state elements

- Break large designs into modules (hierarchy).
- Define all control paths (avoid incomplete if/case).
- Assign default values to outputs in each process.
- . Implement and connect resets for all state elements.
- Group related combinational logic for tool optimization.

## Coding Guidelines - Examples

Break Large Designs into Modules (Hierarchy)

```
// Top-level module
module top system (
    input wire clk,
    input wire reset,
    input wire start,
    input wire [7:0] data in,
    output wire [7:0] result
);
    wire [7:0] processed data;
    // Submodule: Data Processor
    data processor u data proc (
        .clk(clk),
        .reset(reset),
         .start(start),
         .data in(data in),
         .data out(processed data)
    );
    // Submodule: Result Calculation
    result unit u result (
         .clk(clk),
         .reset(reset),
         .data in(processed data),
        .result(result)
    );
endmodule
```

Define All Control Paths (Avoid Incomplete if/case)

```
module data processor (
   input wire clk,
   input wire reset,
   input wire start,
   input wire [7:0] data in,
   output reg [7:0] data out
    reg [1:0] state, next state;
    localparam IDLE = 2'd0, LOAD = 2'd1, PROC = 2'd2;
   // State Register with Reset
    always @(posedge clk or posedge reset) begin
        if (reset)
            state <= IDLE;
            state <= next state;</pre>
    end
    // Next-State Logic: Complete case statement
    always @(*) begin
       next state = state;
        case (state)
            IDLE: if (start) next state = LOAD;
            LOAD:
                             next state = PROC;
                              next state = IDLE;
            PROC:
                              next state = IDLE;
            default:
                                                    // Handles unintentional states
        endcase
    end
```

### Coding Guidelines - Examples

Assign Default Values to Outputs in Each Process

```
// Output Logic: Assign default and
override as necessary
   always @(*) begin
        data_out = 8'h00; // Default value
        case (state)
        LOAD: data_out = data_in;
        PROC: data_out = data_in + 8'd5;
        endcase
   end
endmodule
```

#### Implement and Connect Resets for All State Elements

Reset is shown in all state registers of the examples, ensuring ALL flip-flops are reset to known conditions.

#### Group Related Combinational Logic for Tool Optimization

```
module result unit (
    input wire clk,
    input wire reset,
    input wire [7:0] data in,
    output reg [7:0] result
);
    req [7:0] sum, diff;
    // Grouped combinational logic
    always @(*) begin
        sum = data in + 8'd3;
        diff = data in - 8'd1;
    end
    // Sequential logic for outputs
    always @(posedge clk or posedge reset) begin
        if (reset)
            result <= 0;
        else
            result <= sum ^ diff; // Using grouped signals
    end
endmodule
```

## Coding Guidelines - Examples

Assign Default Values to Outputs in Each Process

// Output Logic: Assign default and

```
override as necessary
   always @(*) begin
        data_out = 8'h00; // Default value
        case (state)
            LOAD: data_out = data_in;
            PROC: data_out = data_in + 8'd5;
        endcase
   end
endmodule
```

#### **Summary of Coding Practice Demonstrated**

- **Hierarchy:** Design is split into clear modules (top system, data processor, result unit).
- Complete Control Paths: All if and case statements include else/default to avoid unintended latches.
- **Default Assignments:** Outputs are assigned default values at the start of each process.
- **Resets:** Every stateful element (register/FF) uses an explicit reset.
- **Logic Grouping:** Related combinational calculations are grouped in the same process for clearer, synthesizable paths and improved optimization.

These practices ensure your designs are robust, maintainable, and synthesis-optimized.

#### Implement and Connect Resets for All State Elements

```
Reset is shown in all state registers of
the examples, ensuring ALL flip-flops are
reset to known conditions.
```

#### Group Related Combinational Logic for Tool Optimization

```
module result unit (
    input wire clk,
    input wire reset,
    input wire [7:0] data in,
    output reg [7:0] result
    req [7:0] sum, diff;
    // Grouped combinational logic
    always @(*) begin
        sum = data in + 8'd3;
        diff = data in - 8'd1;
    end
    // Sequential logic for outputs
    always @(posedge clk or posedge reset) begin
        if (reset)
            result <= 0;
        else
            result <= sum ^ diff; // Using grouped signals
    end
endmodule
```

### **State Machines**

- . Use case statements
- . Enumerated types
- . One-hot, binary encoding
- . Assign defaults

Finite State Machines (FSMs) are essential for designing control logic in digital systems. Well-coded FSMs are critical for robust, synthesizable hardware. Here's a detailed explanation:

Finite State Machines (FSMs) are essential for designing control logic in digital systems. Well-coded FSMs are critical for robust, synthesizable hardware. Here's a detailed explanation:

#### 1. Use Enumerated Types or One-Hot Encoding as Required by the Synthesis Tool

- **Enumerated Types:** With Verilog-2001 and later, you can use typedef enum for more readable state encoding. The synthesizer chooses the optimal encoding by default (often binary), or you can specify.
- One-Hot Encoding: Each state has a single high bit (e.g., for four states: 4'b0001, 4'b0010, 4'b0100, 4 'b1000). Some tools and FPGAs optimize for this, yielding faster, simpler logic.

**Example:** Enumerated States (Preferred Practice) **Example:** One-Hot Encoding (Tool-Specific, e.g., for FPGAs)

```
typedef enum logic [1:0] {
    IDLE = 2'b00,
   LOAD = 2'b01,
   PROC = 2'b10,
    DONE = 2'b11
 state t;
state t state, next state;
```

```
parameter IDLE = 4'b0001, LOAD = 4'b0010,
PROC = 4'b0100, DONE = 4'b1000;
reg [3:0] state, next state;
```

#### 2. Assign All Outputs in Every State (Avoid Latches)

- Outputs should be assigned a definite value in every state—otherwise, synthesis infers a latch (undesirable).
- Always initialize or set default output values at the start of the combinational process, then override in specific states.

**Example:** Output Assignment in FSM (No Latches)

```
always @(*) begin
   out_signal = 1'b0; // Default
   data out = 8'h00; // Default
   case (state)
        IDLE: begin
           out signal = 1'b0;
        end
        LOAD: begin
           data out = data in;
        end
        PROC: begin
           data out = data in + 8'd1;
        end
       DONE: begin
           out signal = 1'b1;
        end
        default: begin
           // Covers unintentional state
           out signal = 1'b0;
           data out = 8'h00;
        end
    endcase
end
```

set regardless of the current state

#### 2. Assign All Outputs in Every State (Avoid Latches)

Outputs should be assigned a definite value in every state—otherwise, synthesis infers a latch (undesirable).

Always initialize or set default output values at the start of the combinational process, then override in specific states.
 3 Implement Clearly Defined Reset States (Synchronous or process)

**Example:** Output Assignment in FSM (No Latches)

```
always @(*) begin
    out signal = 1'b0;  // Default
                                                  set regardless of the current state
    data out = 8'h00; // Default
    case (state)
        IDLE: begin
             out signal = 1'b0;
        end
        LOAD: begin
             data out = data in;
        end
        PROC: begin
             data out = data in + 8'd1;
        end
        DONE: begin
             out signal = 1'b1;
        end
        default: begin
             // Covers unintentional state
             out signal = 1'b0;
             data out = 8'h00;
        end
    endcase
end
```

## 3. Implement Clearly Defined Reset States (Synchronous or Asynchronous)

- Synchronous Reset: State register reset synchronously with the clock.
- Asynchronous Reset: State register reset immediately, triggered by the reset signal.

**Example:** Synchronous State Register with Reset

### 2. Assign All Outputs in Every State (Avoid Latches)

Outputs should be assigned a definite value in every state—otherwise, synthesis infers a latch (undesirable).

• Always initialize or set default output values at the start of the combinational process, then override in

specific states.

end

**Example:** Output Assignment in FSM (No Latches)

```
always @(*) begin
    out signal = 1'b0; // Default
                                                    Every output is set regardless of the current state
    data out = 8'h00; // Default
    case (state)
         IDLE: begin
             out signal = 1'b0;
         end
         LOAD: begin
             data out = data in;
         end
         PROC: begin
             data out = data in + 8'd1;
         end
         DONE: begin
             out signal = 1'b1;
         end
         default: begin
             // Covers unintentional state
             out signal = 1'b0;
             data out = 8'h00;
         end
    endcase
```

# 3. Implement Clearly Defined Reset States (Synchronous or Asynchronous)

- Synchronous Reset: State register reset synchronously with the clock.
- Asynchronous Reset: State register reset immediately, triggered by the reset signal.

### **Example:** Synchronous State Register with Reset

#### **Example:** Asynchronous Reset

```
always @(posedge clk or posedge reset) begin
    if (reset)
        state <= IDLE;
    else
        state <= next_state;
end</pre>
```

#### 2. Assign All Outputs in Every State (Avoid Latches)

Outputs should be assigned a definite value in every state—otherwise, synthesis infers a latch (undesirable).

• Always initialize or set default output values at the start of the combinational process, then override in

after reset.

starts in a known state

Explicitly

**Best Practice:** I ensure the FSM s

specific states.

**Example:** Output Assignment in FSM (No Latches)

```
always @(*) begin
    out signal = 1'b0; // Default
                                                    Every output is set regardless of the current state.
    data out = 8'h00; // Default
    case (state)
         IDLE: begin
             out signal = 1'b0;
         end
         LOAD: begin
             data out = data in;
         end
         PROC: begin
             data out = data in + 8'd1;
         end
         DONE: begin
             out signal = 1'b1;
         end
         default: begin
             // Covers unintentional state
             out signal = 1'b0;
             data out = 8'h00;
         end
    endcase
end
```

3. Implement Clearly Defined Reset States (Synchronous or Asynchronous)
Synchronous Reset: State register reset synchronously with the clock.
Asynchronous Reset: State register reset immediately,

**Example:** Synchronous State Register with Reset

triggered by the reset signal.

#### **Example:** Asynchronous Reset

```
always @(posedge clk or posedge reset) begin
   if (reset)
      state <= IDLE;
   else
      state <= next_state;
end</pre>
```

## Complete FSM Example incorporating these Guidelines

```
typedef enum logic [1:0] {IDLE = 2'b00, LOAD = 2'b01, PROC = 2'b10, DONE = 2'b11}
fsm state t;
module fsm example (input wire clk, input wire reset, input wire start, input wire
[7:0] data in, output reg [7:0] data out, output reg done);
    fsm state t state, next state;
    // State register: synchronous reset
   always @(posedge clk) begin
        if (reset)
            state <= IDLE;</pre>
        else
            state <= next state;</pre>
    end
    // Next-state logic
    always @(*) begin
        next state = state;
        case (state)
            IDLE: next state = (start) ? LOAD : IDLE;
            LOAD: next state = PROC;
            PROC: next state = DONE;
            DONE: next state = IDLE;
            default: next state = IDLE; // Robustness
        endcase
    end
    // Output logic: assign all outputs in each state
    always @(*) begin
        data out = 8'h00; // default
        done = 1'b0; // default
         case (state)
            IDLE: ;
            LOAD: data out = data in;
            PROC: data out = data in + 8'd4;
            DONE: done
                           = 1'b1;
        endcase
    end
endmodule
```

### **Summary of Key Points**

- Enumerate or clearly encode states—use typedef enum or one-hot as needed.
- Assign outputs for every state—never leave outputs unassigned.
- Define resets explicitly—FSM must enter a known state after reset.

Adhering to these principles ensures your FSMs are robust, synthesis-friendly, and behave as intended on hardware.

### Synthesizable Verilog code and Testbench for "overlapping sequence detection of 0010 using state machine"

overlapping sequence detector that detects the binary pattern 0010 using a Mealy machine.

- •S0: Initial state (no bits detected yet)
- •S1: Detected '0'
- •S2: Detected '00'
- •S3: Detected '001'

### Verilog code

```
module seq det 0010 (
    input wire clk,
    input wire rst n,
                       // serial input bit stream
    input wire x,
   output reg z
                       // output
);
    // State Encoding
 parameter S0 = 2'd0, S1 = 2'd1, S2 = 2'd2, S3 = 2'd3;
 reg [1:0] state, next state;
    // Sequential logic: state update
    always @(posedge clk or negedge rst n) begin
        if (!rst n)
            state <= S0;
        else
            state <= next state;</pre>
    end
```

```
// Combinational logic: next state and output logic
    always @(*) begin
        next state = state;
        z = 0;
        case (state)
            S0: begin
                if (x == 0)
                    next state = S1;
                else
                    next state = S0;
                z = 0;
            end
            S1: begin
                if (x == 0)
                    next state = S2;
                else
                    next state = S0;
                z = 0;
            end
            S2: begin
                if (x == 0)
                    next state = S2;
                else
                    next state = S3;
                z = 0;
            end
            S3: begin
                if (x == 0) begin
                    next state = S1;
                    z = 1; // Sequence 0010 detected
                end else begin
                    next state = S0;
                    z = 0;
                end
            end
        endcase
    end
```

endmodule

| Current | Innut | Next  | Output |
|---------|-------|-------|--------|
| State   | Input | State | (Z)    |
| S0      | 0     | S1    | 0      |
| S0      | 1     | S0    | 0      |
| S1      | 0     | S2    | 0      |
| S1      | 1     | S0    | 0      |
| S2      | 0     | S2    | 0      |
| S2      | 1     | S3    | 0      |
| S3      | 0     | S1    | 1      |
| S3      | 1     | S0    | 0      |

Synthesizable Verilog code and Testbench for "overlapping sequence detection of 0010 using state machine"

#### **Testbench**

```
`timescale 1ns/1ps
module tb seq det 0010();
   reg clk, rst n, x;
   wire z;
    seq det 0010 DUT(.clk(clk), .rst n(rst n), .x(x), .z(z));
    // Clock generation
    initial clk = 0;
    always #5 clk = \simclk;
    // Stimulus
    initial begin
       rst n = 0;
       x = 0;
        #12 rst n = 1;
       // Test sequence: 0 0 1 0 0 0 1 0 (should detect "0010" twice, with overlap)
        #10 x = 0;
        #10 x = 0;
        #10 x = 1;
        #10 x = 0; // "0010" detected, z = 1
        #10 x = 0;
        #10 x = 0;
        #10 x = 1;
        #10 x = 0; // "0010" detected again, with overlap
                   // End
        #40;
        $finish;
    end
```

- . Prefer **single clock domain** per block.
- . Use **synchronous reset** where possible.
- . Register all block outputs for easy timing analysis.
- . Synchronize external asynchronous resets to the clock.

**Example:** Synthesis-Ready Verilog Code for Clock and Reset

**Example:** Synthesis-Ready Verilog Code for Clock and Reset

```
module reg block (
   input wire clk,
                             // Clock input
   input wire reset,
                              // Synchronous reset
   input wire enable,
   input wire [7:0] d in,
   output reg [7:0] q out
   always @(posedge clk) begin
       if (reset)
                    // Synchronous reset active
           q out <= 8'b0; // Initialize to a known value</pre>
       else if (enable)
           g out <= d in; // Register update on clock edge</pre>
    end
endmodule
```

### **Key Points in Clock & Reset Coding for Synthesis**

- Single Clock Domain:
  - Use **one clock per block** or module whenever possible.
  - Avoid unnecessary complexity and clock domain crossings in a unit.
- Synchronous Reset (Preferred):
  - The reset logic updates state only on a positive clock edge.
  - Synchronous resets are more predictable and easier to constrain/timing optimize in ASIC/FPGA flow.
  - Example here uses if (reset) within an always @ (posedge clk) block.

**Example:** Synthesis-Ready Verilog Code for Clock and Reset

```
module reg block (
   input wire clk,
                             // Clock input
   input wire reset,
                              // Synchronous reset
   input wire enable,
   input wire [7:0] d in,
   output reg [7:0] q out
   always @(posedge clk) begin
       if (reset)
                     // Synchronous reset active
           q out <= 8'b0; // Initialize to a known value</pre>
       else if (enable)
           g out <= d in; // Register update on clock edge</pre>
    end
endmodule
```

### Asynchronous Reset (If Required, Use Carefully):

 If hardware constraints need asynchronous reset, write:

```
always @(posedge clk or posedge reset) begin

if (reset)//Asynchronously sets value immediately

    q_out <= 8'b0;

else if (enable)

    q_out <= d_in;
end</pre>
```

• Asynchronous resets are instantly responsive but can introduce metastability if not properly synchronized for de-assertion.

**Example:** Synthesis-Ready Verilog Code for Clock and Reset .

```
module reg block (
   input wire clk,
                               // Clock input
   input wire reset,
                               // Synchronous reset
   input wire enable,
   input wire [7:0] d in,
   output reg [7:0] q out
   always @(posedge clk) begin
        if (reset)
                             // Synchronous reset active
            q out <= 8'b0; // Initialize to a known value</pre>
        else if (enable)
            q out <= d in; // Register update on clock edge
    end
endmodule
```

#### Register Block Outputs:

• All output signals (especially across module boundaries) should be **registered** to help with static timing analysis and placement/routing.

#### No Clock Gating Logic in RTL:

- Avoid gating clock signals with combinational logic or enable signals.
- Instead, use enable signals inside sequential blocks, as shown, for power/cell optimization.
   Clock gating will be implemented automatically in the synthesis/physical tools when requested.

#### • All FFs Initialized:

• Explicit reset path ensures all registers begin in a known state, crucial for reliable hardware bring-up and functional simulation.

- . Inferred RAM/ROM
- . Synchronous read/write
- . Use arrays (reg [n:0] mem [m:0];)

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

#### 1. Single-Port RAM (Synchronous Write, Asynchronous Read)

```
module single port ram (
    input wire clk,
    input wire we,
    input wire [3:0] addr,
    input wire [7:0] din,
    output reg [7:0] dout
    reg [7:0] mem [0:15]; // 16 × 8-bit memory
    // Synchronous write, asynchronous read
    always @(posedge clk) begin
        if (we)
            mem[addr] <= din;</pre>
    end
    always @(*) begin
        dout = mem[addr]; // Asynchronous read
    end
endmodule
```

- Declares a 16×8 memory using reg [7:0] mem[0:15].
- Write happens on the clock's rising edge (synchronous).
- Read is combinational (asynchronous).
- Many FPGAs infers distributed RAM with this template. Some ASIC flows require synchronous read.

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

#### 2. Single-Port RAM with Synchronous Read (Fully Synchronous FF/Block RAM)

```
module sync_ram (
    input wire clk,
    input wire we,
    input wire [3:0] addr,
    input wire [7:0] din,
    output reg [7:0] dout
);
    reg [7:0] mem [0:15];

    always @(posedge clk) begin
        if (we)
            mem[addr] <= din; // Synchronous write
        dout <= mem[addr]; // Synchronous read
    end
endmodule</pre>
```

- Both read and write occur on clock edge.
- The output holds the data present at the addressed location after the clock edge.
- Most FPGAs and ASICs infer true dual-port/block RAM with this style.

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

#### 3. Dual-Port RAM (Two Independent Ports)

```
module dual port ram (
    input wire clk,
    // Port A signals
    input wire we a,
    input wire [3:0] addr a,
    input wire [7:0] din a,
    output reg [7:0] dout a,
    // Port B signals
    input wire we b,
    input wire [3:0] addr b,
    input wire [7:0] din b,
    output reg [7:0] dout b
    reg [7:0] mem [0:15];
    always @(posedge clk) begin
        // Port A
        if (we a)
            mem[addr a] <= din a;</pre>
        dout a <= mem[addr a];</pre>
        // Port B
        if (we b)
            mem[addr b] <= din b;</pre>
        dout b <= mem[addr b];</pre>
    end
endmodule
```

- Both ports can read/write independently at different addresses.
- FPGAs map this to hardware block RAM with two ports.
- Always avoid simultaneous write to same address from both ports—behavior is undefined.

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

#### 3. Dual-Port RAM (Two Independent Ports)

```
module dual port ram (
    input wire clk,
    // Port A signals
    input wire we a,
    input wire [3:0] addr a,
    input wire [7:0] din a,
    output reg [7:0] dout a,
    // Port B signals
    input wire we b,
    input wire [3:0] addr b,
    input wire [7:0] din b,
    output reg [7:0] dout b
    reg [7:0] mem [0:15];
    always @(posedge clk) begin
        // Port A
        if (we a)
            mem[addr a] <= din a;</pre>
        dout a <= mem[addr a];</pre>
        // Port B
        if (we b)
            mem[addr b] <= din b;</pre>
        dout b <= mem[addr b];</pre>
    end
endmodule
```

- No Dedicated Dual-Port RAM Hardware: ASIC standard cell libraries typically do not include configurable block RAMs like FPGAs. Instead, memories must be constructed from either:
  - Custom memory macros generated by memory compilers (offered by foundries or EDA vendors),
  - Or, if small, **arrays of flip-flops/registers** synthesized from standard-cell D flip-flops.

#### • Memory Compiler Macros:

- Dual-port or multi-port SRAMs are often instantiated as **memory hard macros**. These are pre-designed and characterized blocks that are not synthesized from behavioural code, but instead are *instantiated* as blackbox macros with specific library views (.lib, .lef, etc.).
- When writing portable Verilog, you use a generic "coding style" for a dualport RAM (matching the macro's behaviour), and during synthesis, you either:
  - Replace/infer ("black-box replace") that code with the foundry's optimized dual-port memory,
  - Or guide the synthesis tool (via constraints/pragmas or scripts) to use a specific macro matching your interface.

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

#### 3. Dual-Port RAM (Two Independent Ports) • Small DPRAMs with Flops:

```
module dual port ram (
    input wire clk,
    // Port A signals
    input wire we a,
    input wire [3:0] addr a,
    input wire [7:0] din a,
    output reg [7:0] dout a,
    // Port B signals
    input wire we b,
    input wire [3:0] addr b,
    input wire [7:0] din b,
    output reg [7:0] dout b
    reg [7:0] mem [0:15];
    always @(posedge clk) begin
        // Port A
        if (we a)
            mem[addr a] <= din a;</pre>
        dout a <= mem[addr a];</pre>
        // Port B
        if (we b)
            mem[addr b] <= din b;</pre>
        dout b <= mem[addr b];</pre>
    end
endmodule
```

- If your memory is small and a macro is not used/inferred, the synthesis tool will build the RAM using arrays of registers/flip-flops. This is inefficient for anything above a few words/depth, but functionally correct for ASIC.
- This means that a dual-port RAM (with two independent read/write ports) would require duplicating underlying registers such that every collision/priority/clocking rule is satisfied with combinatorial and sequential logic - an approach that is area and power expensive.

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

### 3. Dual-Port RAM (Two Independent Ports)

```
module dual port ram (
    input wire clk,
    // Port A signals
    input wire we a,
    input wire [3:0] addr a,
    input wire [7:0] din a,
    output reg [7:0] dout a,
    // Port B signals
    input wire we b,
    input wire [3:0] addr b,
    input wire [7:0] din b,
    output reg [7:0] dout b
    reg [7:0] mem [0:15];
    always @(posedge clk) begin
        // Port A
        if (we a)
            mem[addr a] <= din a;</pre>
        dout a <= mem[addr a];</pre>
        // Port B
        if (we b)
            mem[addr b] <= din b;</pre>
        dout b <= mem[addr b];</pre>
    end
endmodule
```

### **Key Points**

#### • Performance and Area:

- ASIC dual-port macros are highly optimized for area and timing.
- If not mapped to a macro, synthesized RAMs will be much larger and slower than FPGA block RAMs.

### • Design Flow:

• Synopsys Design Compiler, Cadence Genus, or similar tools allow you to specify which memories should be "black-boxed" and then replaced with foundry-specific macros during Place & Route.

#### • Verification:

• Since macros are black boxes, their functionality is normally simulated using behavioural models (Verilog) that match the macro's interface.

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

#### 3. Dual-Port RAM (Two Independent Ports)

```
module dual port ram (
    input wire clk,
    // Port A signals
    input wire we a,
    input wire [3:0] addr a,
    input wire [7:0] din a,
    output reg [7:0] dout a,
    // Port B signals
    input wire we b,
    input wire [3:0] addr b,
    input wire [7:0] din b,
    output req [7:0] dout b
    reg [7:0] mem [0:15];
    always @(posedge clk) begin
        // Port A
        if (we a)
            mem[addr a] <= din a;</pre>
        dout a <= mem[addr a];</pre>
        // Port B
        if (we b)
            mem[addr b] <= din b;</pre>
        dout b <= mem[addr b];</pre>
    end
endmodule
```

#### **Summary Table**

| Platform | Behavioural Verilog → | Synthesis Output     | Performance/Area                       |
|----------|-----------------------|----------------------|----------------------------------------|
| FPGA     | Dual-port RAM code    | Block RAM (built-in) | Efficient, small, fast                 |
| ASIC     | Dual-port RAM code    | Macro or registers   | Macro = best; FFs = area/speed penalty |

In ASICs, synthesis of dual-port RAM typically maps to a specialized memory macro if available and specified. Otherwise, the tool will resort to using arrays of registers, which is functional but area-inefficient. Proper dual-port SRAMs are almost always instantiated as hard macros in final ASIC designs, not purely synthesized from RTL.

One must work with the ASIC vendor to obtain the correct macro and match the code interface to the macro's definition for efficient implementation.

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

#### 4. ROM (Read-Only Memory)

endmodule

```
module rom (
    input wire [2:0] addr,
    output reg [7:0] dout
);

always @(*) begin
    case (addr)
        3'd0: dout = 8'hA5;
        3'd1: dout = 8'h1C;
        3'd2: dout = 8'hBE;
        3'd3: dout = 8'hEF;
        // ... (initialize as needed)
        default: dout = 8'h00;
    endcase
end
```

- ROM contents are "hardcoded" using a case statement.
- Can also use initial begin

   for simulation or synthesis
   with inferred ROMs in some tools.

- The initial begin ... end block loads constant values into the ROM array at elaboration time, which is fully supported for simulation.
- Some ASIC flows can also infer a ROM from this construct, mapping it to embedded ROM resources. Some synthesis tools might require a specific setting to preserve initial values.
- Not all ASIC tools support this for synthesis—always check your tool documentation and target technology capabilities.

```
module rom init (
    input wire [3:0] addr,
    output reg [7:0] data);
    reg [7:0] rom [0:15]; // 16 × 8 ROM
    // Initialize ROM contents
    initial begin
        rom[0] = 8'hDE;
        rom[1] = 8'hAD;
        rom[2] = 8'hBE;
        rom[3] = 8'hEF;
        rom[4] = 8'h12;
        rom[5] = 8'h34;
        rom[6] = 8'h56;
        rom[7] = 8'h78;
        rom[8] = 8'h9A;
        rom[9] = 8'hBC;
        rom[10] = 8'hCD;
        rom[11] = 8'hEF;
        rom[12] = 8'h00;
        rom[13] = 8'h11;
        rom[14] = 8'h22;
        rom[15] = 8'h33;
    end
    always @(*) begin
        data = rom[addr];
    end
endmodule
```

Synthesizable memory coding allows the synthesis tools to infer hardware RAM/ROM from your Verilog RTL. Correct memory coding style ensures proper mapping to physical resources (block RAM, LUT RAM, registers) in ASICs and FPGAs.

#### **Best Practice Guidelines**

- Module Memories, Use Arrays: Use reg [WIDTH-1:0] mem [0:DEPTH-1] for RAM/ROM.
- Synchronous Write, Synchronous/Asynchronous Read: Synchronous clocking ensures reliable synthesis and timing closure.
- No initial or dynamic allocation at runtime: Use static definitions and initialization for synthesizability.
- Explicit Behaviour for Write/Read-Write: Always define what happens on simultaneous read/write to the same address—if not defined, results differ across vendors.
- **Arrays are Not Synthesizable at the Top Module Port:** Keep memory arrays internal to modules, not directly exposed at I/O.

| Guideline                               | Why?                                       |
|-----------------------------------------|--------------------------------------------|
| Use reg [] mem [0:DEPTH-1]              | Enables inference of block/distributed RAM |
| Synchronous write/read recommended      | Maps to FF or block RAM, timing safe       |
| Avoid initial /runtime loading          | Not supported by synthesis tools           |
| Provide explicit behavior on collisions | Tool/hardware deterministic                |

### **Tri-state & I/O Ports**

- . Restrict tri-state logic to top-level
- . Conditional assignments only where essential
- . Avoid internally

# **Best Practice Summary**

| <u>Practice</u>             | <u>Reason</u>        |
|-----------------------------|----------------------|
| Register I/O                | Timing closure       |
| Non-blocking for seq. logic | Synthesizer-friendly |
| Avoid unwanted latches      | Stability            |
| Use @(*)for comb. logic     | Accurate sensitivity |