

# 双路低电压 H 桥集成电路 (IC)

查询样片: DRV8836

## 特性

- 双 H 桥电机驱动器
  - 能够驱动两个直流电机或者一个步进电机
  - 低金属氧化物半导体场效应晶体管 (MOSFET) 导通电阻:
    - 高侧 + 低侧 (HS + LS) 305 mΩ
- 每个 H 桥 1.5A 的最大驱动电流
- 两桥并联可实现 3A 的驱动电流
- 2V 至 7V 运行电源电压范围
- 灵活的脉宽调制 (PWM) 或者相位/使能接口
- 具有 95nA 最大电源电流的低功耗睡眠模式
- 专用 SLEEPn 输入引脚
- 极小型 2mm x 3mm 晶圆级小外形尺寸无引线 (WSON) 封装

#### 应用范围

- 由电池供电的设备:
  - 数字单镜头反光 (DSLR) 镜头
  - 消费类产品
  - 玩具
  - 机器人技术
  - 摄像机
  - 医疗设备

## 说明

DRV8836 为摄像机、消费类产品、玩具、和其它低电压或者电池供电的运动控制类应用提供了一个集成的电机驱动器解决方案。 此器件有两个 H 桥驱动器,能够驱动两个直流电机或者一个步进电机,以及其它诸如螺线管在内的器件。 每个输出驱动器功能块包括配置为 H 桥的 N 通道功率 MOSFET 以驱动电机绕组。 一个内部电荷泵生成所需的栅极驱动电压。

DRV8836 的每个 H 桥能够提供高达 1.5A 的输出电流。 供电电压范围介于 2V 至 7V。

可选择的相位/使能和 IN/IN 接口与工业标准器件兼容。 可通过关闭所有不必要的逻辑电路来提供低功耗睡眠模式,消耗极低的电流。

内部关断功能支持过流保护、短路保护、欠压闭锁以及过温保护。

DRV8836 采用具有 PowerPAD™ 的极小型 12 引脚 WSON 封装(环保型:符合 RoHS 标准且不含 Sb/Br)。

#### ORDERING INFORMATION(1)

| PACKAGE <sup>(2)</sup> |              | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING |
|------------------------|--------------|--------------------------|---------------------|
| PowerPAD™ (WSON) - DSS | Reel of 3000 | DRV8836DSSR              | 836                 |

<sup>(1)</sup> For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **DEVICE INFORMATION**

## **Functional Block Diagram**





#### **Table 1. TERMINAL FUNCTIONS**

| NAME PIN I/O <sup>(1)</sup> |       | DESCRIPTION             | EXTERNAL COMPONENTS OR CONNECTIONS                       |                                                                                                                |
|-----------------------------|-------|-------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| POWER AND G                 | ROUND |                         |                                                          |                                                                                                                |
| GND                         | 6     | -                       | Device ground                                            |                                                                                                                |
| VCC 1 - D                   |       | Device and motor supply | Bypass to GND with a 0.1-μF (minimum) ceramic capacitor. |                                                                                                                |
| CONTROL                     |       |                         |                                                          |                                                                                                                |
| nSLEEP                      | 12    | 1                       | Sleep input                                              | Active low places part in low-power sleep state. Internal pulldown resistor                                    |
| MODE                        | 11    | I                       | Input mode select                                        | Logic low selects IN/IN mode.<br>Logic high selects PH/EN mode.<br>Internal pulldown resistor.                 |
| AIN1/APHASE                 | 10    | I                       | Bridge A input 1/PHASE input                             | IN/IN mode: Logic high sets AOUT1 high. PH/EN mode: Sets direction of H-bridge A. Internal pulldown resistor.  |
| AIN2/AENBL                  | 9     | I                       | Bridge A input 2/ENABLE input                            | IN/IN mode: Logic high sets AOUT2 high. PH/EN mode: Logic high enables H-bridge A. Internal pulldown resistor. |
| BIN1/BPHASE                 | 8     | I                       | Bridge B input 1/PHASE input                             | IN/IN mode: Logic high sets BOUT1 high. PH/EN mode: Sets direction of H-bridge B. Internal pulldown resistor.  |
| BIN2/BENBL                  | 7     | I                       | Bridge B input 2/ENABLE input                            | IN/IN mode: Logic high sets BOUT2 high. PH/EN mode: Logic high enables H-bridge B. Internal pulldown resistor. |
| OUTPUT                      | •     |                         |                                                          |                                                                                                                |
| AOUT1                       | 2     | 0                       | Bridge A output 1                                        | Connect to meter winding A                                                                                     |
| AOUT2 3 O                   |       | Bridge A output 2       | Connect to motor winding A                               |                                                                                                                |
| BOUT1                       | 4     | 0                       | Bridge B output 1                                        | Connect to meter winding P                                                                                     |
| BOUT2                       | 5     | 0                       | Bridge B output 2                                        | Connect to motor winding B                                                                                     |

<sup>(1)</sup> Directions: I = input, O = output, OZ = tri-state output, OD = open-drain output, IO = input/output

## DSS PACKAGE (TOP VIEW)





## ABSOLUTE MAXIMUM RATINGS(1)(2)

|                  |                                                                   | VALUE              | UNIT |
|------------------|-------------------------------------------------------------------|--------------------|------|
| VCC              | Power supply voltage range                                        | -0.3 to 7          | V    |
|                  | Digital input pin voltage range                                   | -0.5 to VCC + 0.5  | V    |
|                  | Peak motor drive output current                                   | Internally limited | Α    |
|                  | Continuous motor drive output current per H-bridge <sup>(3)</sup> | 1.5                | Α    |
| TJ               | Operating junction temperature range                              | -40 to 150         | °C   |
| T <sub>stg</sub> | Storage temperature range                                         | -60 to 150         | °C   |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.
- (2) All voltage values are with respect to network ground terminal.
- (3) Power dissipation and thermal limits must be observed.

#### THERMAL INFORMATION

|                         |                                                  | DRV8836 |        |
|-------------------------|--------------------------------------------------|---------|--------|
|                         | THERMAL METRIC                                   | DSS     | UNITS  |
|                         |                                                  | 12 PINS |        |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance (1)       | 50.4    |        |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance (2)    | 58      |        |
| $\theta_{JB}$           | Junction-to-board thermal resistance (3)         | 19.9    | °C/W   |
| ΨЈТ                     | Junction-to-top characterization parameter (4)   | 0.9     | · C/VV |
| ΨЈВ                     | Junction-to-board characterization parameter (5) | 20      |        |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance (6) | 6.9     |        |

- (1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (4) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (5) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### RECOMMENDED OPERATING CONDITIONS

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                  |                                        | MIN | NOM MAX  | UNIT |
|------------------|----------------------------------------|-----|----------|------|
| $V_{CC}$         | Device power supply voltage range      | 2   | 7        | V    |
| I <sub>OUT</sub> | H-bridge output current <sup>(1)</sup> | 0   | 1.5      | Α    |
| f <sub>PWM</sub> | Externally applied PWM frequency       | 0   | 250      | kHz  |
| $V_{IN}$         | Logic level input voltage              | 0   | $V_{CC}$ | V    |

(1) Power dissipation and thermal limits must be observed.



## **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C,  $V_{CC} = 5$  V (unless otherwise noted)

|                               | PARAMETER                         | TEST CONDITIONS                                                            | MIN                   | TYP | MAX                   | UNIT |
|-------------------------------|-----------------------------------|----------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| POWER S                       | SUPPLY                            |                                                                            |                       |     |                       |      |
| I <sub>VCC</sub>              | VCC operating supply current      | f <sub>PWM</sub> = 50 kHz, no load                                         |                       | 1.7 | 2.5                   | mA   |
| VCC sleep mode supply current |                                   | nSLEEP = 0 V, all inputs 0 V                                               |                       | 40  | 95                    | - 1  |
| ICCQ                          | VCC sleep mode supply current     | V <sub>CC</sub> = 3 V, nSLEEP = 0 V, all inputs 0 V                        |                       | 10  |                       | nA   |
|                               | VCC undervoltage lockout          | V <sub>CC</sub> rising                                                     |                       |     | 2                     |      |
| $V_{UVLO}$                    | voltage                           | V <sub>CC</sub> falling                                                    |                       |     | 1.9                   | V    |
| LOGIC-LE                      | EVEL INPUTS                       |                                                                            |                       |     | *                     |      |
| V <sub>IL</sub>               | Input low voltage                 |                                                                            |                       | 0.  | .25 x V <sub>CC</sub> | V    |
| V <sub>IH</sub>               | Input high voltage                |                                                                            | 0.5 x V <sub>CC</sub> |     |                       | V    |
| I <sub>IL</sub>               | Input low current                 | V <sub>IN</sub> = 0                                                        | -5                    |     | 5                     | μΑ   |
| I <sub>IH</sub>               | Input high current                | V <sub>IN</sub> = 3.3 V                                                    |                       |     | 50                    | μA   |
| R <sub>PD</sub>               | Pulldown resistance               |                                                                            |                       | 100 |                       | kΩ   |
| H-BRIDGI                      | E FETS                            |                                                                            |                       |     |                       |      |
| Б                             | 110 - 10 FFT                      | $V_{CC} = 3 \text{ V, I}_{O} = 800 \text{ mA, T}_{J} = 25^{\circ}\text{C}$ |                       | 370 | 420                   | 0    |
| R <sub>DS(ON)</sub>           | HS + LS FET on resistance         | $V_{CC} = 5 \text{ V}, I_{O} = 800 \text{ mA}, T_{J} = 25^{\circ}\text{C}$ |                       | 305 | 355                   | mΩ   |
| I <sub>OFF</sub>              | Off-state leakage current         |                                                                            |                       |     | ±200                  | nA   |
| PROTECT                       | TION CIRCUITS                     |                                                                            |                       |     |                       |      |
| I <sub>OCP</sub>              | Overcurrent protection trip level |                                                                            | 1.6                   |     | 3.5                   | Α    |
| t <sub>DEG</sub>              | Overcurrent deglitch time         |                                                                            |                       | 1   |                       | μs   |
| t <sub>OCR</sub>              | Overcurrent protection retry time |                                                                            |                       | 1   |                       | ms   |
| t <sub>DEAD</sub>             | Output dead time                  |                                                                            |                       | 100 |                       | ns   |
| t <sub>TSD</sub>              | Thermal shutdown temperature      | Die temperature                                                            | 150                   | 160 | 180                   | °C   |



## TIMING REQUIREMENTS(1)

 $T_A=25^{\circ}C,~V_{CC}=5~V,~R_L=20~\Omega$ 

| NO. | PARAMETER       | CONDITIONS                            | MIN | MAX | UNIT |
|-----|-----------------|---------------------------------------|-----|-----|------|
| 1   | t <sub>1</sub>  | Delay time, xPHASE high to xOUT1 low  |     | 210 | ns   |
| 2   | t <sub>2</sub>  | Delay time, xPHASE high to xOUT2 high |     | 150 | ns   |
| 3   | t <sub>3</sub>  | Delay time, xPHASE low to xOUT1 high  |     | 150 | ns   |
| 4   | t <sub>4</sub>  | Delay time, xPHASE low to xOUT2 low   |     | 210 | ns   |
| 5   | t <sub>5</sub>  | Delay time, xENBL high to xOUTx high  |     | 150 | ns   |
| 6   | t <sub>6</sub>  | Delay time, xENBL high to xOUTx low   |     | 150 | ns   |
| 7   | t <sub>7</sub>  | Output enable time                    |     | 210 | ns   |
| 8   | t <sub>8</sub>  | Output disable time                   |     | 210 | ns   |
| 9   | t <sub>9</sub>  | Delay time, xINx high to xOUTx high   |     | 125 | ns   |
| 10  | t <sub>10</sub> | Delay time, xINx low to xOUTx low     |     | 125 | ns   |
| 11  | t <sub>R</sub>  | Output rise time                      | 20  | 188 | ns   |
| 12  | t <sub>F</sub>  | Output fall time                      | 8   | 30  | ns   |

## (1) Not production tested – ensured by design









#### **FUNCTIONAL DESCRIPTION**

### **Bridge Control**

Two control modes are available in the DRV8836: IN/IN mode, and PHASE/ENABLE mode. IN/IN mode is selected if the MODE pin is driven low or left unconnected; PHASE/ENABLE mode is selected if the MODE pin is driven to logic high. The following tables show the logic for these modes.

Table 2. IN/IN MODE

| MODE | xIN1 | xIN2 | xOUT1 | xOUT2 | FUNCTION<br>(DC MOTOR) |
|------|------|------|-------|-------|------------------------|
| 0    | 0    | 0    | Z     | Z     | Coast                  |
| 0    | 0    | 1    | L     | Н     | Reverse                |
| 0    | 1    | 0    | Н     | L     | Forward                |
| 0    | 1    | 1    | L     | L     | Brake                  |

#### Table 3. PHASE/ENABLE MODE

| MODE | xENABLE | xPHASE | xOUT1 | xOUT2 | FUNCTION<br>(DC MOTOR) |
|------|---------|--------|-------|-------|------------------------|
| 1    | 0       | X      | L     | L     | Brake                  |
| 1    | 1       | 1      | L     | Н     | Reverse                |
| 1    | 1       | 0      | Н     | L     | Forward                |

### Sleep Mode

If the nSLEEP pin is brought to a logic-low state, the DRV8836 will enter a low-power sleep mode. In this state all unnecessary internal circuitry is powered down.

#### **Power Supplies and Input Pins**

There is a weak pulldown resistor (approximately 100 kΩ) to ground on the input pins.

### **Protection Circuits**

The DRV8836 is fully protected against undervoltage, overcurrent and overtemperature events.

#### **Overcurrent Protection (OCP)**

An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than the OCP time, all FETs in the H-bridge will be disabled. After approximately 1 ms, the bridge will be re-enabled automatically.

Overcurrent conditions on both high and low side devices; i.e., a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown.

#### Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled. Once the die temperature has fallen to a safe level operation will automatically resume.

#### **Undervoltage Lockout (UVLO)**

If at any time the voltage on the VCC pins falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled, and internal logic will be reset. Operation will resume when VCC rises above the UVLO threshold.



#### **APPLICATIONS INFORMATION**

## **Parallel Mode**

The two H-bridges in the DRV8836 can be connected in parallel for double the current of a single H-bridge. The drawing below shows the connections.



Figure 1. Parallel Mode Connections



#### THERMAL INFORMATION

#### **Thermal Protection**

The DRV8836 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 150°C, the device will be disabled until the temperature drops to a safe level.

Any tendency of the device to enter thermal shutdown is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

### **Power Dissipation**

Power dissipation in the DRV8836 is dominated by the power dissipated in the output FET resistance, or RDS(ON). Average power dissipation when running both H-bridges can be roughly estimated by:

$$P_{TOT} = 2 \times R_{DS(ON)} \times (I_{OUT(RMS)})^2$$
(1)

Where  $P_{TOT}$  is the total power dissipation,  $R_{DS(ON)}$  is the resistance of the HS plus LS FETs, and  $I_{OUT(RMS)}$  is the RMS output current being applied to each winding.  $I_{OUT(RMS)}$  is equal to the approximately 0.7x the full-scale output current setting. The factor of 2 comes from the fact that there are two H-bridges.

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking.

Note that  $R_{DS(ON)}$  increases with temperature, so as the device heats, the power dissipation increases. This must be taken into consideration when sizing the heatsink.

#### Heatsinking

The PowerPAD™ package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to TI application report SLMA002, " PowerPAD™ Thermally Enhanced Package" and TI application brief SLMA004, " PowerPAD™ Made Easy", available at www.ti.com.

In general, the more copper area that can be provided, the more power can be dissipated.

## ZHCS379B -MARCH 2012-REVISED JANUARY 2014



| 修           | ìΤ  | 历    | 中 | 记  | 큓           |
|-------------|-----|------|---|----|-------------|
| <i>יי</i> ו | ·VJ | // 3 |   | иш | <b>∕</b> 3` |

| Cł | nanges from Revision A (September 2013) to Revision B                                 | Pag | e |
|----|---------------------------------------------------------------------------------------|-----|---|
| •  | Added t <sub>OCR</sub> and t <sub>DEAD</sub> parameters to ELECTRICAL CHARACTERISTICS |     | 5 |



## PACKAGE OPTION ADDENDUM

13-Jan-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| DRV8836DSSR      | ACTIVE | WSON         | DSS     | 12   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 836            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





13-Jan-2014

## PACKAGE MATERIALS INFORMATION

www.ti.com 13-Jan-2014

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8836DSSR | WSON            | DSS                | 12 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |

www.ti.com 13-Jan-2014



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| DRV8836DSSR | WSON         | DSS             | 12   | 3000 | 210.0       | 185.0      | 35.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4209244/D





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. It is recommended that vias located under solder paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司