# 計算機結構 作業一

學號:111062107

姓名:鄧弘利

用 3.2 舊版

## (a) (10 points) Effects of algorithms on performance

Press "Profile" in the toolbar and select Profile as "Application Program". Press the button "Resume" in the debug window, record the CycC and InsC for the four functions listed in the table below and complete the table. Based on the characteristics of the programs, briefly compare and explain the differences between the naïve and fast power algorithms in their profiles.

| Function            | Source              | CycC | InsC |
|---------------------|---------------------|------|------|
| naive_power_iter()  | naive_power_iter.c  | 89   | 50   |
| naive_power_recur() | naive_power_recur.c | 218  | 135  |
| fast_power_iter()   | fast_power_iter.c   | 42   | 27   |
| fast_power_recur()  | fast_power_recur.c  | 118  | 73   |

We can see that fast\_power\_iter and fast\_power\_recur have less CycC and InsC than naïve version. It's because that they use faster algorithm and theresore they can have less instructions and clock cycles. They use like bitwise operations and that makes the calculations less.

#### (b) (10 points) Effects of programming on performance

From the table above and based on the characteristics of the programs, briefly compare and explain the differences between the iterative and recursive implementations of the fast power algorithm in their profiles. Suppose that they are executed in a processor with a clock rate of 3 GHz, what are the average CPI and CPU execution time for the fast power iter() and fast power recur() functions?

| Function           | Average CPI | Average Execution Time |
|--------------------|-------------|------------------------|
| fast_power_iter()  | 1.555       | 14*10^-9               |
| fast_power_recur() | 1.616       | 39.3*10^-9             |

The main difference between fast\_power\_iter and fast\_power\_recur is that recursion version generates more function calls and thus make the call stack bigger. That's why recursive version has more cycle counts.

Cycle per instruction = total cycle/instruction count

Fast\_power\_iter CPI: 42 / 27 = 1.555...

Fast\_power\_recur CPI: 118 / 73 = 1.616...

CPU time = clock cycle count / clock rate

Fast\_power\_iter CPU time:  $42 / (3*10^9) = 14*10^-9$  (sec)

Fast\_power\_recur CPU time: 118/(3\*10^9) = 39.3\*10^-9(sec)

## (c) (10 points) Effects of compilers on performance

Compile fast\_power\_iter.c and fast\_power\_recur.c with two optimizations levels, -O0 and -O1. Record the CycC and InsC and compute their corresponding CPI for the two different optimization levels. Furthermore, briefly compare and explain the differences in their profiles.

| Function           | Optimization level -O0 |      |      | Optimization level -O1 |      |      |
|--------------------|------------------------|------|------|------------------------|------|------|
| runction           | CycC                   | InsC | CPI  | СусС                   | InsC | CPI  |
| fast_power_iter()  | 191                    | 87   | 2.19 | 42                     | 27   | 1.55 |
| fast_power_recur() | 267                    | 167  | 1.59 | 118                    | 73   | 1.61 |

We can see CycC and InsC of O0 are higher than those of O1.

It's because optimization level -O0 doesn't optimize so the CycC and InsC are higher than those of optimization level -O1, since for O1, it optimizes for speed.

00

Fast\_power\_iter CPI = 191/87 = 2.1954...

Fast\_power\_recur CPI = 267/167 = 1.5988...

01

Fast\_power\_iter CPI = 42/27 = 1.5555...

Fast\_power\_recur CPI = 1.6164...

#### (d) (10 points) Compilers versus hardware implementations

If we want to run the -O0 codes compiled in (c) on a faster processor to achieve the same speedup as running the -O1 codes on the original processor in fast\_power\_iter() and fast\_power\_recur(), what will the clock rates of the faster processor be for fast\_power\_iter.c and fast\_power\_recur.c respectively?

CPU time for O1

Fast\_power\_iter:  $42 / (3*10^9) = 1.4*10^-8 (sec)$ 

Fast\_power\_recur :118 /  $(3*10^9) = 3.93*10^-8$  (sec)

1.4\*10^-8 = 191 / new clock rate for fast\_power\_iter

=> new clock rate for fast\_power\_iter = 136.4\*10^8 = 13.64 \* 10^9 = 13.64GHz

3.93\*10^-8 = 267 / new clock rate for fast\_power\_recur

=>new clock rate for fast\_power\_recur = 67.9 \* 10^8 = 6.79GHz

(a) (5 points) Follow the link <a href="https://nanoreview.net/en/soc-list/rating">https://nanoreview.net/en/soc-list/rating</a> and fill in the table below.

| Core name                  | Peak frequency of the most performant block of cores (MHz) |             |             |            |             |             |
|----------------------------|------------------------------------------------------------|-------------|-------------|------------|-------------|-------------|
|                            | One core                                                   | Three cores |             | Two core   | es          | Two cores   |
| Snapdragon                 | Cortex-X4                                                  | Cortex-A720 |             | Cortex-A7  | 720         | Cortex-A520 |
| 8<br>Gen 3                 | 3300                                                       | 3150        |             | 2960       |             | 2260        |
|                            | Two cores                                                  |             |             | Four cores |             |             |
| Apple A17 Pro              | Everest                                                    |             |             | Sawtooth   |             |             |
|                            | 3780                                                       |             |             | 2110       |             |             |
|                            | One core Four                                              |             | cores       |            | Four cores  |             |
| Google<br>Tensor G3<br>Pro | Cortex-X3                                                  |             | Cortex-A715 |            | Cortex-A510 |             |
|                            | 2910                                                       |             | 2370        |            | 1700        |             |

(b) (10 points) Suppose that we run three computer graphics and multimedia programs on all three smartphones:

**Program A:** Renders 114,000,000 pixels when viewing HW1.pdf.

Program B: Blurs the background of 2,000 images in the image gallery.

Program C: Processes 4,000 images in the image gallery.

For simplicity, we assume that the program only runs on a single core. The Samsung Galaxy S24 Ultra uses Cortex-X4, the Apple iPhone 15 Pro Max uses Everest, and the Google Pixel 8 Pro uses Cortex-X3. Furthermore, there is no other overhead. We are interested in the execution time (in seconds) and the clock cycles (in millions) of each smartphone. Use the provided information in the table and your answer in (a) to complete the table below.

answer in (a) to complete the table below.

| Progra                 |         | ram A           | Progr   | am B            | Program C |                 |
|------------------------|---------|-----------------|---------|-----------------|-----------|-----------------|
| Smartphone             | Seconds | Clock<br>Cycles | Seconds | Clock<br>Cycles | Seconds   | Clock<br>Cycles |
| Samsung<br>(Cortex-X4) | 0.501   | 1653.3          | 74.9    | 247170          | 61.6      | 203280          |
| Apple (Everest)        | 0.639   | 2415.42         | 71.7    | 271026          | 50.6      | 191268          |
| Google<br>(Cortex-X3)  | 0.745   | 2167.95         | 133.3   | 387903          | 85.1      | 247641          |

## Samsung

ProgramA

Sec: 114000000 / 227.4M = 0.501

Clock cycles: 3300 \* 0.501 = 1653.3 (millions)

ProgramB

Sec: 2000 / 26.7 = 74.9

Clock cycles: 3300 \* 74.9 = 247170 (millions)

ProgramC

Sec: 4000 / 64.9 = 61.6

Clock cycles: 3300 \* 61.6 = 203280(millions)

## **Apple**

ProgramA

Sec: 114000000 / 178.5M = 0.639

Clock cycles: 3780 \* 0.639 = 2415.42 (millions)

ProgramB

Sec: 2000 / 27.9 = 71.7

Clock cycles: 3780 \* 71.7 = 271026 (millions)

ProgramC

Sec: 4000 / 79.1 = 50.6

Clock cycles: 3780 \* 50.6 = 191268(millions)

Google

ProgramA

Sec: 114000000 / 153M = 0.745

Clock cycles: 2910 \* 0.745 = 2167.95 (millions)

ProgramB

Sec: 2000 / 15 = 133.3

Clock cycles: 2910 \* 133.3 = 387903 (millions)

ProgramC

Sec: 4000 / 47 = 85.1

Clock cycles: 2910 \* 85.1 = 247641(millions)

(c) (10 points) We are interested in comparing the performances of the three smartphones. Calculate the relative performance of the three smartphones, with each phone as the reference for comparison. Use your answer in (b) to complete the table below and summarize the performance results by calculating the geometric mean of the performance ratio of the three benchmark programs (Program A, Program B, and Program C). Hint: you might only need to compute some of the six values from scratch.

|                             | Performance Ratio           |                            |                    |  |  |  |
|-----------------------------|-----------------------------|----------------------------|--------------------|--|--|--|
| Reference                   | Samsung Galaxy S24<br>Ultra | Apple iPhone 15 Pro<br>Max | Google Pixel 8 Pro |  |  |  |
| Samsung Galaxy S24<br>Ultra | 1                           | 0.999                      | 0.649              |  |  |  |
| Apple iPhone 15 Pro<br>Max  | 1.001                       | 1                          | 0.650              |  |  |  |
| Google Pixel 8 Pro          | 1.541                       | 1.540                      | 1                  |  |  |  |

我們可以看出 Apple 和 Samsung 的效能差不多,而 Google 的效能比較差。

## Samsung as reference

Apple => 
$$\sqrt[3]{\frac{0.501}{0.639} \times \frac{74.9}{71.7} \times \frac{61.6}{50.6}} = 0.999$$

Google => 
$$\sqrt[3]{\frac{0.501}{0.745}} \times \frac{74.9}{133.3} \times \frac{61.6}{85.1} = 0.649$$

## Apple as reference

Samsung => 1/0.999(Apple with Samsung as reference) = 1.001

Google => 
$$\sqrt[3]{\frac{0.639}{0.745} \times \frac{71.7}{133.3} \times \frac{50.6}{85.1}}$$

## Google as reference

Samsung => 1/0.649(Google with Samsung as reference) = 1.541

Apple => 1/0.650(Google with Apple as reference) = 1.540

#### 3. (10 points) Performance and speedup

Assume that a program requires the execution of  $100 \times 10^6$  FP instructions,  $140 \times 10^6$  INT instructions,  $110 \times 10^6$  L/S instructions, and  $55 \times 10^6$  branch instructions. The CPI for each type of instruction is 3, 2, 5, and 3, respectively. Assume that the processor has a 5 GHz clock rate.

- (a) (5 points) By how much must we improve the CPI of INT instructions if we want the program to run two times faster? Please show the calculation procedure.
- (b) (5 points) By how much is the execution time of the program improved if the CPI of FP instructions is reduced by 28%, the CPI of INT instructions is reduced by 32% and the CPI of L/S instructions is reduced by 61% and the CPI of branch instructions is reduced by 64%? Please show the calculation procedure.

(a)

CPU time = Clock cycles / clock rate

= 2 \* improved CPU time

New CPI = -2.625

So it can't be down if we just improve the CPI of INT instructions for the purpose of making the program run two times faster.

(b)

New CPU time = New Clock cycles / clock rate

```
=(100*10^6*3*0.72+140*10^6*2*0.68+110*10^6*5*0.39+55*10^6*3*0.36)/(5*10^9) = 0.13606 (sec)
```

CPU time - New CPU time = 0.259 - 0.13606 = 0.12294 = improved time

## 4. (15 points) Amdahl's law and the eight great ideas of computer architecture

One of the great ideas of computer architecture is parallelization. Amdahl's law can be used to calculate the overall speedup of parallel executions. Amdahl's Law is defined as follow:

$$S_{latency} = \frac{1}{(1-p) + \frac{p}{s}}$$

where

 $S_{latency}$ : the theoretical speedup of the execution of the whole task,

s: the speedup of the part of the task that benefits from improved system resources,

e the proportion of the execution time that the part benefiting from improved resources originally occupied.

The ideal speedup of a parallelized program is the number of processors used. However, the theoretical speedups have limitations by the percentage of the application that cannot be parallelized, which includes the communication costs. The problem is that the communication costs are not fixed but often vary based on the number of processors used. In the following, let us consider the communication costs separately from the non-parallelizable execution of the program.

- (a) (5 points) Suppose we have a method to parallelize the fast\_power\_iter() function in (1) using an arbitrary number of processors. Moreover, the execution time *T* on one processor is the result obtained in (1)(b). Compute the parallel execution time of fast\_power\_iter() on 2, 4, 8 processors assuming 75% of the function is parallelizable and there is no communication cost.
- (b) (5 points) Assuming the communication costs are 4% of the original execution time regardless of the number of cores, what is the speedup with 8 cores when 75% of the program is parallelizable?
- (c) (5 points) Assuming the communication costs are increased by 2% of the original execution time every time the number of processors is doubled, what is the speedup with n cores when 75% of the program is parallelizable? Furthermore, what is the speedup value when n = 8 in this scenario?

(a)

## 2 processors

$$1.4 * 10^-8 / (\frac{1}{(1-0.75)+0.75/2}) = 8.75 * 10^-9 (sec)$$

4 processors

$$1.4 * 10^-8 / (\frac{1}{(1-0.75)+0.75/4}) = 6.125 * 10^-9 (sec)$$

8 processors

$$1.4 * 10^-8 / (\frac{1}{(1-0.75)+0.75/8}) = 4.8125 * 10^-9 (sec)$$

(b)

S(latency) = 
$$(\frac{1}{(1-0.75) + \frac{0.75}{9} + 4\%})$$
 = 2.61

(C)

S(latency) = 
$$(\frac{1}{(1-0.75) + \frac{0.75}{n} + 2\% * \log_2 n})$$
 \*\* n stands for n cores

When n = 8

S(latency) = 
$$\left(\frac{1}{(1-0.75) + \frac{0.75}{8} + 2\% * \log_2 8}\right) = 2.48$$

#### 5. (10 points) Integrated circuit cost and manufacturing

Assume that a 50mm diameter-wafer has a cost of \$9 and contains 95 dies. The yield for this wafer is 90%.

- (a) (4 points) Find the defects per area for this wafer using the Equation on Page 28 of the textbook (or Page 43 of the slide of Introduction).
- (b) (2 points) Find the cost per die for this wafer.
- (c) (4 points) If the number of dies per wafer is increased by 10% and the defects per area unit increases by 25%, find the new die area and new yield.

(a)

Dies per wafer = wafer area / die area

- $\Rightarrow$  95 = 3.14 \* (25 \* 10^-3)^2 / die area
- $\Rightarrow$  Die area = 3.14 \* (25 \* 10^-3)^2 / 95 = 0.0000206 (m^2) = 20.6(mm^2)

Yield = 1 / (1+(defects per area \* die area / 2))^2

- $\Rightarrow$  0.9 = 1 / (1 + (defects per area \* 20.6 / 2))^2
- defects per area = 5.25 \* 10^-3 (defects/mm^2)

(b)

Cost per die for this wafer = cost per wafer / (dies per wafer \* yield)

$$= 9 / (95 * 0.9)$$

= 0.105

(c)

New Die area = wafer area / new dies per wafer

= 20.6/1.1

= 18.73 (mm^2)

New Yield =  $1 / (1+(defects per area * die area / 2))^2$ 

= 1/(1+5.25\*10^-3\*<mark>1.25</mark>\*18.73/2)^2

⇒ new Yield = 0.88755