

#### CS3120



#### Introduction of Integrated Circuit Design



# Homework 2: Layout Design Q&A

Andy, Yu-Guang Chen

Associate Professor, Department of EE, National Central University

Adjunct Assistant Professor, Department of CS, National Tsing Hua University

andyygchen@ee.ncu.edu.tw

Slides Credit: TA 張孫婕





- **♦** Virtuoso
- ◆ Pre-sim
- **◆**DRC
- **◆LVS**
- **◆**PEX
- ◆ Post-sim
- Coding Style and Naming Rules
- **◆** Notice







- **♦** Virtuoso
- ◆ Pre-sim
- **◆**DRC
- **♦**LVS
- **◆**PEX
- ◆ Post-sim
- Coding Style and Naming Rules
- **◆** Notice







- ◆Q1: The prompt window shows, "The cellView could not be opened for edit."
- ◆A1: The file is "locked" due to not properly closing icfb. To unlock the file, you need to close all icfb windows. Assuming your cell name is "inv" and the library you are using is "myLib", you can look for a file named .cdslck in the path myLib/inv/ and delete it. After that, you should be able to open your file successfully.





♦Q2: Unit of the ruler?

◆A2: microns.







- ◆Q3: WARNING: Failed to get a mfgGridResolution value from the tech file.
- ◆A3: You can ignore the warning message, as it won't affect in HW2.







- ◆Q4: How to flatten the subcircuit in layout?
- ◆A4: You can find in menu bar -> edit -> hierarchy -> make cell.../flatten... to flatten the subcircuit in layout.









- **♦** Virtuoso
- **♦** Pre-sim
- **◆**DRC
- **♦**LVS
- **◆**PEX
- ◆ Post-sim
- Coding Style and Naming Rules
- **◆** Notice







- Q1: Waveform didn't turn out as expected and is not a logic error.
- ◆A1: It is usually a syntax error.







- ◆Q2: What is the .cir file in the tutorial?
- ◆A2: The .cir file is a circuit file you can include in your .sp file.
- ◆In HW2, we provide 2 ways to complete your circuit
  - ➤ 1. yourcircuit.cir + pre\_XOR.sp
  - ≥2. pre\_XOR.sp
  - If using the first method, make sure to upload the .cir file.







- Q3: Cannot create the .tr0 file after running pre-sim.
- ◆A3: If it's not an issue with the option post settings, based on my experience, running it a few more times usually would create the .tr0 file. It could be a problem with HSPICE itself.







- ◆Q4: Can I construct the 3-bit XOR gate with several different subcircuits (subckts)?
- ◆A4: Yes.







- **♦** Virtuoso
- ◆ Pre-sim
- **◆**DRC
- **LVS**
- **◆**PEX
- ◆ Post-sim
- Coding Style and Naming Rules
- **◆** Notice









- ◆Q1: Cannot run DRC successfully.
- ◆A1: Check out the settings in the tutorial. You don't need to modify other settings. Make sure all paths and files are correctly set.





# **DRC**



- ◆Q2: Having missing port error.
- ◆A2: Check if labels for VDD and GND are placed at the correct layers on the layout, and ensure that the corresponding metal layer's text layer is used. If the wrong layer is used, errors may occur.





## DRC



- ◆Q3: WARNING: Stamping conflict in SCONNECT Multiple source nets stamp one target net. Use LVS REPORT OPTION or LVS SOFTCHK statement to obtain detailed information.
- ◆A3: The warning refers to an incorrect connection caused by multiple labels on the same net in the circuit or an improper connection of the bulk, leading to a wrong connection (soft connect). You can check if the bulk is correctly connected.





- **♦** Virtuoso
- ◆ Pre-sim
- **◆**DRC
- **♦LVS**
- **◆**PEX
- ◆ Post-sim
- Coding Style and Naming Rules
- **♦** Notice





# LVS



- Remember to select the right top cell.
- ◆When running LVS, leave only the circuit information (.subckt) in .sp/.cir, and remove the simulation part (.lib, .option, .temp, .etc), so that LVS can only compare the circuit information part.









- **♦** Virtuoso
- ◆ Pre-sim
- **◆**DRC
- **♦**LVS
- **◆**PEX
- ◆ Post-sim
- Coding Style and Naming Rules
- **◆** Notice









- ◆Q1: The port orders generated after PEX is different from pre-sim?
- ◆A1: It is normal for the port order generated after PEX.





# PEX



- ◆Q2: .pex.netlist or .pex.cir?
- ◆A2: Depends on the circuit defined in pre-sim.
  - ➤ 1. yourcircuit.cir + pre\_XOR.sp in pre-sim:
    - hw2 XOR.pex.cir
    - hw2\_XOR.pex.cir.HW2\_XOR.pxi
    - hw2 XOR.pex.cir.pex
  - >2. pre\_XOR.sp in pre-sim:
    - hw2\_XOR.pex.netlist
    - hw2\_XOR.pex.netlist.HW2\_XOR.pxi
    - hw2\_XOR.pex.netlist.pex







- **♦** Virtuoso
- ◆ Pre-sim
- **◆**DRC
- **♦**LVS
- **◆**PEX
- **◆**Post-sim
- Coding Style and Naming Rules
- **♦** Notice







# Post-sim

- ◆Q1: How to correctly run post-sim?
- ◆A1: When running post-sim with the .sp file, remember to include the .cir or .netlist file after PEX. You should remove the original subcircuit definitions and calls from the circuit's original .sp file. Instead, include and call the subciruit defined in the .cir or .netlist file. Be mindful of the port order, as it needs to match the order defined in the .cir or .netlist.





# Post-sim

- ◆Q1: How to correctly run post-sim?
- ◆A1: For example, with a .pex.cir file, you should include the corresponding .per.cir in the post-sim .sp file and call the subcircuits defined within the .pex.cir. Similarly, with a .pex.netlist, include the corresponding .pex.netlist in the post-sim .sp file and call the subcircuits defined within the .pex.netlist.









- **♦** Virtuoso
- ◆ Pre-sim
- **◆**DRC
- **♦**LVS
- **◆**PEX
- ◆ Post-sim
- Coding Style and Naming Rules
- **◆** Notice





# Coding Style and Naming Rules

- ◆ You can define your own subcircuits. Make sure the final subcircuit is the same as the one shown in the coding style of the document.
- ◆The port order of the post-sim can be different from the coding style in the document, since the netlist file created after PEX may not be the same as the one in presim.





# Coding Style and Naming Rules

- ◆ You need to design the circuit in HW2 based on the image in the document. Otherwise, the circuit won't be graded.
- ◆ Difference between HW2 and bonus:
  - >HW2: based on the image in the document
  - ➤ Bonus: circuit different from HW2, using pass transistor, and has lower power









- **♦** Virtuoso
- ◆ Pre-sim
- **◆**DRC
- **♦**LVS
- **◆**PEX
- ◆ Post-sim
- Coding Style and Naming Rules
- **♦** Notice







# **Notice**

- Remember to check the announcement in eeclass.
- ◆Remember to check the updated document in eeclass. Make sure to hand out correct files.

