

# **Logic Synthesis**

CIC 楊智喬

Tel: (03)5773693 ext:154

Email: ccyang@cic.org.tw



### Schedule (day 1)

- OIntroduction to Logic Synthesis
  - Introduction
  - Design object
  - Static Timing Analysis (STA)
  - Synopsys design analyzer environment
- **OHDL** Coding For Synthesis
  - Synthesizable Verilog HDL
  - Some tricks in Verilog HDL
  - Designware library
- OLab Time (Lab1)

### Schedule(day 2)

- O Design Constraint
  - Setting design environment
  - Setting design constraint
- ODesign Optimization
  - Compile the design
  - Finite state machine optimization
- **O**Synthesis Report and Analysis
- OLab Time (Lab2)



## Introduction

1

## Introduction to Logic Synthesis

- OIntroduction
- O Design object
- Static Timing Analysis (STA)
- OSynopsys design analyzer environment

# Introduction

## IC Design and Implementation



## System Spec.



| 腳位名稱  |    | 描述        |       |        |                    | Drive Strength/Output Load    | at a flag of                             |  |
|-------|----|-----------|-------|--------|--------------------|-------------------------------|------------------------------------------|--|
| clk   | 輸入 | 系統時脈      |       |        |                    | assume infinite               |                                          |  |
| reset | 輸入 | 系統重置訊     | 號,hi  | igh ac | ctive              | 1 ns/pf                       |                                          |  |
| din   | 輸入 | 每個clock c | ycle輸 | 入一个    | 個16-bit 正整數        | 1 ns/pf                       |                                          |  |
| ready | 輸出 | reset為1時  | ,     | =      | <u> </u>           |                               |                                          |  |
|       |    | 出前的半個     | clock |        |                    |                               |                                          |  |
| dout  | 輸出 | 每個clock c | ,     |        | //-                |                               |                                          |  |
|       |    |           | start |        | _                  | valid input                   |                                          |  |
|       |    |           | in    |        | x1\x2\x3\x1\\/\/\x | 2 X3 X1 X2 X3 X1 X X1 X3 X1 X | x2 x3 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX |  |
|       |    |           | ready |        | <u>t₁</u> //-      | valid output                  | ıt                                       |  |
|       |    |           | out   |        |                    | Y1 Y2 Y3 Y1 \                 | Y1 Y2 Y3 /// Y2 Y3 ///                   |  |

### **Algorithm Analysis**



## Gate and Circuit Level Design





# Physical Design



# Cell-Based Design Flow



#### What is Synthesis

• Synthesis = translation + optimization + mapping



#### Synthesis is Constraint Driven



### Technology Independent

ODesign can be transferred to any technology



#### Tools We will Use

| Tool            | Purpose                                             |
|-----------------|-----------------------------------------------------|
| Design Analyzer | User graphical interface of synopsys synthesis tool |
| HDL Compiler    | Translate Verilog descriptions into Design Compiler |
| Design Compiler | Constraint driven logic optimizer                   |
| Design Time     | Static Timing Analysis (STA) engine                 |
| Design Ware (*) | Enable synthesis using DesignWare library           |

#### **Logic Synthesis Overview**



### HDL Compiler (1/2)

**HDL** Compiler

always @(reset or set)
begin : direct\_set\_reset
if (reset)

y=1'b0;

else if (set) y=1'b1;

end

always @(gate or reset)

if (reset)

t=1'b0;

else if (gate)

t=d;

HDL Compiler translates
Verilog HDL descriptions
into Design Compiler as
Synopsys <u>design block</u>



#### HDL Compiler (2/2)

○ In schematic view, we can see the Verilog file is translated with a <u>GTECH</u> library(the synopsys default)



#### Design Compiler

O Design Compiler maps Synopsys design block to gate level design with a user specified library







#### **Design Compiler Interaction**

#### Three ways to interface



#### Synopsys Related Files

| Files              | Purpose                                                                                                                                                                                                                                   |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| .cshrc             | set path and environment variables and license check                                                                                                                                                                                      |
| .synopsys_dc.setup | Three distinct files are read and executed when DC is invoked  1st. system-wide (do not modify):     (e.g. \$SYNOPSYS/admin/setup/)  2nd. User's home directory (e.g. ~ccyang/)  3rd. User's current working directory (e.g. ~ccyang/dc/) |

#### O NOTE

- These 3 files are always read *in the same order*.
- Any repeated command can <u>override</u> the previous one.

#### Synopsys On-Line Documentation (SOLD)

Invoke Synopsys On-Line Document using the command

unix%> acroread /usr/synopsys/sold/cur/top.pdf

O Note: whenever you find a question, check *SOLD* first



#### What .synopsys\_dc.setup defined

- Olink\_library: the library used for interpreting input description
  - Any cells instantiated in your HDL code
  - Wire Load or Operating Condition models used during synthesis
- Otarget\_library: the ASIC technology that the design is mapped to
- Osymbol\_library: used during schematic generation
- Osearch\_path: the path to search for unsolved reference library or design
- Osynthetic\_library: designware library to be used
- Other variables

#### .synopsys\_dc.setup file

○ In CIC cell\_based flow, we support compass 0.35um cell library, the .synopsys\_dc.setup file is as follows

## **ASIC Synthesis Design Flow**



>Synthesis Object

#### Design Objects (Schematic Perspective)



#### Design Objects

#### Seven Types of Design Objects:

Design: A circuit that performs one or more logical

functions

Cell: An *instance* of a design or library primitive

within a design

Reference: The name of the original design that a cell

instance "points to"

Port: The input or output of a *design* 

Pin: The input or output of a *cell* 

Net: The wire that connects ports to pins and/or pins

to each other

Clock: A timing reference object in DC memory which

describes a waveform for timing analysis

#### Design Objects (Verilog Perspective)

```
Design
      module TOP (A,B,C,D,CLK,OUT1);
                                             Clock
        input A, B, C, D, CLK; 	
        output [1:0] OUT1;
 Port
        wire INV1, INV0, bus1, bus0;
                                                  Net
        ENCODER U1 (.AIN (A), . . . .Q1 (bus1));
Reference
        INV U2 (.A (BUS0), .Z( INV0)),
                                                Pin
           _ U3 (.A( BUS1), .Z( INV1));
   Cell
        REGFILE U4 (.D0 (INV0), .D1 (INV1), .CLK (CLK) );
      endmodule
```

#### Design Objects Exercise



- Make a list of all the ports in the design?
- Make a list of all the cells that have the letter "U" in their name?
  - {
- O Make a list of all the nets ending with "CLK"? {
- Make a list of all the "Q" pins in the design? {

#### Design Objects Exercise



- Make a list of all the ports in the design?{ A, B, CLK, SUM }
- Make a list of all the cells that have the letter "U" in their name?
   { ADDER/U1, DFF/U2 }
- Make a list of all the nets ending with "CLK"? { CLK }
- Make a list of all the "Q" pins in the design? { U2/Q }
- Make a list of all the references? { ADDER,DFF }

#### find Command Syntax

- Search the *current design* for names of the given object type.
  - Can be used stand-alone or composed with other functions.
- O Syntax: find type [name\_list] [-hierarchy]
- O type: design, port, reference, cell, clock, pin or net
- O name\_list (optional):
  - List of design of library object names, Use brackets ({list}) for multiple names.
  - If no name\_list is given, the find command lists all the names of specified object type.
- O -hierarchy (optional):
  - Use this option if all objects within a hierarchical design are to be returned. Only works with these object types: design, net, cell or pin.

#### find Command Syntax

- O List all the ports of the current design:
  - find (port, "\*")
- O List all the instances that start with the letter "B" or "D"
  - find (cell, {B\* D\*})
- Find the nets "n2003", "n2004"
  - find (net, {"n2003", "n2004"})
- O Place a dont\_touch attribute on all the designs in the hierarchy
  - set\_dont\_touch find (design, "\*" -hier)
- O List all the pins of the "FD1" cell of the "class" library
  - find (pin class/FD1/\*)

#### find Command Exercise



Write find commands to do the following:

- find a list of all the ports in the design?{
- 2. find a list of all the cells that have the letter "U" in their name?
  {
- find a list of all the nets ending with "CLK"? {
- 4. find a list of all the "Q" pins in the design? {

#### find Command Exercise



Write find commands to do the following:

- find a list of all the ports in the design? { find (port, "\*") }
- find a list of all the cells that have the letter "U" in their name? { find (cell, "\*U\*") }
- find a list of all the nets ending with "CLK"? { find (net, "\*CLK") }
- find a list of all the "Q" pins in the design? { find (pin, "\*/Q") }

# Static Timing Analysis

## Static Timing Analysis (Design Time)

- A method for determining if a circuit meets timing constraints without having to simulate clock cycles.
  - Designs are broken down into sets of timing paths
  - The delay of each path is calculated
  - All path delays are checked to see if timing constraints have been met



# Timing Paths in Design Compiler

- O Design Time breaks designs into sets of signal paths, each path has a <u>startpoint</u> and an <u>endpoint</u>.
  - Startpoints:
    - Input ports
    - Clock pins of sequential devices
  - Endpoints:
    - Output ports
    - Data input pins of sequential devices



1-36

#### Timing Groups

• How to organize timing paths into group?



- Paths are grouped according to the clocks controlling their endpoints
- Each clock will be associated with a set of paths called a path group
- The default path group comprises all paths not associated with a clock







#### Timing Path Exercise

- O How many timing paths do you see? 11
- O How many path groups are there?



#### Schematic Converted To a Timing Graph

- To calculate total delay, Design Time breaks each path into timing arcs.
- Each timing arc contributes either a net delay or cell delay.



- Example of calculating a path delay
  - All the net and cell timing arcs along the path are added together



Path Delay = 0.8 + 0.25 + 0.77 + 0.2 + 0.56 +0.11 = 2.51 ns

## Edge Sensitivity in Path Delay

- There is an "Edge Sensitivity" (called unateness) in a cell's timing arc:
- O Design Time keeps track of unateness in each timing path

```
library: pin (Z) {
   intrinsic rise: 1.5;
   intrinsic fall: 0.3;
}
library: pin (Z) {
   intrinsic rise: 1.5;
   intrinsic fall: 0.3;
}
```

#### Setup & Hold Time Check

- O Setup Time: The length of time that data must stabilize before the clock transition
  - The maximum data path is used to determine if setup constraint is met
- O Hold Time: The length of time that data must remain stable at the input pin after the active clock transition.
  - The minimum data path is used to determine if hold time is met



# Synopsys Graphical Environment Design Analyzer

## Invoke Design Analyzer

O Unix% > design\_analyzer &



#### Optimization Using the Design Analyzer

- OFile/Analyze & File/Elaborate Verilog & VHDL, or File/Read - all other formats
- OAttributes set up Design Environment & Goals
- OAnalysis/Report check if set up is OK
- OAnalysis/Check Design
- O Tools/Design Optimization
- OAnalysis/Report
- O File/Save

#### Analyze & Elaborate

- OUse analyze and elaborate to bring Verilog or VHDL files into design compiler memory
- OAnalyze does syntax checking and produces an intermediate .syn .mra files to be stored in a design library
- O Elaborate looks in the design library for the .syn file and builds the design up into design compiler memory (as design block)

#### What is a Design Library

- A Design Library is a <u>logical name</u> that maps to a UNIX directory used to store intermediate files produced by analyze, so that it won't clutter your present working directory
  - Unix%> mkdir ~traina/analyzed"
- Tell Design Compiler the logical library name and the UNIX directory, to associate with that logical library name
  - define\_design\_lib logical\_library\_name -path unix\_directory\_path (e.g. define\_design\_lib WORK -path ~traina/analyzed)
- To find out what is in a library
  - report\_design\_lib logical\_library\_name report\_design\_lib WORK

# Analyze

- Check VHDL & Verilog for syntax and synthesizability
- Create intermediate .syn and .mra files and places them in library specified -- <u>design</u> library

add1%verilog.syn
add1%verilog\_\_verilog.syn
ADD1.mra

analyze -format verilog -library SPWLIB add1.v

Equivalent to dc\_shell command

#### File/Analyze



#### Elaborate

- Elaborate after analyze to bring design into Design Compiler memory using generic components (GTECH)
- Look in the design library for intermediate .syn file for design specified

Equivalent dc\_shell command

File/Elaborate



elaborate add1 -architecture verilog -library SPWLIB -update

#### Read File

- Read netlists or other design descriptions into Design Compiler
- O File/Read
- Support many different formats:
  - synopsys internal formatsDB(binary): .dbequation: .eqnstate table: .st
  - Verilog: .v
  - VHDL: .vhd
  - PLA(Berkeley Espresso): .pla
  - EDIF



# After Analyze/Elaborate or Read

- File/Analyze → File/Elaborate
- OFile/Read



#### Four Types of Icon









EQUATION

PLA

**FSM** 

NETLIST

#### **EQUATION**

Equation, or non-netlist VHDL or Verilog format

#### **PLA**

Programmable logic array format

#### **FSM**

Finite-state-machine design represented as a state table

#### **NETLIST**

Design was read in as a netlist (including structural VHDL and Verilog), or it has been optimized

#### Describe the Design Environment

O You can use Design Analyzer to constrain your design





#### Check Design

- OAnalysis/Check Design
- OExecute check\_design before you optimize your design
- Two types of messages are issued
  - error
    - Error: In design `bcd7segs', cell `decoder'
      has more pins than it's reference `dl' has
      ports
  - warnings
    - Warning: In design 'converter', port 'A' is not connected to any nets

#### Compile the Design

OThe compile command optimizes and maps the current\_design



## Analyze the Design

• From report and analysis, you can find the set attributes and the results after optimization



## Save the Design

Write out the design netlist after synthesis



#### Four Different View - Design View

#### To return to design view

View/Change Level/Top



#### Four Different View - Symbol View

• We usually set port attributes in symbol view



#### Four Different View - Schematic

OLet you see the schematic view of current design



#### Four Different View - Hierarchical

OLet you see the hierarchical structure of the current design



1-60



# Coding Style for Synthesis

ccyang/2003

#### OHDL Coding Style for Synthesis

- → Synthesizable Verilog HDL
- → Some tricks in Verilog HDL
- → Designware library

# Synthesizable Verilog HDL

#### Verilog Module

#### Module

Module Name & Port List

Definitions
Port,Wire,Register
Parameter,Integer,Function

**Module Instantiations** 

Module Statements & Constructs

#### Verilog Module

- A Verilog module is a Synopsys design block
- Module instantiation gives design hierarchy

```
module sync_set_reset(reset,set,d,gate
,y,t);
input reset,set,gate,d;
output y,t;
//synopsys sync_set_reset "reset,set"
reg y,t;
always @(reset or set)
begin : direct_set_reset
if (reset)
y=1'b0;
else if (set)
y=1'b1;
end
endmodule
```



# Verilog Basis & Primitive Cell (1/2)

#### OVerilog Basis

- parameter declarations
- wire, wand, wor, tri, supply0, and supply1 declarations
- reg declarations
- input declarations
- output declarations
- inout declarations
- Continuous assignments
- Module instantiations
- Gate instantiations
- Function definitions
- always blocks
- task statements

# Verilog Basis & Primitive Cell (2/2)

- OVerilog primitive cells build basic combinational circuit
- OSynthesizable Verilog primitives cells
  - and, nand, or, nor, xor, xnor, not
  - bufif0, bufif1, notif0, notif1

# The 3 BIG Picture Guidelines (1/3) - Think of Hardware

• Write the Register Transfer Language.







after 20 ns and
2 clock cycles
OUTPUT <= IN1 + RAM1
wait 20 ns;

# The 3 BIG Picture Guidelines (2/3) - Think of Synchronous Hardware

- Synchronous design can run smoothly during synthesis, test, simulation and layout.
- O Asynchronous design should be avoided as possible!



# The 3 BIG Picture Guidelines (3/3) - Think RTL





- RTL = Register Transfer Level
  - Writing in an RTL coding style means describing
    - the register architecture,
    - the circuit topology, and
    - the functionality between registers
  - Design Compiler optimizes logic between registers
    - It does not optimize the register placement

### Non-Blocking and Blocking

- For the most straightforward code: (you get what you expect)
  - Use non-blocking assignments within sequential always block.
  - Example:

```
always @(posedge clock) begin

x <= a;
y <= x;
z <= y;
end

Usually you expect
```

```
always @(posedge clock) begin

x = a;
y = x;
z = y;
end

May not you expect
```

### Non-Blocking and Blocking (cont.)

- For the most straightforward code:
- (you get what you expect)
  - Use <u>blocking</u> assignments within combinational always block.
  - Example:

```
always @(a or b or x) begin

x = a & b;

y = x | b;

x = a;

end

Usually you expect

b

TECH_AND2

TECH_AR2

y
```

```
always @(a or b or x) begin
    x <= a & b;
    y <= x | b;
    x <= a;
end

May not you expect
```



### Synthesizable Verilog Code

- OSynopsys can't accept all kinds of Verilog constructs
- OSynopsys can only accept a subset of Verilog syntax and this subset is called "Synthesizable Verilog Code"
- The same situation also exists in VHDL
- This chapter will introduce synthesizable verilog coding style to you, and this is the first challenge when you use Synopsys to convert your RTL code to Gate level netlist

### **HDL** Compiler Unsupported

- O delay
- initial
- o repeat
- wait
- O fork
- event
- deassign
- force
- release
- primitive -- User defined primitive
- time
- O triand, trior, tri1, tri0, trireg
- O nmos, pmos, cmos, rnmos, rpmos, rcmos
- O pullup, pulldown
- rtran, tranif0, tranif1, rtranif0, rtranif1
- case identity and not identity operators
- Division and modulus operators
- division can be done using DesignWare instantiation ccyang/2003

2-15

## Design Methodology



### Design Flow

- 1. Write a design description in the Verilog language. This description can be a combination of structural and functional elements. This description is used with both the Synopsys HDL Compiler and the Verilog simulator.
- 2. Provide Verilog-language test drivers for the Verilog HDL simulator. The drivers supply test vectors for simulation and gather output data.
- 3. Simulate the design by using a Verilog HDL simulator. Verify that the description is correct.
- 4. Synthesize the HDL description with HDL Compiler. HDL Compiler performs architectural optimizations, then creates an internal representation of the design.

### Design Flow

- 5. Use Synopsys Design Compiler to produce an optimized gate-level description in the target ASIC library. You can optimize the generated circuits to meet the timing & area constraints wanted.
- 6. Use Synopsys Design Compiler to output a gate-level Verilog description. This netlist-style description uses ASIC components as the leaf-level cells of the design. The gate-level description has the same port and module definitions as the original high-level Verilog description.
- 7. Use the original Verilog simulation drivers from Step 2 because module and port definitions are preserved.
- 8. Compare the output of the gate-level simulation with the output of the original Verilog description simulation to verify that the implementation is correct.

### Wire & Reg

- O wire(wand, wor, tri)
  - Physical wires in a circuit
  - Cannot assign a value to a wire within a function or a begin....end block
  - A wire does not store its value, it must be driven by
    - by connecting the wire to the output of a gate or module
    - by assigning a value to the wire in a continuous assignment
  - An un-driven wire defaults to a value of Z (high impedance).
  - Input, output, inout port declaration -- wire data type (default)

### Wire & Register

- O reg
  - A variable in Verilog
- O Use of "reg" data type is not exactly synthesized to a really register.
- O Use of wire & reg
  - When use "wire" → usually use "assign" and "assign" does not appear in "always" block
  - When use "reg" → only use "a=b", always appear in "always" block

```
module test(a,b,c,d);
input a,b;
output c,d;
reg d;
assign c=a;
always @(b)
   d=b;
endmodule
```

### Continuous Assignment (1/2)

- O Drive a value onto a wire, wand, wor, or tri
  - Use an explicit continuous assignment statement after declaration
  - Specify the continuous assignment statement in the same line as the declaration for a wire
- Used for datapath descriptions
- Used to model combinational circuits
- Example

```
wire a; --declare
assign a=b&c; --assign

wire a=b&c; --declare and assign
```

### Continuous Assignment (2/2)

### Avoid logic loop

- HDL Compiler and Design Compiler will automatically open up asynchronous logic loops
- Without disabling the combinational feedback loop, the static timing analyzer can't resolve
- Example



### **Verilog Operators Supported**

- Binary bit-wise (~,&,|,^,~^)
- OUnary reduction (&,~&,|,~|,^,~^)
- OLogical (!,&&,||)
- $\bigcirc$ 2's complement arithmetic (+,-,\*,/,%)
- Relational (>,<,>=,<=)
- $\bigcirc$  Equality (==,!=)
- OLogical shift (>>,<<)
- OConditional (?:)

# **Verilog Operators Supported**

| Operator | Description              |
|----------|--------------------------|
| {}       | concatenation            |
| + - * /  | arithmetic               |
| %        | modulus                  |
| > >= <   | < <del>#e</del> lational |
| !        | logical NOT              |
| 8.8:     | logical AND              |
| 11       | logical OR               |
| ==       | logical equality         |
| ! =      | logical inequality       |
| ~        | bit-wise NOT             |
| &        | bit-wise AND             |
| 1        | bit-wise OR              |
| ^        | bit-wise XOR             |

| Operator |     | Description    |  |
|----------|-----|----------------|--|
| ^ ~      | ~ ^ | bit-wise XNOR  |  |
| &        |     | reduction AND  |  |
| 1        |     | reduction OR   |  |
| ~ &      |     | reduction NAND |  |
| ~        |     | reduction NOR  |  |
| ^        |     | reduction XOR  |  |
| ~ ^      | ^ ~ | reduction XNOR |  |
| <<       |     | left shift     |  |
| > >      |     | right shift    |  |
| ?:       |     | conditional    |  |
|          |     |                |  |

### Comparisons to X or Z

- OComparisons to an X or Z are always ignored.
- OComparison is always evaluated to false, which may cause simulation & synthesis mismatch.

```
module compare_x(A,B);
input A;
output B;
reg B;

always begin
  if (A == 1'bx)
    B = 0;
  else
    B = 1;
end

endmodule
```

Warning: Comparisons to a "don't care" are treated as always being false in routine compare\_x line 7 in file "compare\_x.v" this may cause simulation to disagree with synthesis. (HDL-170)

### Bit-wise, Unary, Logical Operator

bit-wise unary reduction logical

### Arithmetic, Relational, Equality

- These operators usually work on vectors.
- Each use of these operators results in utilization of a resource block.

```
wire [7:0] c = a + b;
wire a_bigger = a > b;
wire eq = ( a==b );
```

### Resource Blocks

- These blocks are known as DesignWare parts of synthetic cells
- If the operation is > 4 bit, the DesignWare part will become a level of hierarchy, and generate a new design block after design compiled
- If the operation is < or = 4 bit, it won't become a level of hierarchy
- Optimization constraints determine the architecture of DesignWare part, each block can be further optimized for its environment and interface

# Some Tricks in Verilog HDL

### Resource Sharing

Operations can be shared if they lie in the same always block.

```
always @(a or b or c or sel)
if (sel)
    z = a + b;
else
    z = a + c;
```



### Resource Sharing

Analysis/Report/Resource



2-30

### **Conditional Operator**

- The value assigned to LHS is the one that results TRUE from the expression evaluation.
- This can be used to model multiplexer.
- OCan be nested.



### Concatenation operator

- O Combine one or more expressions to form a larger vector. ex. 3 bloo --> {1 bloop}
- If you want to transfer more than one data from function construct, concatenation operator is a good choice.

```
Output [7:0] ccr;
wire a,b,c,d,e,f;
...
assign ccr = { 2'00,a,b,c,d,e,f };
```

```
output [7:0] ccr;
wire a,b,c,d,e,f;
...
assign ccr[7] = 1'b0;
assign ccr[6] = 1'b0;
assign ccr[5] = a;
assign ccr[4] = b;
assign ccr[3] = c;
assign ccr[2] = d;
assign ccr[1] = e;
assign ccr[0] = f;
```

```
function [8:0] adder;
input [7:0] a, b;
reg c;
reg [7:0] temp;
integer i;
begin
c = 0;
for (i = 0; i <= 7; i = i + 1) begin
  temp[i] = a[i] ^ b[i] ^ c;
  c = a[i] & b[i] | a[i] & c | b[i] & c;
end
end
adder = { c , temp };
endfunction

assign {cout, sum} = adder(a,b);</pre>
```

### **Function declarations**

- Function declarations are one of the two primary methods for describing combinational logic.
- O Can be declared and used within a module.
- O Function construct

```
function [range] name_of_function;
  [func_declaration]
  statement_or_null
endfunction
```

```
function [8:0] adder;
input [7:0] a, b;
reg c;
reg [7:0] temp;
integer i;
begin
c = 0;
for (i = 0; i <= 7; i = i + 1) begin
  temp[i] = a[i] ^ b[i] ^ c;
  c = a[i] & b[i] | a[i] & c | b[i] & c;
end
end
adder = { c , temp};
endfunction

assign {cout, sum} = adder(a,b);</pre>
```

### **Combinational Always Block**

OSensitivity list must be specified completely, otherwise synthesis may mismatch with simulation

```
always @(a or b or c)
f=a&b|c;

always @(a or b)
f=a&b|c;
```



Warning: Variable 'c' is being read in routine train line 6 in file '/ccyang/abc/train1.v', but does not occur in the timing control of the block which begins there. (HDL-180)

### if Statement (1/4)

- OProvide for more complex conditional actions, each condition expression controls a multiplexer
- Olegal only in function & always construct
- Syntax

```
if ( expr )
    begin
    ... statements ...
    end
else
    begin
    ... statements ...
    end
```

### if Statement (2/4)

#### Oif statement can be nested

```
always @(sel1 or sel2 or sel3 or sel4
or in1 or in2 or in3 or in4 or in5)
begin
if (sel1) begin
  if (sel2) out=in1;
  else out=in2;
end
else if (sel3) begin
  if (sel4) out=in3;
  else out=in4;
end
else out=in5;
end
```



### if Statement (3/4)

OWhat's the difference between these two

coding styles?

```
module mult_if(a, b, c, d, e, sel, z);
input a, b, c, d, e;
input [3:0] sel;
output z;
reg z;
always @(a or b or c or d or e or sel)
begin
z = e;
if (sel[0]) z = a;
if (sel[1]) z = b;
if (sel[2]) z = c;
if (sel[3]) z = d;
end
endmodule
```

```
module single_if(a, b, c, d, e, sel, z);
input a, b, c, d, e;
input [3:0] sel;
output z;
reg z;
always @(a or b or c or d or e or sel)
begin
z = e_i
if (sel[3])
  z = di
else if (sel[2])
  z = ci
else if (sel[1])
  z = b_i
else if(sel[0])
  z = ai
end
endmodule
```

1

# if Statement (4/4)



### case Statement (1/8)

OLegal only in the function & always construct

Osyntax

```
case ( expr )
    case_item1: begin
    ... statements ...
    end
    case_item2: begin
    ... statements ...
    end
    default: begin
    ... statements ...
    end
    default: begin
    ... statements ...
    end
end
```

### case Statement (2/8)

• A case statement is called a full case if all possible branches are specified.

```
always @(bcd) begin
  case (bcd)
     4'd0:out=3'b001;
     4'd1:out=3'b010;
     4'd2:out=3'b100;
     default:out=3'bxxx;
  endcase
end
```



### case Statement (3/8)

OIf a case statement is not a full case, it will infer a latch.



### case Statement (4/8)

O If you do not specify all possible branches, but you know the other branches will never occur, you can use "//synopsys full\_case" directive to specify full

case



### case Statement (5/8)

O Note: the second case item does not modify reg2, causing it to be inferred as a latch (to retain last value).

```
case (cntr_sig) // synopsys full_case
2'b00 : begin
    reg1 = 0 ;
    reg2 = v_field ;
    end
2'b01 : reg1 = v_field ; /* latch will be inferred for reg2*/
2'b10 : begin
    reg1 = v_field ;
    reg2 = 0 ;
    end
endcase
```

### case Statement (6/8)

O Two possible ways we can assign a default value to next\_state.

```
(1) out = 3'b000 ; // this is called unconditional assignment
    case (condition)
...
endcase
```

```
(2) case (condition)
...
default : out = 3'b000 ; // out=0 for all other cases
endcase
```

### case Statement (7/8)

O If HDL Compiler can't determine that case branches are parallel, its synthesized hardware will include a priority decoder.

```
always @(u or v or w or x or y or z)
begin
case (2'b11)
    u:out=10'b0000000001;
    v:out=10'b0000000010;
    w:out=10'b0000000100;
    x:out=10'b0000001000;
    y:out=10'b0000010000;
    z:out=10'b0000100000;
    default:out=10'b0000000000;
endcase
end
```



### case Statement (8/8)

O You can declare a case statement as parallel case with the "//synopsys parallel\_case" directive.

```
always @(u or v or w or x or y or z)
begin
case (2'b11) //synopsys parallel_case
    u:out=10'b00000000010;
    v:out=10'b0000000010;
    w:out=10'b0000000100;
    x:out=10'b000001000;
    y:out=10'b0000010000;
    z:out=10'b000010000;
    default:out=10'b0000000000;
endcase
end
```



#### if VS. case

#### • Assume:

- Assume four mutually exclusive input conditions ( X , Y , Z , none of the three)
- Depending upon which condition is true, your circuit will output a different result.

### if/else Solutions

```
always @(X or Y or Z) begin
  out = result1;
  if (X) value = result2;
  if (Y) value = result3;
  if (Z) value = result4;
end
```

```
always @(X or Y or Z) begin
  if (Z) value = result4;
  else if (Y) value = result3;
  else if (X) value = result2;
  else value = result1;
end
```

priority encoded

### case Solutions

no priority encoding because of //synopsys parallel\_case directive is used

```
always @(X or Y or Z)
case(1`b1) //synopsys parallel_case
    X: value = result2;
    Y: value = result3;
    Z: value = result4;
    default: value = result1;
endcase
```

one bit comparison

#### if VS. case

#### • Recommendations:

- If the "if else" chain is too long, use "case" statement to replace them.
- If you can know the conditions of "case" statement are mutually exclusive, please use synopsys directive "//synopsys parallel\_case" in order to let design compiler to create a parallel decoder for you.
- If you know the conditions of a "case" statement, which is not listed, will never occur, please use "//synopsys full\_case" directive in order to prevent latches been synthesized.

### for Loop

- O Provide a shorthand way of writing a series of statements.
- O Loop index variables must be integer type.
- O Step, start & end value must be constant.
- In synthesis, for loops loops are "unrolled", and then synthesized.
- Example

```
always @(a or b) begin
  for( k=0; k<=3; k=k+1 ) begin
  out[k]=a[k]^b[k];
  c=(a[k]|b[k])&c;
  end
end
end

out[0] = a[0]^b[0];
out[1] = a[1]^b[1];
out[2] = a[2]^b[2];
out[3] = a[3]^b[3];
c = (a[0] | b[0]) & (a[1] | b[1]) &
        a[2] | b[2]) & (a[3] | b[3]) & c;
</pre>
```

### always Block

#### **O** Example

```
always @ (event-expression ) begin statements end
```

- If event-expression contains posedge or negedge, flip-flop will be synthesized.
- A variable assigned within an always @ block that is not fully specified will result in latches synthesized.
- In all other cases, combinational logic will be synthesized.

### Latch Inference

• A variable assigned within an always block that is not fully specified.

```
always @(a or b or gate) begin
  if (gate)
    out = a | b;
end
```

The conditional expression becomes the latch enable



### Latch Inference with case

OIf a case statement is not a full case, it will infer a latch.



# Register Inference (1/2)

- A register (flip-flop) is implied when you use the @(posedge clk) or @(negedge clk) in an always block.
- Any variable that is assigned a value in this always block is synthesized as a D-type edge-triggered flip-flop.

```
always @(posedeg clk)
  out <= a & b ;</pre>
```



# Register Inference (2/2)

OInference of positive edge clock with active low asynchronous reset flip-flops

```
always @(posedeg clk or negedge reset)
begin
if (!reset)
  out <= 0;
else
  out <= a & b;
end</pre>
```

Note: if in always block's sensitive list, you use edge trigger signal, then, all signals in this sensitive list must be edge trigger form

logic mfctnb clk mfctnb

### **Combinational Logic Inference**

O Not all variables declared as reg data type need a flip-flop or a latch for logic implementation.

```
reg data_out;
always @(a or b or c)
if(b)
    data_out = a;
else
    data_out = c;
```



### Implicit Finite State Machine (1/2)

- O You can describe a FSM implicitly without define a state register.
- Each clock represents a transition to another state.



# Implicit Finite State Machine (2/2)

- OUse the implicit state style to describe a single flow of control through a circuit.
- OUse single phase clock.

```
always begin
  @(posedge clk)
      total <= data;
  @(posedge clk)
      total <= total + data;
  @(posedge clk)
      total <= total + data;
end</pre>
```



Note: in the same always block, only one type of edge trigger signal can be accepted

### **Explicit Finite State Machine**

- Use explicit FSM to describe asynchronous reset FSM.
- Use if or case statement to allow compact description of state machine logic.

```
always @(current_state or data1 or data2) begin
  case (current_state)
  S0: begin
     result = data1;
     next_state = S1;
     end
  S1: begin
     :
  endcase
end
```

use 1st always block to describe combinational logic

```
always @(posedge clk or negedge reset) begin
  if (!reset)
    current_state <= S0;
  else
    current_state <= next_state;
end
Ccyang/2003</pre>
```

use 2nd always block to synthesize state vector, to describe state transition

### Finite State Machine Directive

- O//synopsys enum enum\_name
  - Use with Verilog parameter state to specify state machine encoding and where they are used.
- O//synopsys state\_vector vector\_name
  - Indicate which variable is chosen as a state vector.

### Write Efficient HDL Code

- OUse parentheses control complex structure of a design.
- OUse operator bit-width efficiently.
- OPropagate constant value.

### **Use Parentheses Properly**

Oout = 
$$((a+(b+c))+d+e)+f$$
;



Restructured expression tree with subexpression preserved

Restructured according to the data arrival time & the dependency relationship



### **Use Operator Bit-Width Efficiently**

```
module test(a,b,out);
input [7:0] a,b;
output [8:0] out;
assign out=add lt 10(a,b);
function [8:0] add lt 10;
input [7:0] a,b;
reg [7:0] temp;
begin
  if (b<10) temp=b;
  else temp=10;
  add_lt_10=a+temp[3:0]; //use [3:0] for temp
end
endfunction
endmodule
```

### **Propagate Constant Value**

```
parameter size = 8;
wire [3:0] a,b,c,d,e;
assign c = size + 2; // constant
assign d = a + 1; // incrementer
assign e = a + b; // adder
```

### Synopsys HDL Compiler Directive

- O What we have mentioned
  - //synopsys full\_case
  - //synopsys parallel\_case
  - //synopsys state\_vector vector\_name
  - //synopsys enum enum\_name
- O //synopsys translate\_on & //synopsys translate\_off control the HDL Compiler translation of Verilog code off & on
- Your dc\_shell script should only contain commands that set constraints & attributes

```
module trivial(a,b,f);
input a,b;
output f;
assign f = a & b;

//synopsys translate_off
initial $monitor(a,b,f);
//synopsys translate_on
endmodule
ccvang/2003
```

```
//synopsys dc_script_begin
//max_area 50
//set_drive -rise 1 port_b
.....
//synopsys dc_script_end
```

### Coding Skill-Data-path Duplication(1/2)

#### **No\_dulpicated**

module BEFORE (ADDRESS, PTR1, PTR2, B, CONTROL, COUNT);

#### **Dulpicated**

```
module PRECOMPUTED (ADDRESS, PTR1, PTR2, B, CONTROL, COUNT);
input [7:0] PTR1, PTR2;
input [15:0] ADDRESS, B;
input CONTROL;
output [15:0] COUNT;
parameter [7:0] BASE = 8'b10000000;
wire [7:0] OFFSET1, OFFSET2;
wire [15:0] ADDR1, ADDR2, COUNT1, COUNT2;
assign OFFSET1 = BASE - PTR1; // Could be f(BASE, PTR)
assign OFFSET2 = BASE - PTR2; // Could be f(BASE, PTR)
assign ADDR1 = ADDRESS - {8'h00 , OFFSET1};
assign ADDR2 = ADDRESS - {8'h00 , OFFSET2};
assign COUNT1 = ADDR1 + B;
assign COUNT2 = ADDR2 + B;
assign COUNT = (CONTROL == 1'b1) ? COUNT1 : COUNT2;
endmodule
```

### Coding Skill-Data-path Duplication(2/2)

- We assume that signal "CONTROL" is the latest arrival pin.
- O By this skill, we will reduce latency but we must pay for it, area!

### **Dulpicated**



### No\_dulpicated



2-68

# Coding Skill -- operator in if (1/2)

• We assume that signal "A" is latest arrival signal

#### Before\_improved

```
module cond_oper(A, B, C, D, Z);
parameter N = 8;
input [N-1:0] A, B, C, D;
//A is late arriving
output [N-1:0] Z;
reg [N-1:0] Z;

always @(A or B or C or D) begin
if (A + B < 24)
    Z <= C;
else
    Z <= D;
end
endmodule</pre>
```

#### **Improved**

```
module cond_oper_improved (A, B, C, D, Z);
parameter N = 8;
input [N-1:0] A, B, C, D;
// A is late arriving
output [N-1:0] Z;
reg [N-1:0] Z;

always @(A or B or C or D) begin
if (A < 24 - B)
    Z <= C;
else
    Z <= D;
end
endmodule</pre>
```

# Coding Skill -- operator in if (2/2)

OIn this example, not only latency reduced, but also area reduced.



Before\_improved

**Improved** 

# DesignWare Library

### DesignWare Library (1/3)

- O DesignWare is technology-independent "soft macros" such as adders, comparators, etc., which can be synthesized into gates from your target library.
- Enable the user to imply large and complex arithmetic operations to be synthesized



# DesignWare Library (2/3)

OMultiple architectures for each macro allow DC to evaluate speed/area tradeoffs and choose the best implementation



### DesignWare Library (3/3)

- OIf you want to use the DesignWare library, you must set the "synthetic\_library" and "search\_path" in the .synopsys\_dc.setup
- **O** Example

```
synthetic_library = {"dw_foundation.sldb"}
```

OIf two modules in different libraries have the same name, the module in the first library listed is used.

# DesignWare Part (1/4)

- The name of DesignWare part is based upon
  - The name of the design module
  - The type of the design synthesized
  - A unique decimal extension

#### O Example:

```
module adder(z,a,b,c);
input [7:0] a,b,c;
output [7:0] z;
assign z=a+b+c;
endmodule
```



# DesignWare Part (2/4)

- OInvoke DesignWare component with two ways
  - Inference: let design compiler to choose the DesignWare component according to the constraints
  - Instantiation: explicitly instantiate synthetic modules

### DesignWare Part (3/4)

#### **O** Example

#### Inference

```
module adder(in1,in2,sum);
parameter wordlength = 8;
  input [wordlength-1:0] in1,in2
  output [wordlength-1:0] sum;
  assign sum = in1 +in2;
endmodule
```

#### Instantiation

```
module adder(in1, in2, carry_in, sum, carry_out);
  parameter wordlength = 8;
  input [wordlength-1:0] in1, in2;
  input carry_in;
  output [wordlength-1:0] sum;
  output carry_out;
  DW01_add #(wordlength) U1(in1,in2,carry_in,sum,carry_out);
  endmodule
```

# DesignWare Part (4/4)

OExample : assign c = a + b;

Optimized for area only 8-bit ripple adder



Optimized for speed 8-bit CLA adder



### DesignWare Report

Analysis/Report/Resource --report\_resource



### DW-Select implementation (1/2)

- OIn using DesignWare Library, we can select our favorite implementation for component, such as when we use a component "dw01\_add", we also can further specify that the adder is a cla-adder or a rpl-adder.
- OHow?
  - Embedded in your RTL code
  - Use "set\_implementation" dc\_shell command
- All information about DesignWare is included in the Synopsys On-Line Documentation (SOLD) -- "DesignWare" part

## DW-Select implementation (2/2)

Table 4 - Synthesis Implementations

| Implementation Name  | Function                                | License Required      |  |
|----------------------|-----------------------------------------|-----------------------|--|
| rpl                  | Ripple carry synthesis model            | DesignWare-Basic      |  |
| cla                  | Carry look-ahead synthesis model        | DesignWare-Basic      |  |
| clf                  | Fast carry look-ahead synthesis model   | DesignWare-Foundation |  |
| bk                   | Brent-Kung architecture synthesis model | DesignWare-Foundation |  |
| csm <sup>a</sup>     | Conditional sum synthesis model         | DesignWare-Foundation |  |
| rpcs                 | Ripple carry select architecture        | DesignWare-Foundation |  |
| clsa <sup>b</sup>    | MC inside DW Carry-Lookahead-Select     | DesignWare-Foundation |  |
| csa <sup>b</sup>     | MC inside DW Carry-Select               | DesignWare-Foundation |  |
| fastcla <sup>b</sup> | MC inside DW Fast Carry-Lookahead       | DesignWare-Foundation |  |

Table 5 - Simulation Models

| Model                        | Function                             |  |  |
|------------------------------|--------------------------------------|--|--|
| DW01.DW01_ADD_CFG_SIM        | Design unit name for VHDL simulation |  |  |
| dw/dw01/src/DW01_add_sim.vhd | VHDL simulation model source code    |  |  |
| dw/sim_ver/DW01_add.v        | Verilog simulation model source code |  |  |

## Implementation – embedded (1/2)

- O Choose a implementation you want
- O Learn coding style -- a resource can be declared only in an "always" block
  - Specify the resource name/\* synopsys resource resource\_name \*/
  - select component
    /\* map\_to\_module = "module\_name" \*/
  - select implementation\_name
    /\* implementation = "impl\_name" \*/
  - bind labeled operation to the specific module & implementation /\* ops = "label\_name";\*/
  - label the operationz = a + b; // synopsys label label\_name

## Implementation – embedded (2/2)

 Example -- an adder with component "dw01\_add" and with implementation " cla "

```
module DW01_add_oper_cla(in1,in2,sum);
  parameter wordlength = 8;
  input [wordlength-1:0] in1,in2;
  output [wordlength-1:0] sum;
  reg [wordlength-1:0] sum;
  always @(in1 or in2) begin :b1
  /* synopsys resource r0:
    map_to_module = "DW01_add",
    implementation = "cla",
    ops = "a1"; */
    sum <= in1 + in2; //synopsys label a1
  end
endmodule</pre>
```



### DesignWare – set\_implementation (1/2)

- OSpecify the implementation format of your DesignWare component
  - Choose the cell you want to specify the implementation style and then see what its instance\_name is
  - Choose the implementation style by the Synopsys On-Line-Documentation (SOLD)

    — DesignWare part
  - Use a dc\_shell command to specify the implementation style
    - " set\_implementation implementation\_name instance\_name"
  - compile
  - report -- resource

### DesignWare – set\_implementation (2/2)



### **DesignWare Simulation**

- Inference: just as usual, do not need any special handling
- O Instantiation: in your \$SYNOPSYS directory, you can find the designware's simulation model, and then include this simulation model to do your simulation.
  - The exact directory is
    - \$SYNOPSYS/dw/dw0x/src -- for VHDL
    - \$SYNOPSYS/dw/dw0x/src\_ver -- for Verilog

```
//synopsys translate_off
include "/usr/synopsys/synthesis/cur/dw/dw01/src_ver/DW01_sub.v"
include "/usr/synopsys/synthesis/cur/dw/dw02/src_ver/DW02_mult.v"
include "/usr/synopsys/synthesis/cur/dw/dw02/src_ver/DW_div.v"
include "/usr/synopsys/synthesis/cur/dw/dw02/src_ver/DW02_mac.v"
include "/usr/synopsys/synthesis/cur/dw/dw02/src_ver/DW_square.v"
//synopsys translate_on
```



# **Design Constraints Settings**

ccyang/2003

## Design Constraints Setting

- → Setting Design Environment
- → Setting Design Constraint

# Setting Design Environment

### Why Describes the Real World Environment

- Beware that the defaults are not realistic conditions.
  - Input drive is not infinite
  - Capacitive loading is usually not zero
  - Consider process, temperature, and voltage variation
- The operating environment affects the components selected from target library and timing through your design.
- The real world environment you define describes the conditions that the circuit will operate within.

### Describing Design Environment



## **Setting Operating Environment**

Attributes/Operating Environment



## **Setting Operating Condition**

Attributes/Operating Environment/Operating Condition

dc\_shell> set\_operating\_conditions "WCCOM"



## **Operating Condition**

Operating condition model scales components delay, directs the optimizer to simulate variations in process, temperature, and voltage.

| Name         | <b>Process</b> | Temp   | Volt | Interconnection Model |
|--------------|----------------|--------|------|-----------------------|
| WCCOM        | 1.32           | 100.00 | 2.7  | worst_case_tree       |
| <b>BCCOM</b> | 0.73           | 0.00   | 3.6  | best_case_tree        |
| NCCOM        | 1.00           | 25.00  | 3.3  | balance tree          |



## **Input Drive Impedance**

$$\bigcirc T_{delay} = T_0 + A_c * C_{load}$$

- T<sub>0</sub> : cell pin to pin intrinsic delay
- A<sub>c</sub>: drive impedance (unit: ns/pf)



### Setting Input Drive Impedance (1/2)

Attribute/Operating Environment/Drive Strength



### Setting Input Drive Impedance (2/2)

- Also can be set using "drive\_of" command
- OExample: (buffd1 cell output)

```
drive_of (cb35os142_typ/buffd1/Z)
```

(unit: ns/pf)

```
Port Name: cook_time[15:0]

Rise Strength: 2.010 Fall Strength 3

Same Rise and Fall

Apply Cancel
```

(Fill in the blank and "ENTER")

## Setting Output Loading (1/2)

### Attribute/Operating Environment/Load



## Setting Output Loading (2/2)

- Also can be set using load\_of:
- OExample: (bufferd1 cell input)

```
load_of (cb35os142_typ/buffd1/I)
```



(Fill in the blank and "ENTER")

Load

### Port Report

### O dc\_shell command

```
dc_shell> report_port -verbose { port_list }
```

or in the option menu set verbose



## **Drive Strength & Load for Pads**

- O How do you specify the Drive Strength & Output Load for the pins which connect to pads?
- O Example:
  - In CIC's cell\_based design flow, we use the Avant! 0.35um cell library. In this library we can find a file named "ds\_cb35io122.pdf", and in this file we can find the information for the pads you want to use.
  - Based on the information, set the input drive strength& output load.
  - 2. Or extract the pad boundary condition by using *characterize* command, we'll introduce it later.

## **Input Drive Strength for Pads**

- If your design is as follows:
- O Assumed that we use input pad PC3D01, by the list as follow, we can set the input drive strength as 0.2468 (ns/pf)



3V CMOS Input Only Pads PC3D01, PC3D11, PC3D21, and PC3D31

#### Performance Equations

| PC3D01         |            | RISE                           | FALL                           |  |
|----------------|------------|--------------------------------|--------------------------------|--|
| tCD            | PAD -> CIN | 0.3377 + 0.0378 + 0.2468 * 'Id | 0.2596 + 0.0303 + 0.1978 * Cld |  |
| PC3D11         |            | RISE                           | FALL                           |  |
| tCD PAD -> CIN |            | 0.3261 + 0.0292 + 0.2265 * Cld | 0.3782 + 0.0253 + 0.1960 * Cld |  |
| PC3D21         |            | RISE                           | FALL                           |  |
| tCD PAD -> CIN |            | 0.7915 + 0.0374 + 0.2618 * Cld | 0.6064 + 0.0395 + 0.2763 * Cld |  |
| PC3D31         |            | RISE                           | FALL                           |  |
| tCD PAD -> CIN |            | 0.6828 + 0.0289 + 0.2256 * Cld | 0.7971 + 0.0253 + 0.1976 * Cld |  |

## **Output Load for Pads**

- If your design is as follow:
- Assumed that we use output pad PC3001, by the list as follow, we can set the output load as 0.096

**3V CMOS Output Pads** 

#### PC3O01 through PC3O05

PC3O01 through PC3O05 cells are CMOS output pads with AC drive capbilities ranging from 1x to 5x.





### PAD

| INPUT | OUTPUT |
|-------|--------|
| I     | PAD    |
| L     | L      |
| Н     | Н      |

Function Table

#### Cell Description

| Macro Name:      | PC3O01 | PC3O02 | PC3O03 | PC3O04 | PC3O05 |
|------------------|--------|--------|--------|--------|--------|
| Drive Capability | 1x     | 2x     | 3x     | 4x     | 5x     |
| Width (mils):    | 3.4    | 3.4    | 3.4    | 3.4    | 3.4    |
| Power (µW/MHz):  | 198.55 | 198.59 | 198.75 | 198.81 | 197.58 |

#### Pin Description

| name - |         | Description |        |        |        |             |
|--------|---------|-------------|--------|--------|--------|-------------|
|        | PC3/001 | PC3002      | PC3003 | PC3004 | PC3005 | Description |
| I      | 0.096   | 0.096       | 0.096  | 0.132  | 0.133  | Input       |
| PAD    | 8.577   | 8.577       | 8.577  | 8.576  | 8.573  | Output      |

ccyang/2003

### Setting the Fanout Load

- O Use fanout\_load to regulate max\_fanout.
- O Syntax: set\_fanout\_load fanout portlist
   (for listed output ports)
- Design Rule: external fanout\_load + internal fanout\_load must be smaller than max\_fanout\_load
  - "OUT" has external fanout\_load 4.5 (1.5 x 3)
  - "OUT" has external capacitance 6 (2 x 3)
  - "OUT" has the number of fanout 3 (3 buffers)



dc\_shell> set\_fanout\_load 4.5 find(port, out)
ccyang/2003

Different!

### Wire Load Model

- Wire load model estimates wire capacitance based on chip area & cell fanout.
- O Setting this information during compile in order to model the design more accurately.



## Setting Wire Load Model (1/2)

- Attributes/Operating Environment/Wire Load
- If you don't specify the wireload model, Design Compiler will select wire load model automatically according to your compiled chip area.



## Setting Wire Load Model (2/2)



○ Use -mode option, you can specify which wire load mode to use for nets that cross hierarchical boundaries

```
dc_shell> set_wire_load ForQA -mode top
```

### Wire Load Model Example (Design Time)

- To calculate the R, C and net area of a net
  - 1. Determine the number of fanout of the net
  - 2. Look up the length from the fanout\_length pairs in the wire\_load model
  - 3. Multiply the length by the capacitance (or R or area)coefficient

```
<u>Cwire</u> = (fanout=3 → length =2.8) x capacitance coefficent (1.3) =3.64 load units
```

Rwire = (fanout=3 → length =2.8) x resistance coefficient (3.0) = 8.4 resistance units

Net area = (fanout=3 → length =2.8) x area coefficient (0.04) = 0.112 net area units



# Setting Design Constraint

### **Constraints**

- O Constraints are goals that the Design Compiler uses for optimizing a design into target technology library.
- O Design Rule Constraints: technology-specific restriction; ex. maximum transition, maximum fanout, maximum capacitance.
- Optimization Constraints: design goals and requirements; ex. maximum delay, minimum delay, maximum area, maximum power.
- O During compile, Design Compiler attempts to meet all constraints.

### **Optimization Constraints**

- Optimization constraints, in order of attentions are
  - 1. Maximum delay
  - 2. Minimum delay
  - 3. (Maximum power)
  - 4. Maximum area
- O About combinational circuit, we only set maximum delay & minimum delay for timing constraint

## **Maximum Delay Constraints**

- For combinational circuits primarily
  - Select the start & end points of the timing path
  - Attributes/Optimization Constraints/Timing Constraints



dc\_shell> set\_max\_delay 5.0 -from start\_clock -to sec\_msb\_led ccyang/2003

### Sequential Circuit - Specify Clock (1/2)

- Select clock port
- O Attributes/Clocks/Specify



### Sequential Circuit - Specify Clock (2/2)

Ocreate\_clock: define your clock's waveform & respect the set-up time requirements of all clocked flip-flops

```
dc_shell> create_clock "clk" -period 50 -waveform {0 25}
```

O set\_fix\_hold: respect the hold time requirement of all clocked flip-flops

```
dc_shell> set_fix_hold clk
```

O set\_dont\_touch\_network : do not re-buffer the clock network

```
dc_shell> set_dont_touch_network clk
```

## **Clock Tree Modeling**

### Two parameters to model:

Specify clock network latency

```
set_clock_latency -rise tr -fall tf find (clock, CLK)
```

Specify uncertainty (skew) of clock networks



3-29

### Clock Tree Modeling Example



### Effect of Clock Tree Modeling on Setup Time

Assumed library (Flip Flop) setup time requirement = 1ns

```
create_clock -period 10 -waveform {0 5} find (port CLK)
set_clock_latency -rise 1 -fall 2 find (clock CLK)
set_clock_uncertainty -rise 0.5 -fall 0.7 find (clock CLK)
```



Setup time check = (clock\_edge + edge\_delay - uncertainty - lib\_setup)

#### Effect of Clock Tree Modeling on Hold Time

Assumed library (Flip Flop) hold time requirement= 1ns

```
create_clock -period 10 -waveform {0 5} find (port CLK)
set_clock_latency -rise 1 -fall 2 find (port CLK)
set_clock_uncertainty -rise 0.5 -fall 0.8 find (port CLK)
```



Hold time check = (clock\_edge + edge\_delay + uncertainty + lib\_hold)

3-33

## **Model Source Latency**

ccyang/2003

 Source latency is the propagation time from the actual clock origin to the clock definition point in the design

```
create_clock -period 10 find(port, CLK)
set_clock_latency _source 3 find(port, CLK)
set_clock_latency 1 find(port, CLK)

YOUR_DESIGN

CLK

Origin of Clock

Source Latency

Source Latency
```

### **Derived Clocks**



#### Method I

create\_clock -period 50 find(port, Ext\_Clk)
create\_clock -name Int\_Clk -per 100 find (pin,
CLK\_GEN/U2/Q)

set\_clock\_latency -source 1.5 find (pin, CLK\_GEN/U2/Q)
set\_clock\_latency 0.5 find (pin, CLK\_GEN/U2/Q)

**Method II** 

create\_clock -period 50 find(port, Ext\_Clk)
create\_generatd\_clock -name Int\_Clk -source Ext\_Clk \

-divide\_by 2 find (pin, CLK\_GEN/U2/Q)
set\_clock\_latency -source 1.5 find (pin, CLK\_GEN/U2/Q)
set\_clock\_latency 0.5 find (pin, CLK\_GEN/U2/Q)

ccyang/2003<sup>L</sup>

### External Clock Delay (example)

```
current_design YOUR_DESIGN
create_clock -p 10 find(port, CLK)
create_clock -p 10 -name VCLK  /* Virtual Clock*/
/*Virtual Clock doen't clock any sequential devices with
    current design*/
set_clock_latency -source 2 find(clock, CLK)
set_clock_latency -source 1 find(clock, VCLK)
set_clock_latency 1 find(clock, CLK)
/* set_propagated_clock all_clocks()*/ /*For post-layout
    Synthesis*/
set_input_delay 0.4 -clock VCLK find(port, A)
```



# Sequential Circuit

 Sequential circuits are usually constrained by clock specify

 $\bigcirc$  Clock-cycle >= DFF<sub>clk-Qdelay</sub> + (Comb. Delay) + DFF<sub>setup</sub>



## Input Delay Model

- $\bigcirc$  Clock-cycle >= DFF<sub>clk-Qdelay</sub> + a + b + DFF<sub>setup</sub>
- $\bigcirc$ Input delay = DFF<sub>clk-Qdelay</sub> + a



# Setting Input Delay (1/3)

- Select input ports
- Attributes/Operating Environment/Input Delay





# Setting Input Delay (2/3)

#### **O** Example



```
dc_shell> set_input_delay -clock clk -max 6.4 in1
dc_shell> set_input_delay -clock clk -min 4.4 in1
```

# Setting Input Delay (3/3)

If inputs of your design are input pads (top level) then set the input delay to an appropriate value. (reference to data sheet or use <u>characterize</u> command)



## **Output Delay Model**

 $\bigcirc$ Clock-cycle >= DFF<sub>clk-Qdelay</sub> + d + e + DFF<sub>setup</sub>

 $\bigcirc$ Output delay = e + DFF<sub>setup</sub>



# Setting Output Delay (1/3)

- Select output ports
- O Attributes/Operating Environment/Output Delay





# Setting Output Delay (2/3)

### **O** Example



dc\_shell>set\_output\_delay -clock clk -max 5.3 out1

# Setting Output Delay (3/3)

O If outputs of your design are connected to output pads (top level), set the output delay to an appropriate value. (reference to data sheet or use characterize command)



### What Have We Modeled?



input block

my design

output block

- Assume clock cycle = p
- Input delay = a; a + b < p</li>
- Output delay = e; d + e < p

### **Setting Area Constraint**

- Attributes/Optimization Constraints/Design Constraints
- If you only want to concern the area, but don't care the timing. You can use the following constraint script
  - remove constraints -all
  - set max\_area 0
  - compile -effort medium

#### Area unit:

- (1) Equivalent gate counts
- (2) umxum
- (3) Transistors



## Design Rule Constraints

- Design rules cannot be violated at any cost, even if it will violate the timing and area goal
- Three kinds of design rule constraints are set:
  - set\_max\_transition
  - 2. set\_max\_fanout
  - set\_max\_capacitance

### **Setting Maximum Transition**

- Oset\_max\_transition
  - Set a maximum transition time on ports or design.
  - Example:

```
set_max_transition 5 all_inputs( )
set_max_transition 3 all_outputs( )
```



Rising edge on a signal

Falling edge on a signal

### Calculating Maximum Transition Time

- O Transition Time = Drive (resistance) \* Max\_Cap
  - = Drive (resistance) \* Load ( $\sum C_{pins} + C_{wireload}$ )



## Calculating Maximum fanout\_load

### $\bigcirc$ Maximum faout\_load = $\Sigma$ fanout\_loads

set\_max\_fanout value object (object are input ports or design)



## Calculating Maximum Capacitance

- OMaximum capacitance = Load( $\sum C_{pins} + C_{wireload}$ )
  - set\_max\_capacitance capacitance\_value object



#### False Path

- A false path is a timing path that cannot propagate a signal, or a path we wish to ignore timing constraints.
- O The set\_false\_path can be used to disable timing-based synthesis on a path-by-path basis
- O It is useful for:
  - Constraining asynchronous paths
  - Constraining logically false paths



```
set_false_path -from {A} -through {C} -to {OUT}
set_false_path -from {B} -through {D} -to {OUT}_{5-52}
ccyang/2003
```

### Constraining Multi-frequency Designs

#### • Flip flops

 A single active edge both launches and captures data.

#### **O**Latches

 The open edge launches data and the close edge latches data.

• Assume all clocks are synchronized

## Setup Check in Multi-frequency

- O Determine the <u>smallest maximum delay requirement</u> which satisfies:
  - For every <u>latch edge</u> of the <u>destination</u> clock, find the nearest <u>launch</u> edge that <u>precedes</u> each <u>capture</u> edge



Use set\_multicycle\_path or set\_max\_delay / set\_min\_delay to override the default clocking

### Hold Check in Multi-frequency

- O Determine the <u>largest</u> <u>minimum delay requirement</u> which satisfies
  - Data from the <u>source</u> clock edge that <u>follows the setup</u>
     <u>launch</u> edge <u>must not</u> be <u>latched</u> by the <u>setup latch</u> edge.
  - Data from the <u>setup launch</u> edge <u>must not</u> be <u>latched</u> by the <u>destination</u> clock edge that <u>precedes the setup latch</u> edge.



ccyang/2003

### Example

- The most restrictive setup relation is 5 ns (from CLK1 edge at 0 to CLK2 edge at 5)
- The most restrictive hold time is 0 ns (from CLK1 edge at 30 to CLK2 edge at 30)



### Multicycle Path



• In some cases, combinational logic delay between two registers may require more than one clock cycle. Such paths should be set as *multicycle* paths.

set\_multicycle\_path 2 -from FF1 -to FF2

# Check Design (1/2)

- After you set up the deign attributes & design constraints, we recommend the next step is to check design.
- OAnalysis/Check Design
- OMaybe you will meet the warning message shown as follow.

```
design_analyzer> Warning: Design 'converter' is instantiated 4 times. (LINT-45)

Cell 'convml' in design 'display'

Cell 'convsm' in design 'display'

Cell 'convsl' in design 'display'

Cell 'convsm' in design 'display'

1
design_analyzer>
```

# Check Design (2/2)

- The warning message is called "multiple design instance", it results from that you use the same HDL description to represent more than one design instance
- O How to handle?
  - dont\_touch
  - ungroup
  - uniquify



### dont\_touch (1/3)

- Inhibit re-compile of a lower level design.
- Hierarchy will be maintained.
- A single design representation might be shared.
- O Used for blocks that requires little customization.
- During design optimization, the dont\_touch block will not be re-optimized.
- If dont\_touch is placed on an unmapped design, the design will remain unmapped.

## dont\_touch (2/3)

#### Attributes/Optimization Directives/Design



## dont\_touch (3/3)

#### Procedure

- Constrain the block
- Compile the block
- Select the multiple design instances block
- Attributes/Optimization
   Directives/Design & set
   the Don't Touch button
- Compile the whole design using hierarchy compile



### Ungroup

- O Procedure
  - Select the multiple design instances block
  - Attributes/Optimization
     Directives/Design & set
     the Ungroup button
  - Compile whole design using hierarchy compile
- Remove a single level of hierarchy
- Does not preserve the hierarchy
- Take more memory and compile time



# Uniquify (1/3)

- O Create a unique design file for each instance.
- May select one cell or entire design hierarchy to be uniquify.
- Allow design to be customized to its interface.
- If the environment varies significantly, use uniquify rather than compile+dont\_touch.
- O Uniquify uses more memory and causes longer compile time than compile+dont\_touch.

# Uniquify (2/3)

- Select the most top design of the hierarchy.
- OEdit/Uniquify/Hierarchy



# Uniquify (3/3)

OUse the uniquify\_naming\_style variable to create a new design name, default is %s\_%d



3-66

### Multiple Design Instance (summary)

- OUse "dont\_touch, ungroup, uniquify" to fix it
- The easiest way is uniquify, but needs much memory & compile time.
- OIf you want to preserve the hierarchy & source sharing, use dont\_touch.
- OIf you want your design to have the **BEST** result, recommend to use ungroup. But it needs the most memory and compile time.

### **Constraints Priority**

- During the optimization, there exists a constraint priority relationship
  - Design Rule Constraint
     (max\_transition, max\_fanout, max\_capacitance)
  - Timing constraint (max\_delay, min\_delay)
  - 3. Power constraint
  - 4. Area constraint
- Use set\_cost\_priority command to modify the order
  - set\_cost\_priority [-default] [-delay] [cost\_list]

### **Check Constraints & Attributes**

OUse the following reports to check constraints & attributes before compiling.

OAnalysis/Report



### Attribute Report



### Clock Report



### Design Report



### Port Report (1/2)

O To get more information, use the dc\_shell command
dc\_shell> report\_port -verbose { port\_list }



# Port Report (2/2)



### Save Constraints & Attributes

OSave attributes & constraints setting as the design setup file in dc\_shell command format, use File/Save Info/Design Setup

| Output File Name: | top_setup.dc |
|-------------------|--------------|
| ОК                | Cancel       |

### Design Setup File

```
Created by write script() on Tue Jan 28 10:51:44 2002
/* Set the current design */
current_design top
create clock -period 50 -waveform {0 25} find(port, "clk")
set input delay 10 -max -clock "clk" find(port, "start cook")
set_output_delay 5.5 -max -clock "clk" find(port, "sec_msb_led[0]")
set output delay 5.5 -max -clock "clk" find(port, "sec msb led[1]")
set output delay 5.5 -max -clock "clk" find(port, "sec msb led[2]")
set_output_delay 5.5 -max -clock "clk" find(port, "sec_msb_led[3]")
set_output_delay 5.5 -max -clock "clk" find(port, "sec msb led[4]")
set_output_delay 5.5 -max -clock "clk" find(port, "sec msb led[5]")
set_output_delay 5.5 -max -clock "clk" find(port, "sec_msb_led[6]")
set_max_delay 5 -from find(port, "start_cook") -to find(port, "sec_msb_led[6]")
set max delay 5 -from find(port, "start cook") -to find(port, "sec msb led[5]")
set_max_delay 5 -from find(port, "start_cook") -to find(port, "sec_msb_led[4]")
set max delay 5 -from find(port, "start_cook") -to find(port, "sec_msb_led[3]")
.....
```

### **Execute Script File**

 Execute dc\_shell command script file, use Setup/Execute Script (GUI)



O Or use "include your\_script.scr" in dc\_shell command line

### **Constraining Example**



- Reset the design constraint, set current design and set target library (Initial setup)
- Read the design files
- The period of *clk* is 10ns, rise at time=0, duty cycle of 30%, active high
- For din[15:0], the minimum input delay is 2ns and the maximum input delay is 7ns.
- reset arrives 3.5 ns after the clock
- For *all outputs*, output delay is 2ns
- All inputs except clk are driven by "Z" pin of buffd7 from cb35os142 cell library.
- All outputs are loaded by 3 times the load of the I pin of buffd1 from the cb35os142

- Avg design contains a multicycle path (3 cycles) from I1/Q to I2/A
- Avg design contains a false path from I1/A through I2/B to I3/C
- Use "8000" wireload model and the wireload mode is enclosed
- Use the NCCOM operation conditions
- Set the max transition time=3 for all outputs
- Set the max max\_capacitance = 5 for all outputs
- Set the fanout load =3 for all outputs
- Set the max fanout load = 10 for all inputs
- check\_timing and check netlist
- Compile the design
- Write area and timing report
- Write HDL netlist as avg.vg
- Write Stand Delay Format (SDF) file (avg.sdf)

# **Constraining Solution (Synopsys)**

```
reset_design -design
read -format verilog {"avg.v"}
current design AVG
create_clock -period 10 -w {0,3} -n clk \
find (port, "clk")
set_input_delay -max 7 -clock clk \
find (port, "din")
set input delay -min 2 -clock clk \
find (port, "din")
set_input_delay 3.5 -clock clk \
find (port, "reset");
set_output_delay 2 -clock clk all_outputs() *
set_drive_cell -lib cb35os142 -cell buffd7 \
-pin Z all inputs() -find(port,"clk)
set load load of (cb35os142/buffd1/I)*3
all_outputs()
```

```
set_multicycle_path 3 –from I1/Q –to I2/A2
set_false_path –from {I1/A} –through {I2/B} –to {I3/C}
set_wire_load "8000" -mode enclosed
set_operating_conditions "NCCOM"
set_max_transition 3 all_outputs()
set_max_capacitance 5 all_outputs()
set_fanout_load 3 all_outputs()
set_max_fanout 10 all_inputs()
check_design > check.design
check_timing > check.timing
compile -map_effort medium
report_area report.area
report_timing report.timing
write -format verilog -hierarchy –output avg.vg
write sdf -version 1.0 -context verilog avg.sdf
```

# Summary (1/2)

- Setting the Real Design Environment
  - Input delay, output delay
  - Input drive strength, output loading
  - Operating condition
  - Wireload model
- OSetting the Design Rule constraints (DRC)
  - Maximum fanout
  - Maximum transition time
  - Maximum capacitance

# Summary (2/2)

- Setting design constraint
  - Maximum delay, minimum delay
  - Specify clock
  - Maximum area
  - False path, multi-cycle path and multi-frequency
- OHandle multiple design instance
  - dont\_touch
  - ungroup
  - uniquify
- OCheck your work before compiling the design
- OSave setup file & execute script file



# **Design Optimization**

4-1

### ODesign Optimization

- Compile the Design
- Finite State Machine Optimization

# Compile the Design

### Compile: the "art" of Synthesis (1/3)

- Ocompile command is design optimization
- OLogic level Optimization
  - flatten ( off by default ) : removes structure
  - structure : minimizes generic logic
- Gate level Optimization
  - map: makes design technology dependent

# Compile (2/3)



# Compile (3/3)



### **Logic Level Optimization**

- Operate with Boolean representation of a circuit
- OHas a global effect on the overall area/speed characteristic of a design
- **O**Strategy
  - structure
  - Flatten
  - If both are true, the design is first flattened and then structured

### Structure

- Factors out common sub-expression as intermediate variable
- O Useful for <u>speed</u> optimization as well as <u>area</u> optimization
- The <u>default</u> logic-level optimization strategy; suitable for structured circuits (e.g. adders and ALU's)
- Example:

#### **Before Structuring**

### f = acd + bcd + e g = ae' + be' h = cde

#### After Structuring

### **Structure Options**

#### Two options can be used:

- set\_structure -timing flag
  - flag can be true or false
  - true (by default) considers timing constraints during structuring
- set\_structure -boolean flag
  - flag can be true or false
  - Default is "false", true indicates to use boolean algebra to reduce size of a design.

$$(a)(\sim a) = 0$$
,  $(a) + (\sim a) = 1$ ,  $(a) + (a) = a$ 

### Flatten

- Flatten is default OFF
- Remove all intermediate variable
- O Result a two-level sum-of-product form
  - Note: it doesn't mean that you will have a 2-level hardware due to library limitations
- O Flatten is default OFF; Use when you have a timing goal and have don't cares(x) in your HDL code.
- Example:

#### Before Flattening

#### After Flattening

$$f0 = ab + ac$$
  
 $f1 = b + c + e$   
 $f2 = b'c'e$ 

### Flatten Options

#### OThree options can be used:

- set\_flatten -effort effort
  - effort can be low, medium or high
- set\_flatten -minimize method
  - method can be none, single, or multiple
  - Single: Single output minimization works on each output, it's generally faster but increases area and loading on inputs
  - Multiple: Multiple output shares product terms between outputs. It's generally more area efficient
- set\_flatten -phase flag
  - flag can be true or false
  - true indicates flatten will also evaluates the phase solution of a karnaugh map.

# Structuring & Flattening (review)

#### Structuring

- Structure is default ON
- Factors out common subexpression as intermediate variable
- Can help both area and speed of a design
- Suitable for structured circuits



#### Flattening

- Flatten is default OFF
- Remove all intermediate variable
- Result a two-level sum-of-product form
- Suitable for unstructured circuits



### **Apply Structure & Flatten**

OAttributes/Optimization Directives/Design



### **Gate Level Optimization**

- OSelect components to meet timing, design rule & area goals specified for the circuit
- O Has a local effect on the area/speed characteristics of a design
- Strategy
  - Mapping
    - Combination mapping
    - Sequential Mapping

### Combinational vs. Sequential Mapping

#### **Combinational Mapping**

- Mapping rearranges components, combining and re-combining logic into different components
- May use different algorithms such as cloning, resizing or buffering
- Try to meet the design rule constraints and and timing/area goals

#### **Sequential Mapping**

- Optimize the mapping to sequential cells from technology library
- Analyze combinational surrounding a sequential cell to see if it can absorb the logic attribute with HDL
- Try to save speed and area by using a more complex sequential cell

# Mapping (cont.)

#### Combinational mapping





#### Sequential mapping



### Mapping Effort

- Three effort levels, <u>low</u>, <u>medium</u>, <u>high</u>, determine relative amount of CPU time spent during mapping phase of compile
  - low quicker synthesis, does not do all algorithms
  - medium <u>default</u>, good for many design

high - it does critical path re-synthesis; but it will

use more CPU time; in some cases the action of compile will not terminate



### **Netlist Translation**

- Translate a netlist from one technology library to another
- O Design Compiler does a one to one component translation only
- Optimization is not performed
- Odc\_shell> translate



### Mapping to Your Target Library

### Setup/Defaults

| Designer:                                                            |
|----------------------------------------------------------------------|
| Company:                                                             |
| Search Path: eh/lib/LIB06spdm/Synopsys . /usr/synopsys/libraries/syn |
| Link Library: cb60hp231d_typ.db                                      |
| Target Library: cb35os142.db                                         |
| Symbol Library: generic.sdb                                          |
| Schematic Options: -size infinite                                    |
| OK Cancel                                                            |

Note: These environment setting can be initialized using .synopsys\_dc.setup\_file

### **Start of Optimization**



### **Mapping Optimization**



#### **Cost Function**

- OConstraint difference:  $\triangle = actual target$
- ODesign Compiler attempts to reduce the cost functions to 0
- ODesign Rule Constraint cost function

■ 
$$Cost_{DRC} = \sum \triangle_{max\_fanout} + \sum \triangle_{max\_transition} + \sum \triangle_{max\_cap}$$

Optimization Constraint cost function

### **Optimization Conclusion**



## After Compile



### **Compile Command Options**

#### OCompile options for fine tuning your design:

- compile -map\_effort effort
  - ◆ effort → high, medium, low
- compile -incremental\_mapping
- compile -prioritize\_min\_path -only\_design\_rule
- compile -boundary\_optimization

### Compile - map\_effort & -incremental\_mapping

- Compile design with default effort level (<u>medium</u>) for best results
  - compile
- O Compile design with map effort high
  - it does <u>critical path re-synthesis</u>; but it will use more CPU time; in some cases the action of compile will not terminate
  - compile -map\_effort high
- For a preliminary estimate of area use map effort low
  - compile -map\_effort low
- Perform incremental gate level optimization but <u>no</u> <u>logic level</u> optimization
  - compile -incremental\_mapping map\_effort high

### **Compile - Min Path Violations**

- If you meet the problem as follows
  - My design works fine for worst case conditions but when I check it for best case, I have minimum delay violations!
  - How to solve this problem
    - compile -prioritize\_min\_paths only\_design\_rule
    - -prioritize\_min\_paths treats min\_delay & fix\_hold as Design Rule Violations
    - -only\_design\_rule takes less time than regular compile because it is incremental, i.e., only gate level optimization (mapping) takes place, no logic level optimization takes place

## **Compile** – Boundary Optimization

- O DC can do some optimization across boundaries
  - 1. Removes logic driving unconnected output ports



2. Removes redundant inverters across boundaries



3. Propagates constants to reduce logic



### Hierarchical compilation techniques

- Two Strategies for compiling a large hierarchical design
  - Top-down hierarchical compile
  - Bottom-up hierarchical compile

## Top-Down Strategy (1/2)

- Read in the entire design hierarchy
- Resolve multiple design instance problem (uniquify, compile+dont\_touch, ungroup)
- Apply constraints & attributes at the top level design
- Compile from the top level
- Assess results
- O Save design hierarchy



## Top-Down Strategy (2/2)

#### Advantage:

- 1. Inter-module dependencies are taken care of automatically
- 2. Less time spent to drive the tool.

#### O Disadvantage:

- Long compile run time with large designs or complex constraints
- Even for designs without aggressive timing constraints, can be very memory and CPU intensive

## Bottom Up Strategy (2/2)

- Each module is individually synthesized by using estimates for drive, load, input/output delay etc...
- Make sure each module meet their initial constraints
- Read in the entire compiled design and apply the top-level constraints
- O Check if the constraint is met, if design passes, you are done!
- If not, pick the worst cell and characterize it.
- O Use write\_script to save the information from characterize.





## Bottom Up Strategy (2/2)

#### • Advantages:

- 1. Not limited by available memory.
- 2. Allow for time budgeting

### ODisadvantage:

- 1. Require iterations until the interfaces of blocks are stable
- 2. Require careful revision control

### Characterize

- OCalculate the actual attributes and top-level constraints imposed on a cell by its surrounding.
- Place those constraints on the <u>cell</u>
- O Example:

```
characterize -constraints find(cell, U2)
```



Input delay and drive on inputs

### Characterize and write\_script

- OCharacterize operates on a <u>cell</u>, but the result is applied to the <u>referenced design</u>
- Owrite\_script saves the attributes and constraints of current\_design

```
current_design top
characterize -constraints
find (cell "U2")
current_design B
write_script > B.scr
(include B.scr)
compile
```



### **Characterize Limitation**

- OCan only be used when all blocks are compiled
- OCan not be used to derive design budgets
  - All blocks must already be constrained and compiled before this command can be used
- OCan only be done one block at one time

## Compile Summary (1/2)

#### OLogic level optimization

- Operate with Boolean representation of a circuit
- Flattening (off by default)
  - Remove all structure
  - Design with less than 20 inputs, turn structure off (turn flatten on)
- Structuring
  - Finds common factors to reduce area
  - Timing driven structuring (default)
  - Boolean optimization (area optimization only)

## Compile Summary (2/2)

- Gate level optimization
  - Mapping (medium effort is default )
    - Selects components from technology library
    - Use structure from logic level optimization
- OHierarchical compilation techniques
  - top-down
  - bottom up and characterize

# Finite State Machine Optimization

### Finite State Machine Optimization

- Finite state machine optimization includes
  - State minimization
  - State encoding

## FSM Synthesis Design Flow



### FSM Sample

```
module BUS ARBITRATOR ( REOA, REOB, TIMEUP, CLK, reset,
                       ACKA, ACKB, TIMESTART );
input REOA, REOB, TIMEUP, CLK, reset;
output ACKA, ACKB, TIMESTART;
/* Define states and encodings */
parameter [2:0] // synopsys enum code
          Grant A=3'b001, Wait A=3'b011, Timeout A1=3'b111,
          Grant B=3'b010, Wait B=3'b110, Timeout B1=3'b101;
reg [2:0] /* synopsys enum code */ present State,
next State;
//synopsys state vector present State
reg ACKA, ACKB, TIMESTART;
 always @ (REQA or REQB or TIMEUP or reset or
present State)
        begin
```

## Design Flow

### ORead design & compile design to gate level



## Extract FSM (1/3)

- OGenerate a state table from your HDL description
- OInput Design Requirements
  - Contain only one type of sequential element
  - Does not contain multiple or gated clocks
  - Contain <u>only one reset signal</u>
- OIf from HDL, use Synopsys directives to keep familiar state name

## Extract FSM (2/3)

- ODesign Compiler extracts the state names from HDL
- Resulting state table only has legal states from enumerated directive
- Tools/Finite State Machine
- Extract FSM from Netlist/Define the Legal

**States** 



## Extract FSM (3/3)



### **Extracted FSM**



### **Group FSM**

- OIf there is error message during extracting FSM, like Invalid non\_combinational cell "out\_reg" you must group FSM and extract FSM again
- To group FSM, use the following dc\_shell command

### Save as State Table

O You can save your extracted FSM in state table format



### State Table File Format

```
.design BUS ARBITRATOR
.inputnames REQA REQB TIMEUP CLK reset
.outputnames ACKA ACKB TIMESTART
.clock CLK rising edge
---1 Grant A Wait B
0--0 Grant A Wait A ~~~
10-0 Grant_A Grant_A 1~1
1110 Grant_A Timeout_A1 ~~~
1-00 Grant A Grant A 1~1
---- Grant A
                     ~0~
0--- Grant A
             ~ 0~0
             ~ 0~0
-11- Grant_A
---1 Grant_A Wait_B 0~0
0--0 Grant A Wait A ~~~
10-0 Grant A Grant A ~~~
1110 Grant_A Timeout A1 ~~~
1-00 Grant A Grant A
---1 Wait_A Wait_B
1--0 Wait A
                     ~~1
-1-0 Wait_A Grant_B
                      ~11
```

## State Encoding (1/2)

### Tools/Finite State Machines/State Encoding



## State Encoding (2/2)



## **Encoding Style**







Binary

Gray

One-Hot

4-53

## Compile Design

OCompile the finite state machine <u>alone</u>, or use <u>top down</u> compile methodology to compile the whole hierarchy



## Analysis - FSM Report

• FSM report shows FSM attributes & information





# Synthesis Report & Analysis

5-1

### Report

### OAnalysis/Report

 From report and analysis, you can find the set attributes and the results after optimization



## Report We will Generate

- Attribute reports
  - All attributes, clock, port, design, net
- OAnalysis reports
  - Area, hierarchy, constraints, timing, point timing

#### Net Report

O Net report shows the statical results of each net



#### Port Report

O dc\_shell command

```
dc_shell> report_port -verbose { port_list }
or in the option menu set verbose
```



#### Area Report

• Area report shows the gate count of the design



It means that your design is about 542 gate count

### Hierarchy Report

 Hierarchy report shows the component used in your each block & its hierarchy



### Reference Report

• Reference report shows statistical result about references in the design



#### Constraints Report

OConstraints report shows whether compiled design meets your constraints

Odc\_shell > report\_constraint -all\_violators



# Timing Report (1/2)

OPath information produced by report\_timing command you should know



## Timing Report (2/2)

OPath delay time, path required time and summary section.



5-11

### Timing Report

Timing report shows maximum or minimum delay path of design, the default is to display one maximum delay path



Clock Skew

Net\_delay + cell\_delay are combined

ccyang/2003

#### What is Slack?

- OSlack is the resulting margin between required & actual arrival time
- O Positive slack or zero means meet constraints
- O Negative slack means violate constraints

## Timing Report Options (1/3)

 Modify timing report options for your need



## Timing Report Options (2/3)



### Timing Report Options (3/3)

- The default is to report the path with the worst slack within each path group
- The default is to report the longest path to output port, if the design has no timing constraint
- Syntax:

```
report_timing
   [-to name_list]
   [-from name_list]
   [-through name_list]
   [-path short | full | end | only]
   [-delay min | max]
   [-input_pins ]
   [-max_paths path count]
   [-nworst path_count]
   [-nets]
```

# Timing Report (setup time check)

```
design_analyzer> report_timing -delay max -max_paths 1 -path short -nworst 1
************
Report : timing
        -path short
        -delay max
        -max_paths 1
Design : pmult32
Version: 1999.10-5
Date : Wed Nov 15 12:18:55 2000
Operating Conditions: NCCOM Library: cb35os142
Wire Load Model Mode: enclosed
  Startpoint: A2 \text{ reg}[5] (rising edge-triggered flip-flop clocked by clock) Endpoint: out_reg[55]
             (rising edge-triggered flip-flop clocked by clock)
  Path Group: eleck
  Path Type max
  Des/Clust/Port
                      Wire Load Model
                                            Library
                                             cb35os142
  pmult32
  pmult32 DW bthenc 21
                                             cb35os142
  pmult32 DW02 multp 32 10 44 0
                                             cb35os142
  pmult32 DW mtree 32 10 0
                                            cb35os142
  pmult32_DW02_mult_32_10_0
                                             cb35os142
  pmult32_DW01_add_41_0
                                             cb35os142
  pmult32 DW01 add 64 20
                                            cb35os142
  Point
                                            Incr
                                                        Path
  clock clock (rise edge)
                                                        0.00
  clock network delay (ideal)
                                            0.00
                                                        0.00
  A2_reg[5]/CP (decrq2)
                                            0.00
                                                        0.00 r
  A2_reg[5]/Q (decrq2)
                                            0.52
                                                        0.52 f
  out_reg[55]/D (dfnrb1)
                                                        7.37 f.
  data arrival time
                                                        7, 37
  clock clock (rise edge)
                                                        8.00
  clock network delay (ideal)
                                            0.00
                                                        8.00
                                                        8.00 r
  out req[55]/CP (dfnrb1)
                                            0.00
  library setup time
                                                        7.85
  data required time
                                                        7.85
  data required time
                                                        7, 85
                                                       -7.37
  data arrival time
  slack (MET)
                                                        0.47
```

# Timing Report (hold time check)

```
design_analyzer> report_timing -delay min .max paths 1 -path short -nworst 1
*************
Report : timing
            -path short
             -delay min
            -max paths 1
Design : pmult32
Version: 1999.10-5
Date : Wed Nov 15 12:28:46 2000
Operating Conditions: NCCOM Library: cb35os142
Wire Load Model Mode: enclosed
   Startpoint: b_reg[22] (rising edge-triggered flip-flop clocked by clock)
   Endpoint: B1 reg[11] (rising edge-triggered flip-flop clocked by clock)
   Path Group: clock
   Path Type: min
   Des/Clust/Port Wire Load Model Library
   pmult32 22000
                                                                     cb35os142
   Point
                                                                                       Path
                                                                     Incr

      clock clock (rise edge)
      0.00

      clock network delay (ideal)
      0.00

      b_reg[22]/CP (dfnrq1)
      0.00

      b_reg[22]/Q (dfnrq1)
      0.48

                                                                                       0.00
                                                                                       0.00
                                                                                       0.00 r
                                                                                       0.48 r
                                                                     0.00
                                                                                        0.48 r
   BI req[11]/D (dfnrq1)
   data arrival time
                                                                                        0.48

      clock clock (rise edge)
      0.00

      clock network delay (ideal)
      0.00

      B1_reg[11]/CP (dfnrq1)
      0.00

      clock network delay (ideal)
      0.00

                                                                                        0.00
                                                                                        0.00
                                                                                        0.00 r
   library hold time
data required time
                                                                                        0.00
                                                                                        0.00
                                                                                       0.00
   data required time
   data arrival time
                                                                                      -0.48
                                                                                        0.48
   slack (MET)
```

# Interactive Display (1/2)

OSelect a message from report, the item will highlight on the schematic (Show button)



## Interactive Display (2/2)

Interactive display will across hierarchy



### Highlight

• Another way to display maximum & minimum path - Analysis/Highlight



### **Point Timing Report**

- O Point timing report shows the timing information between two selected points in the schematic
- O Analysis/report → point timing



### **Analyze Circuit with Schematic**

 To determine the time the signal arrived at pin which is selected in the schematic

**Analysis/Show Timing** 



### **Analyze Circuit with Schematic**

 To determine the net load which selected in the schematic

Analysis/Show Net Load



## Save Design (1/3)

- OSave your design to file before you quit Design Analyzer
- File/Save saves your design in the DB format
- File/Save As can save your design in other Write formats:
  - Synopsys formats
    - equation: .eq
    - state table: .st
  - Verilog: .v
  - VHDL: .vhd
  - PLA( Berkeley Espresso): .pla
  - EDIF

### Save Design (2/3)

#### OFile/Save As



## Save Design (3/3)

- OSave your design in verilog format, run Verilog gate-level simulation, and we will use Verilog In interface to translate it into OPUS database for place & route
- OIf you can't Verilog In, please check assign problem
- Oif there is any assignment problem, choose the block & use the dc\_shell command as follow to fix it
  - set\_fix\_multiple\_port\_nets -all buffer\_constants
  - compile -map\_effort medium

# Fix Multiple Port Net

- Get rid of verilog assignment problems.
  - set\_fix\_multiple\_port\_nets -all buffer\_constants
  - compile -map\_effort medium

```
assign \A[19] = A[19];
assign \A[18] = A[18];
assign \A[17] = A[17];
assign \A[16] = A[16];
assign \A[15] = A[15];
assign ABSVAL[19] = \A[19];
assign ABSVAL[18] = \A[18];
assign ABSVAL[17] = \A[17];
assign ABSVAL[16] = \A[16];
assign ABSVAL[15] = \A[15];
```

```
buffda X37X ( .I(A[19]), .Z(ABSVAL[19]) );
buffd1 X38X ( .I(A[18]), .Z(ABSVAL[18]) );
buffd1 X39X ( .I(A[17]), .Z(ABSVAL[17]) );
buffd1 X40X ( .I(A[16]), .Z(ABSVAL[16]) );
buffd1 X41X ( .I(A[15]), .Z(ABSVAL[15]) );
```

# Gate-Level Simulation (Verilog)

- Write out gate-level netlist (two methods)
  - 1. File/Save As → Verilog (for File format)
  - 2. dc\_shell> write -format verilog -hierarchy -output chip.vg
- Get SDF (two methods)
  - 1. File/Save Info → Design timing → Select chip.sdf
  - 2. dc\_shell> write\_sdf -version 1.0 -context verilog chip.sdf
- Modifiy your testfixture file

◆ Simulation using Verilog XL verilog chip.vg your testfixture.v -v your simulation model.v

#### **Logic Synthesis Lab1**

Login guest account

Machine: trainaxx

Account: trainaxx

Passowrd: traina00xx

#### Lab1-1

Change directory SYNOPSYS/LAB/lab1
 Unix%> cd ~/SYNOPSYS/LAB/lab1

Before invoking design analyzer, please check if there is a file named".synopsys\_dc.setup" please take a look at this file to see what is defined in this file, then invoke the design analyzer " da & "

Unix%> ls -al .synopsys\_dc.setup Unix%> more .synopsys\_dc.setup Unix%> da&

- 2. Open the command window by the way of design analyzer's menu bar "setup/command window"
- 3. Read the file "lab1.v" in Use the da menu bar "File/Read" to read the "lab1.v" in. Is there any problem? What is the error #?
- 4. Invoke the Synopsys OnLine Documentation by using the command in unix shell.

Unix%> acroread /usr/synopsys/sold/cur/top.pdf
(Or use "man #error\_no or help #error\_no" in command window)

- 5. Select the "*man Pages and Error Message*", and find the error # of step 3
- 6. Modify the "lab1.v" to fix the error

CIC Lab1-1.

(You can use *vi* or other text editor)

by design compiler

| 7. | Read the file " <i>lab1.v</i> " again to see if there still have any error message or warning message. If exists, what is the error or warning #?                                                                                 |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8. | Use the Synopsys On Line Documentation <i>(SOLD)</i> to see why this warning message occurs and modify the " <i>lab1.v</i> " again (Or use " <i>man #error_no</i> or <i>help #error_no</i> " in command window)                   |
| 9. | Compile the design Use the <i>da</i> menu bar " <i>Tools/Design Optimization</i> " to synthesize your design. After synthesis, look at the <i>da</i> window, what happened? → One more block appears. Why does this block appear? |
| 10 | . Down to the " <b>Schematic View</b> " to see the result after synthesis. How many adders are used after synthesis?                                                                                                              |
| 11 | . Choose the other block named " <i>lab1_DW01_add_9_0</i> ", down to the " <i>Schematic View</i> " to see the structure of this adder. What is this adder synthesized – <i>CLA</i> or <i>ripple</i> or other implementation form? |
| 12 | . Back to the design view and select the "lab1" block. use "analysis/report/resources" to see what kind of adder is used                                                                                                          |

- 13. Use the *da* menu bar "*Analysis/Report*" to see the *timing* & *resources* information of both blocks.
- 14. Set Timing Constraints and repeat the step 9-13 again.
  In the "Symbol View", choose all input and output ports and in the da menu bar, choose

CIC Lab1-2.

| "Attributes/Optimization Constraints/Timing Constraint "                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Set the "Maximum Delay" to 2                                                                                                                                                                                                                                                                                                                                          |
| 15. Down to the " <b>Schematic View</b> " of adder to see the structure of this adder. What is this adder synthesized – <b>CLA</b> or <b>ripple</b> or <b>clf</b> or other implementation form? What causes this                                                                                                                                                      |
| 16. How can we change this adder to CLA structure?<br>Please reference the training course lecture page "2 - 81, 82" to reach this goal                                                                                                                                                                                                                               |
| 17. After changing the implementation method, see the "Schematic View" & the timing report again. Is there any difference?                                                                                                                                                                                                                                            |
| 18. Follow the <b>step 16-17</b> , change the adder implementation to <b>rpl</b> , and see the difference on timing report                                                                                                                                                                                                                                            |
| The way to use the DesignWare library above is called "inference", but we will find there are two floating pins in this adder— (Cin & Cout). How can we take advantage of this two pins to reduce one bit or one adder? The answer is the other way to use DesginWare library, called "instantiation", please reference the online documentation to do the lab below. |
| 19. Read the file " <i>lab2.v</i> " into the design analyzer, and then compile it.                                                                                                                                                                                                                                                                                    |
| 20. Down to the schematic view to see how many adders being synthesized in this example?                                                                                                                                                                                                                                                                              |
| 21. Take a look at the file "lab2.v", you will find we just have an one-bit additional input <i>Cin</i> , and one-bit additional output Cout in this example but the synopsys uses two 8-bit adder to implement it.                                                                                                                                                   |

CIC Lab1-3.

This style of implementation waste lots of resources, how can we fix this mistake? (By using *INSTANSTIATION*)

CIC Lab1-4.

and

#### **Lab1-2**

Mary said "I have two kinds of designs, one contains Resource Sharing concept (Res\_WShr.v), and the other has No Resource Sharing concept (Res\_NShr.v) in the design. But after synthesizing these two designs, I found area in Res\_NShr.v is smaller than that in Res\_Wshr.v in the design."

1. Take a look at these two designs "Res Wshr.v"

She is very confused about this result!

see the different result you get.

|    | "Res_NShr.v". Is anything wrong in Mary's description?                                                                                                                                                                     |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2. | Synthesize these two designs using <code>design_compiler</code> without applying any constraints. And write down the area result using " <code>Analysis/Report</code> " to see the area in the two designs.  1. Res_Wshr.v |
| 3. | Use the <i>da</i> menu bar " <i>Analysis/Report</i> " to see the <i>resources</i> information of both blocks.  What do you find?                                                                                           |
| 4. | Modify the design <b>Res_WShr.v</b> by <b>instantiating</b> the adder                                                                                                                                                      |

(DW01\_add) in designware library and re-compile this design to

CIC Lab1-5.

#### **Logic Synthesis Lab2**

#### **Synthesis for AVANT! 0.35mm Cell Library**

#### Introduction

The design used in this lab is a microwave timer. The design hierarchical is shown below.



The top of the hierarchical design consists of 3 blocks, *microwave*, *timer* and *display*. *microwave* contains a state machine, micro\_st, which generates the control signal, and a loader that loads the time we want to cook, cook\_time[15:0], to the timer. timer will decrease the cook\_time per second, and display unit uses four 7 segments LEDs to display the cook time. As the cook time reach zero, these LED will display "donE" to inform the completion of cooking.

The input and output of the top design is described below.

clk is the synchronous clock of this design.

**reset** is used to reset the microwave timer. If reset is zero, the design is reset to IDLE state. Until it changed to 1, then the timer start

CIC Lab2-1.

work.

**test** pin is used to test if LEDs are OK. When test is 1, LED will display "8888".

**cook\_time** is the time we want to cook.

set\_time is used to set the cook time. When set\_time is 1,
cook time is load into the timer.

**start\_cook** indicates starting of cook. When start\_cook is changed to 1, cooking starts, and the cook time display is decreased one per second as time passes by.

min\_msb\_led, min\_lsb\_led, sec\_msb\_led and sec\_lsb\_led are the outputs of BCD-to-7-segment converter, which are used to control the LEDs.

#### **Getting Start**

- 1. Enter the directory SYNOPSYS/LAB/lab2, then list the directory: Is -al Unix%> cd ~/SYNOPSYS/LAB/lab2
  Unix%> Is -al
- 2. Check the contents of .synopsys\_dc.setup.

  Unix%> more .synopsys\_dc.setup
- Invoke the Design Analyzer
   Unix%> design\_analyzer &
- 4. Open the command window

Setup → Command Window

5. Check the search path, link library, target library and symbol library. We will use **cb35os142.db** as link library and target library, **generic.sdb** as symbol library.

Setup -> Defaults
If it is ok, Cancel

CIC Lab2-2.

Compare it with the content of .synopsys\_dc.setup more .synopsys\_dc.setup

#### **Read Design**

1. Read files

File -> Read
Click on converter.pla
OK

Notice the icon symbol inside the box indicating PLA format. Since the files of different format can't be read at once, so we used (File→Read). You can just read more than one file in at one time only if all the files are of the same format command.

To read the other verilog files again.

File -> Analyze
Choose "Default" Library
Use left key click on display.v, then use middle key click on loader.v, microwave.v, micro\_st.v, timer.v and top.v
OK
File -> Elaborate
Choose "Default" Library
Select top.v
OK

#### **Describe Design Environment**

1. View the symbol view of top

Select the design **top** 

Click the down arrow (on the left of *da*), the symbol view of top will be shown.

CIC Lab2-3.

2. Setting input driving strength

Select port clk

Attributes → Operating Environment → Drive Strength Enter drive strength drive\_of(cb35os142/buffd7/Z)

**Apply** 

Select **cook\_time[15:0]**, and then use middle mouse button to select the other input port *except* **clk** 

Enter drive strength drive\_of(cb35os142/buffd1/Z)

Apply Cancel

3. Setting output capacitance loading

Select all output ports by drag the left key

Attributes → Operating Environment → Load

Enter load\_of (cb35os142/buffd3/l)

Apply Cancel

4. Setting operating condition

Attributes → Operating Environment → Operating Conditions

Click on WCCOM

OK

#### **Set Design Constraint**

1. Specify clock

Select clk

Attributes → Clocks → Specify

set **period** as **50** 

click on **Dont Touch Network** 

**Apply** 

Cancel

CIC Lab2-4.

2. Setting input delay

Select set time

Attributes → Operating Environment → Input Delay

select **clk**, so the **Relative To Clock** is set to **clk**, enter Max Rise and Max Fall as **10** 

Apply

Cancel

3. Setting output delay

Select all the output ports

**Attributes** → Operating Environment → Output Delay

select **clk**, so the **Relative To Clock** is set to **clk**, enter Max Rise and Max Fall as **5** 

**Apply** 

Cancel

4. Setting area constraints

**Attributes** → **Optimization Constraints** → **Design Constraints** set Max Area as **600** 

**Apply** 

Cancel

5. Check design

**Analysis -> Check Design** 

OK

What's the warning message?\_\_\_\_\_

6. Uniquify the design converter to fix the above warning

Click on the up arrow (on the left of da), the window returns to

**Design View** 

select top

Edit -> Uniquify -> Hierarchy

view the Design View, what's the different with

before?\_\_\_\_\_

CIC Lab2-5.

7. Generate the Port and Design reports to see whether the attributes have been properly set

```
Analysis -> Report
All Attributes, Clocks, Design, Port
Apply
Cancel
```

8. Save design and setup file

Save design

Select top

File -> Save As

Set File Name as top\_before\_compile.db, File Format as DB Click on Save All Designs in Hierarchy
OK

UN

Save setup file

File -> Save Info -> Design Setup OK

Examine the top\_setup.dc file in your unix shell Unix%>more top\_setup.dc

CIC Lab2-6.

#### **Finite State Machine Optimization**

1. The state diagram of micro\_st.v is shown below, take a look at it



2. Before we can extract a state table, we need to map the verilog design to gates. Therefore, compile the design **micro\_st.v** first.

Select micro\_st
Tools -> Design Optimization
OK

Examine whether the design *micro\_st* is mapped to gate

3. Extract the finite state machine

Tools -> Finite State Machines

Extract FSM from Netlist -> Define the legal state

CIC Lab2-7.

OK

#### Cancel

file

4. Notice the new design icon. The *micro\_st* design is now in state table format

Save it in the state table format as **micro** st.st and examine the

File -> Save As

Set File Name as **micro\_st.st**, File Format as **State Table** OK

Examine the micro\_st.st in your Unix shell *Unix%*> more micro st.st

5. Encode the state machine with the encodings that were specified in the micro st.v

> **Tools -> Finite State Machines State Encodings**

OK

Compile

OK

Generate the report for area and critical path

**Analysis -> Report** Area, Timing

Apply

Area?\_\_\_\_\_, Critical Path?\_\_\_\_ (See Data Arrival

Time)

#### Cancel

To try another encoding style, we have to return to state table format. so read in the micro\_st.st file, then try the one-hot encoding

File -> Read

Click on micro\_st.st

OK

Select micro\_st in the Design View
Tools -> Finite State Machines
State Encodings
One Hot
OK
Compile
OK

Generate the report for area and critical path

Analysis -> Report
Area, Timing
Apply
Area?\_\_\_\_\_, Critical Path?\_\_\_\_\_
Cancel

7. Now try the automatic state optimization, follow above procedures and read the micro\_st.st again

Tools -> Finite State Machines
State Encodings
Clear All
OK
Cancel

We don't optimize the design micro\_st now, we'll optimize it with the other part of the design later.

#### **Compile Design**

1. Suppose we want to disable Design Compiler from using register sdnrb1 and sdprb1

In the command window, enter design\_analyzer> dont\_use {cb35os142/sdnrb1, cb35os142/sdprb1}

CIC Lab2-9.

#### 2. Compile design

Select top

Tools -> Design Optimization set Map Effort as Medium

OK

Examine which designs were optimized? this is what known as "Hierarchical Compile"

3. Explore the schematic

Double click on the design until you have down to the Schematic View of the bottom cell

4. Work with some view commands

**View -> Recreate** 

View -> Zoom In

**View -> Zoom Out** 

**View -> Full View** 

5. Notice that the components drawn do not show instance names, to display instance name

**View -> Style** 

Click cell\_name\_layer

Visible : on

Apply

Cancel

Zoom in to see if you can see the instance name

6. Return to the Design View

Click the up arrow (on the left of da), until reach the Design View

CIC Lab2-10.

#### **Analysis**

1. Check the constraints, area, timing
Select top
Analysis → Report
Area, Constraints, Timing
Set Options: Constraint Options: All Violations
OK
Apply
Are you meeting your constraints?\_\_\_\_
What's the area of this design?\_\_\_\_
Which is the critical path?\_\_\_\_
Cancel

2. Examine the critical path

Click the schematic button (on the left), will show the schematic view of top

Analysis → Highlight → Critical Path

Remove highlight

Analysis → Highlight → Clear

3. Generate another version of a timing report

Analysis -> Report Timing Set Options

Report Points : Only End Points

Max Paths to Show: 7

OK

**Apply** 

Examine if there are just one critical path

Cancel

CIC Lab2-11.

- 4. Go back Design View, generate report of **Reference**, **Hierarchy** for top
- 5. Generate report of **FSM** for micro\_st

#### Save File

1. Save compiled design as db file and verilog netlist

File -> Save As

Set File Name as **top\_compile.db**, File Format as **DB** Click on **Save All Designs in Hierarchy OK** 

File -> Save As

Set File Name as **top\_compile.v**, File Format as **Verilog**Click on **Save All Designs in Hierarchy**OK

Check if there is any warning message in the command window

Examine the verilog file you just created
 In your unix window, type more top\_compile.v
 Unix%> more top\_compile.v

#### **Quit Design Analyzer**

. Quit the design analyzer

File -> Quit

Do you really want to quit the Design Analyzer?

OK

CIC Lab2-12.