# CHY100 ChiPhy™ Family



### Charger Interface Physical Layer IC

### **Product Highlights**

- Fully supports Quick Charge 2.0 specification
  - Class A: 5 V, 9 V, and 12 V output voltage
  - · Class B: 5 V, 9 V, 12 V, and 20 V output voltage
- USB battery charging specification revision 1.2 compatible
  - Automatic USB DCP shorting D+ to D- line
  - Default 5 V mode operation
- Supports TOPSwitch and TinySwitch
- Very low power consumption
- Below 1 mW at 5 V outputFail safe operation
  - Adjacent pin-to-pin short-circuit fault
  - · Open circuit pin fault

### **Typical Applications**

- Battery chargers for smart phones, tablets, netbooks, digital cameras, and bluetooth accessories
- USB power output ports

### Description

schemes.

CHY100 is a low-cost USB high-voltage dedicated charging port (HVDCP) interface IC for the Quick Charge 2.0 specification. It incorporates all necessary functions to add Quick Charge 2.0 capability to Power Integrations' switcher ICs such as TOPSwitch or TinySwitch and other solutions employing traditional feedback

CHY100 supports the full output voltage range of either Class A or Class B. Optionally Class B can be inhibited for protecting the battery charger from accidental damage.

CHY100 automatically detects whether a connected Powered Device (PD) is Quick Charge 2.0 capable before enabling output voltage adjustment. If a PD not compliant to Quick Charge 2.0 is detected the CHY100 disables output voltage adjustment to ensure safe operation with legacy 5 V only USB PDs.



Figure 1. Typical Application Schematic.



SO-8 (D Package)

Figure 2. Package Option.



## **Pin Functional Description** GROUND (GND) Pin

# Ground.

V1 Pin

Open Drain input of output voltage adjustment switch. Active for 9 V, 12 V, and 20 V output setting.

### V2 Pin

Open Drain input of output voltage adjustment switch. Active for 12 V, and 20 V output setting.

### V3 Pin

Open Drain input of output voltage adjustment switch. Active for 20 V output setting.

BYPASS (BP) Pin Connection point for an external bypass capacitor for the

# REFERENCE (R) Pin

internally generated supply voltage.

Connected to internal band-gap reference. Provides reference current through connected resistor.

### **DATA LINE D+ Pin**

USB D+ data line input.

DATA LINE D- Pin USB D- data line input.



Pin Configuration.

### **Functional Description**

(HVDCP) interface IC for the Quick Charge 2.0 specification. It incorporates all necessary functions to add Quick Charge 2.0 capability to Power Integrations' integrated switcher ICs such as TOPSwitch or TinySwitch.

CHY100 is a low-cost USB high-voltage dedicated charging port

CHY100 also supports other solutions with traditional feedback schemes like optocoupler and secondary reference regulator TL431 as depicted in Figure 5.



CHY100 with Traditional Output Regulation (CV Only).

2.0 Class A (5 V, 9 V, or 12 V) or Class B (5 V, 9 V, 12 V, or 20 V). It automatically detects either Quick Charge 2.0 capable powered devices (PD) or legacy PDs compliant with the USB Battery Charging Specification revision 1.2 and only enables output voltage adjustment accordingly.

CHY100 supports the full output voltage range of Quick Charge

### Shunt Regulator

The internal shunt regulator clamps the BYPASS pin at 6 V when current is provided through an external resistor (R<sub>pp</sub> in Figure 5). This facilitates powering of CHY100 externally over the wide power supply output voltage range of 5 V to 20 V.

Recommended values are  $R_{\rm BP} = 4.53 \text{ k}\Omega$  and  $C_{\rm BP} = 220 \text{ nF}$ .

### BYPASS Pin Undervoltage

The BYPASS pin undervoltage circuitry resets the CHY100 when the BYPASS pin voltage drops below 3.9 V. Once the BYPASS pin voltage drops below 3.9 V it must rise back to 4 V to enable correct operation.

### Reference Input Resister R<sub>REF</sub> at the REFERENCE pin is connected to an internal

band gap reference and provides an accurate reference current for internal timing circuits. The recommended value is  $R_{per} = 127 \text{ k}\Omega$ 

## Quick Charge 2.0 Interface

At power-up CHY100 turns on switch N5 (see Figure 3) in 20 ms or less after the BYPASS pin voltage has reached 4 V. Switch N4 and output switches N1 to N3 remain off. This sets the default 5 V output voltage level. With D+ and D- short-circuited the normal handshake between the AC-DC adapter (DCP) and

powered devices (PD) as described in the USB Battery Charging Specification 1.2 can commence. After switch N5 has been turned on CHY100 starts monitoring the voltage level at D+. If it continuously stays above V<sub>DAT(RFF)</sub> (typ. 0.325 V) and below V<sub>SEL(BEE)</sub> (typ. 2 V) for at least 1.25 seconds CHY100 will enter Quick Charge 2.0 operation mode. If the voltage at D+ drops any time below 0.325 V CHY100 resets the 1.25 seconds timer and stays in USB Battery Charging Specification 1.2 compatibility

Once CHY100 has entered Quick Charge 2.0 operation mode switch N5 will be turned off. Additionally switch N4 is turned on connecting a 19.53 k $\Omega$  pull-down resistor to D-. As soon as the voltage at D- has dropped low (<0.325 V) for at least 1 ms CHY100 starts accepting requests for different AC-DC adapter output voltages by means of applied voltage levels at data lines D+ and D- through the powered device. Table 1 summarizes the output voltage lookup table, corresponding AC-DC adapter output voltages and status of switches N1 to N3.

3.3 V 0.6 V Table 1.

D+

0.6 V

3.3 V

**GND** 5 V (default) Output Voltage Lookup Table.

mode with a default output voltage of 5 V.

D-

0.6 V

0.6 V

3.3 V

For Quick Charge 2.0 Class A support only, the V3 pin has to be connected to the BYPASS pin (directly or through a resistor up to 100 k $\Omega$ ). This will inhibit any requests for setting a 20 V output.

At USB cable disconnect the voltage level at D+ is pulled down

Output

12 V

9 V

20 V

**Switch Status** 

N1 = N2 = On, N3 = Off

N1 = On, N2 = N3 = Off

N1 = N2 = N3 = On

N1 = N2 = N3 = Off

by resistor  $R_{\text{DAT(I KG)}}$  (see Figure 5). Once it drops below 0.325 V CHY100 will turn on switch N5 (thereby short-circuiting D+ and D-) and turns off switches N1 to N4. This sets the default output voltage of 5 V. The recommended value for  $R_{DAT(I \text{ KG})} = 390 \text{ k}\Omega$ .