# 16-bit stereo D / A converter for audio applications **BU9480F**

The BU9480F is a 16-bit stereo D / A converter designed for audio applications, and has an internal  $2 \times$  oversampling circuit.

## Applications

16-bit stereo D / A converter for audio applications

#### Features

- 1) 3.0 to 5.5V operating voltage.
- Low current consumption because of the CMOS process.
- 3) Resistor strings method used.

- 4) 2-channel common phase output.
- 5) Internal 2 × oversampling interpolator.
- 6) 8 pin plastic package.
- 7) Supports 4fs. (200kHz operation)

## Block diagram



## Pin descriptions

| Pin No. | Pin name | Function                                                                                                                             | 1/0                  | Voltage  |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|
| 1       | Rоит     | Right channel analog signal output                                                                                                   | Low-impedance output | 1 / 2Vcc |
| 2       | REF      | Connects the DA ref. voltage pin and ground                                                                                          | High-impedance input | 1 / 2Vcc |
| 3       | GND      | Ground                                                                                                                               | _                    | _        |
| 4       | Lоит     | Left channel analog signal output                                                                                                    | Low-impedance output | 1 / 2Vcc |
| 5       | LRCK     | The signal that distinguishes between left and right channels for serial data (left channe = high level, right channel = low level). | Logic input          | _        |
| 6       | SDAT     | Serial data input<br>Input with 2' compliment, MSB first.                                                                            | Logic input          | _        |
| 7       | BCLK     | Serial data shift clock input                                                                                                        | Logic input          | _        |
| 8       | Vcc      | Vcc                                                                                                                                  | _                    | _        |

# ●Absolute maximum ratings (Ta = 25°C)

| Parameter             | Symbol               | Limits                        | Unit |
|-----------------------|----------------------|-------------------------------|------|
| Applied voltage       | V <sub>DDMax</sub> . | 7.0                           | V    |
| Power dissipation     | Pd                   | 450*                          | mW   |
| Operating temperature | Topr                 | - 10 ~ + 70                   | °C   |
| Storage temperature   | Tstg                 | - 55 ~ + 125                  | °C   |
| Input voltage         | Topt                 | - 0.3 ~ V <sub>DD</sub> + 0.3 | V    |

<sup>\*</sup> When unmounted, reduced by 4.5mW for each increase in Ta of 1°C over 25°C.

## Recommended operating conditions

| Parameter                | Symbol          | Limits                      | Unit |
|--------------------------|-----------------|-----------------------------|------|
| Power supply voltage     | V <sub>DD</sub> | 3.0 ~ 5.5                   | V    |
| Input low level voltage  | VIL             | 0.0 ~ 0.2 × V <sub>DD</sub> | V    |
| Input high level voltage | ViH             | 0.8 × Vdd ~ Vdd             | V    |

# ●Electrical characteristics (unless otherwise noted, Ta = 25°C, V<sub>DD</sub> = + 5.0V) Analog unit characteristics

| Parameter                  | Symbol | Min. | Тур. | Max. | Unit             | Conditions                                                   | Measurement circuit |
|----------------------------|--------|------|------|------|------------------|--------------------------------------------------------------|---------------------|
| Current dissipation        | IDD    | _    | 3.6  | 6    | mA               | f = 1kHz, 0dB                                                | Fig.6,7             |
| Resolution                 | RES    | -    | _    | 16   | BIT              | _                                                            | Fig.6,7             |
| Noise distortion 1         | THD1   | _    | 0.05 | 0.12 | %                | f = 1kHz, 0dB                                                | Fig.6,7             |
| Noise distortion 2         | THD2   | _    | 0.07 | 0.4  | %                | f = 1kHz, - 20dB                                             | Fig.6,7             |
| Full-scale output voltage  | VFS    | 1.8  | 2    | 2.2  | V <sub>P-P</sub> | _                                                            | Fig.6,7             |
| Crosstalk                  | C.T    | _    | - 92 | - 85 | dB               | Unmeasured channel output = 0 dB, f = 1kHz. DIN audio filter | Fig.6,7             |
| S / N ratio                | S/N    | 86   | 93   | _    | dB               | DIN audio filter                                             | Fig.6,7             |
| Output pin load resistance | RL     | 10   | _    | _    | kΩ               | _                                                            | Fig.6,7             |

# Logic input characteristics

| Parameter                   | Symbol | Min.                | Тур. | Max.                | Unit | Conditions           | Measurement circuit |
|-----------------------------|--------|---------------------|------|---------------------|------|----------------------|---------------------|
| Input high level voltage    | ViH    | $0.7 \times V_{DD}$ | _    | V <sub>DD</sub>     | V    | Pins 5,6 and 7       | Fig.6,7             |
| Input low level voltage     | VIL    | GND                 | _    | $0.3 \times V_{DD}$ | V    | Pins 5,6 and 7       | Fig.6,7             |
| Leakage current, high level | Іін    | _                   | _    | - 10                | μΑ   | Pins 5,6 and 7 = VDD | Fig.6,7             |
| Leakage current, low level  | lıL    | _                   | _    | 10                  | μΑ   | Pins 5,6 and 7 = GND | Fig.6,7             |
| DA conversion frequency     | fsL    | _                   | _    | 200                 | kHz  | _                    | Fig.6,7             |
| BCLK period                 | Твськ  | 60                  | _    | _                   | ns   | _                    | Fig.6,7             |
| SDAT.LRCK settling time     | Тѕт    | 60                  | _    | _                   | ns   | _                    | Fig.6,7             |
| SDAT.LRCK holding time      | THD    | 60                  | _    | _                   | ns   | _                    | Fig.6,7             |

Multimedia ICs BU9480F

# Pin equivalent circuits



## Measurement circuits



Fig. 6



Fig. 7

Multimedia ICs BU9480F

# ●I / O signal timing chart



Interpolation and original data output are timed respectively to the leading edge and leading edge of LRCK, and so LRCK should be set to a duty of 50%.



Fig. 8

ROHM

Multimedia ICs BU9480F

# ●External dimensions (Units: mm)

