# PETER Peripheral ECP5 Technology and Entertainment Resource

PAGE 1: INTRODUCTION

PAGE 2: POWER SUPPLY

File: PowerSupply.kicad\_sch RCBUS Connectors

Power Supply

PAGE 3: RCBUS CONNECTORS

File: RCBUS\_Connectors.kicad\_sch SRAM MEMORY

PAGE 4: CPU BUS SRAM MEMORY

File: CpuBusSram.kicad\_sch FPGA IO

PAGE 5: FPGA IO, uSD CARD, & OSCILLATOR

File: FPGA-io.kicad\_sch FPGA Config

PAGE 6: FPGA CONFIGURATION & STATUS LED's

File: FPGA-config.kicad\_sch RGB VGA

PAGE 7: RGB VGA PORT & OSCILLATOR

File: VideoRGB-port.kicad\_sch PS2 & Audio

PAGE 8: PS/2 & AUDIO

File: PS2-Audio.kicad\_sch SNES Connectors

PAGE 9: SNES CONNECTORS

File: SnesConnectors kirad sch UART\_FT230X

PAGE 10: UART FT230X x2

File: UartPorts.kicad\_sch USER IO. SPI, I2C

PAGE 11: USER I/O, SPI, I2C, RTC, ETHERNET

File: UserloSpil2c.kicad\_sch ESP32-S3

PAGE 12: ESP32-S3 SPI FLASH PROGRAMMER

File: Esp32s3-Programmer.kicad\_sch

UART WIFI USER I/O

LOG0101 L0G0102



This documentation describes Open Hardware and is licensed under the CERN OHL v. 1.2.

You may redistribute and modify this documentation under the terms of the CERN OHL v.1.2. (http://ohwr.org/cernohl). This documentation is distributed withOUT ANY EXPRESS OR IMPLIED WARRANTY, INCLUDING OF MERCHANTABILITY. SAISFACTORY QUALITY AND FINESS FOR A PARTICULAR PURPOSE. PIGES see the CERN OHL v.1.2 Papilcable conditions

#### PCB STACKUP NOTE

JLC04161H-3313 stackup gives : \* Ideal trace impedance (50 & 100ohms). \* GND plane closer to signal layer routing for improved signal integrity.

#### MOUNTING HOLES

- 4 required for tooling 4 required for mechanical

O H1 MountingHole O H2 MountingHole O H3 MountingHole O MountingHole

Peripheral ECP5 Technology and Entertainment Resource. Connects to CPÚ card/RCBUS card.

Title: PETER

Date: 2024-07-29 Size: A Rev: 0.0 KiCad E.D.A. 8.0.4 Drawn: Denno Wiggle ld: 1/12



### RCBUS CONNECTORS

### RCBUS CARD SOCKET CONNECTOR - 3.3V ONLY **NOT 5V TOLERANT!**

MEM\_OE\_N

MEM WE N

CPU\_DREQ1\_N

CPU TEND1 N

### RCBUS EXPANSION PLUG CONNECTOR **NOT 5V TOLERANT!**

Title: PETER

KiCad E.D.A. 8.0.4

Size: A

Date: 2024-07-29

Drawn: Denno Wiggle

Rev: 0.0

ld: 3/12



# CPU BUS SRAM MEMORY



|              | CPU Bus SRAM Memory. |              |                     |          |
|--------------|----------------------|--------------|---------------------|----------|
| Title: PETER |                      |              |                     |          |
|              | Size: A              | Date: 2024-0 | 07-29               | Rev: 0.0 |
|              | KiCad E.D.A. 8.0.    | .4           | Drawn: Denno Wiggle | ld: 4/12 |
|              |                      |              |                     |          |

2













## USER 10, SPI, 12C

#### DS3132 RTC + AT24C32 MODULE



#### **WIZMON W5500 ETHERNET MODULE**



### JUMPER F FPGA I/O BOARD DEVICE SIGNAL SELECTION

J1107



Add Jumpers to connect GPIO Pins on left side of connector to specific use signals if needed

GPIOO-3 can be used for CTS/RTS instead. See FT230X If using W5500 module add a vertical jumper between CPU\_RESET\_N & W5500\_RESET\_N or a horizontal jumper to GPIO3.

### JUMPER B RCBUS SELECTION (2 OF 2)







ESP USER I/O

### **USER GPIO EDGE CONNECTOR**

F1105



GND

BOM in case of

pin shorting error

|            | , ,                                |          |
|------------|------------------------------------|----------|
|            |                                    |          |
|            |                                    | +3.3٧    |
|            |                                    | $\wedge$ |
| GPI00      | R1118 <sub>A A A</sub> 10K 1% 0603 | 1        |
| GPI01      | R1119 VVV 10K 1% 0603              | I        |
| GPI02      | R1120 VVV 10K 1% 0603              | I        |
| GPI03      | R1121 VVV 10K 1% 0603              | I        |
| FPGA_GPI04 | R1123 VVV 10K 1% 0603              | I        |
| FPGA_GPI05 | R1122 VVV 10K 1% 0603              | Ĭ        |
|            | V V V                              |          |

Do not populate ESP\_USER\_IO4

to 6 resistor if using ESP32 with

ESP\_USER\_IO0 R1107 10K 1% 0603 FSP\_USER\_IO1 R1108 10K 1% 0603 ESP\_USER\_IO1 R1108 VV 10K 1% 0603
R1109 A 10K 1% 0603

R1110

10K 1% 0603

10K 1% 0603

R1113 WV 10K 1% 0603

10K 1% 0603

+3.37

+3.3V

R1101 XX 2K00 1% 0603 R1102 XX 2K00 1% 0603

 USER\_SPLCS\_N
 R1103
 USER\_SPLMISO
 R1104
 USER\_SPLCLK
 R1105
 USER\_SPLCLK
 R1105
 USER\_SPLCLK
 R1106
 USER\_SPLCLK
 R1106
 USER\_SPLCLK
 R10603

USER\_I2C\_SDA

USER\_I2C\_SCL

USER I/O, SPI, I2C, DS3231 RTC & W5500 Ethernet Modules.RCBUS Jumper Selection.

ESP\_USER\_I03

ESP\_USER\_I05

ESP\_USER\_IO7 R1111

ESP\_USER\_IO6 R1112,

ESP\_USER\_IO4 R1114 VVV

Title: PETER

Date: 2024-07-29 Size: A Rev: 0.0 KiCad E.D.A. 8.0.4 Drawn: Denno Wiggle ld: 11/12

3V3\_I03

\_3V3\_I04

100nF

C1106 100nF

