# PETER Peripheral ECP5 Technology and Entertainment Resource

PAGE 1: INTRODUCTION

File: PowerSupply.kicad\_sch **RCBUS Connectors** 

Power Supply

PAGE 2: POWER SUPPLY

File: RCBUS\_Connectors.kicad\_sch SRAM MEMORY

PAGE 3: RCBUS CONNECTORS

File: CpuBusSram.kicad\_sch FPGA IO

PAGE 4: CPU BUS SRAM MEMORY

File: FPGA-io.kicad\_sch

FPGA Config

PAGE 5: FPGA IO, uSD CARD, & OSCILLATOR

File: FPGA-config.kicad\_sch RGB VGA

PAGE 6: FPGA CONFIGURATION & STATUS LED's

File: VideoRGB-port.kicad\_sch PS2 & Audio

PAGE 7: RGB VGA PORT & OSCILLATOR

File: PS2-Audio.kicad\_sch

SNES Connectors

PAGE 8: PS/2 & AUDIO

File: SnesConnectors.kicad\_sch

PAGE 9: SNES CONNECTORS

UART\_FT230X

PAGE 10: UART FT230X x2

File: UartPorts.kicad\_sch USER IO. SPI, I2C

PAGE 11: USER I/O, SPI, I2C, RTC, ETHERNET

File: UserIoSpil2c.kicad\_sch ESP32-S3

PAGE 12: ESP32-S3 SPI FLASH PROGRAMMER

File: Esp32s3-Programmer.kicad\_sch

UART WIFI USER I/O

LOG0101



L0G0102

This documentation describes Open Hardware and is licensed under the CERN OHL v. 1.2

You may redistribute and modify this documentation under the terms of the CERN OHL v.1.2. (http://ohwr.org/cernohl). This documentation is distributed withOUT ANY EXPRESS OR IMPLIED WARRANTY, INCLUDING OF MERCHANTABILITY. ASSISTACTORY QUALITY AND FINESS FOR A PARTICULAR PURPOSE. PIOR SEES see the CERN OHL v.1.2 Papilcable conditions

#### PCB STACKUP NOTE

JLC04161H-3313 stackup gives:
\* Ideal trace impedance (50 & 100ohms). \* GND plane closer to signal layer routing for improved signal integrity.

#### MOUNTING HOLES

 4 required for tooling 4 required for mechanical

H1 MountingHole H2 MountingHole MountingHole MountingHole







Peripheral ECP5 Technology and Entertainment Resource. Connects to CPÚ card/RCBUS card.

Title: PETER

Date: 2024-07-29 Size: A Rev: 0.0 KiCad E.D.A. 8.0.4 Drawn: Denno Wiggle ld: 1/12



### **RCBUS CONNECTORS**

### RCBUS CARD SOCKET CONNECTOR - 3.3V ONLY **NOT 5V TOLERANT!**

### 40-PIN RIGHT SIDE ON BOARD

#### 80-PIN BOTH SIDES Conn\_02x40\_Top\_Bottom CPU\_A15 41 RCBUS\_MEM\_OE\_N CPU\_A14 42 RCBUS\_MEM\_CE\_N CPU\_A[20..0] CPU\_A[20..0] 4,5 43 RCBUS\_MEM\_WE\_N CPU\_A13 Conn\_02x40\_Top\_Bottom CPU A12 44 CUSTOM 44 RCBUS\_MEM\_OE\_N 41 \_\_\_ CPU\_A11 45 CPU\_DREQO\_N 2 CPU\_A14 RCBUS\_MEM\_CE\_N 42 CPU\_A10 46 CPU TENDO N RCBUS\_MEM\_WE\_N 43 CPU\_A13 CPU\_A9 47 RCBUS\_DREQ1\_N CUSTOM\_44 4 CPU\_A12 CPU\_A8 48 RCBUS\_TEND1\_N CPU\_DREQO\_N 45 5 CPU\_A11 CPU\_A7 9 49 CPU\_A23 6 CPU\_A10 CPU\_TENDO\_N 46 CPU\_A6 10 50 CPU\_A22 RCBUS\_DREQ1\_N 47 CPU\_A9 CPU\_A5 51 CPU\_A21 8 CPU\_A8 RCBUS\_TEND1\_N 48 Card with a 40-pin bus slot CPU\_A4 12 52 CPU\_A20 CPU\_A23 9 CPU\_A7 should be plugged into the CPU\_A3 53 CPU\_A19 RIGHT hand side of connector 4,5 (CPU\_A[20..0]) CPU\_A[20..0] CPU\_A22 10 CPU\_A6 +3.3V CPU\_A2 14 54 CPU\_A18 CPU\_A21 11 CPU\_A5 +3.3V CPU\_A1 55 CPU\_A17 CPU\_A20 12 CPU\_A4 C303 C304 4.7uF 100nF X5R X7R 16V 50V 0603 0603 CPU\_A0 56 CPU\_A16 CPU\_A19 GND 13 CPU A3 +3.3VCPU\_A18 14 CPU\_A2 18 +3.3V CPU\_A17 15 CPU\_A1 GND CPU\_M1\_N 59 CPU RFSH N 16 CPU\_A0 CPU\_A16 C301 C302 4.7uF 100nF CPU\_RESET\_N 20 60 PAGE 57 CPU\_CLOCK\_PHI 21 61 CPU\_CLOCK\_SRC CPU\_INTO\_N 22 62 CPU\_BUSACK\_N CPU\_RFSH\_N 19 CPU\_M1\_N GND 59 CPU\_M1\_N CPU\_MREQ\_N 63 CPU\_HALT\_N PAGE 20 CPU\_RESET\_N CPU\_RESET\_N 5,11 CPU\_WR\_N 64 CPU\_BUSREQ\_N CPU\_CLOCK\_SRC 61 21 CPU\_CLOCK\_PHI 5 CPU\_CLOCK\_SRC CPU\_CLOCK\_PHI > 5 65 CPU\_WAIT\_N CPU\_RD\_N GND CPU\_BUSACK\_N 62 22 CPU\_INTO\_N 5 CPU\_BUSACK\_N CPU\_INTO\_N 5 CPU\_IORQ\_N 66 CPU\_NMI\_N CPU\_HALT\_N 63 23 CPU\_MREQ\_N CPU\_MREQ\_N CPU\_D0 67 CPU\_D8 CPU\_BUSREQ\_N 64 24 CPU\_WR\_N 5 CPU\_BUSREQ\_N CPU\_WR\_N CPU\_D1 68 CPU\_D9 25 CPU\_RD\_N CPU\_D[7..0] CPU\_WAIT\_N CPU\_WAIT\_N CPU\_RD\_N CPU\_D[7..0] > 4,5 29 CPU\_D2 69 CPU\_D10 CPU\_NMI\_N 26 CPU\_IORQ\_N CPU\_NMI\_N CPU\_IORQ\_N > 5 CPU\_D3 70 CPU\_D11 27 CPU\_D0 CPU\_D4 31 71 CPU\_D12 CPU\_D9 68 28 CPU\_D1 CPU\_D5 72 CPU\_D13 CPU\_D10 29 CPU\_D2 CPU\_D6 33 73 CPU\_D14 CPU\_D11 70 30 CPU D3 CPU\_D7 74 CPU\_D15 CPU\_D12 31 CPU\_D4 RCBUS\_UART1\_TX 35 75 RCBUS\_UART2\_TX CPU\_D13 32 CPU\_D5 RCBUS\_UART1\_RX 36 76 RCBUS\_UART2\_RX 33 CPU\_D6 CPU\_D14 77 CPU\_INT2\_N CPU\_INT1\_N CPU\_D15 34 CPU\_D7 USER2 38 78 RCBUS\_I2C\_SCL 35 RCBUS\_UART1\_TX RCBUS\_UART1\_TX 11 RCBUS\_UART2\_TX 75 11 RCBUS\_UART2\_TX USER3 79 RCBUS\_I2C\_SDA 36 RCBUS\_UART1\_RX RCBUS\_UART1\_RX 11 RCBUS\_UART2\_RX 76 11 CRCBUS\_UART2\_RX USER4 80 USER8 CPU\_INT2\_N 37 CPU\_INT1\_N

CPU\_INT1\_N

### JUMPER A RCBUS SELECTION (1 OF 2)

RCBUS EXPANSION PLUG CONNECTOR

**NOT 5V TOLERANT!** 

SEE P.11 FOR JUMPER B

|               |             |   | J303 |    |                |
|---------------|-------------|---|------|----|----------------|
| 5 CPU_DREQ1_N | CPU_DREQ1_N | 1 |      | 2  | RCBUS_DREQ1_N  |
| 5 CPU TEND1 N | CPU_TEND1_N | 3 |      | 4  | RCBUS_TEND1_N  |
| 4.5 MEM_WE_N  | MEM_WE_N    | 5 |      | 6  | RCBUS_MEM_WE_N |
| 4,5 MEM_WE_N  | MEM_CE_N    | 7 |      | 8  | RCBUS_MEM_CE_N |
| 4.5 MEM OE N  | MEM_OE_N    | 9 |      | 10 | RCBUS_MEM_OE_N |
| 4,5 MEM_UE_N  |             |   |      |    |                |

|               | CPU Bus Connections. |              |                     |          |  |  |  |
|---------------|----------------------|--------------|---------------------|----------|--|--|--|
|               | Title: PETER         |              |                     |          |  |  |  |
|               | Size: A              | Date: 2024-0 | Date: 2024-07-29    |          |  |  |  |
|               | KiCad E.D.A. 8.0.    | 4            | Drawn: Denno Wiggle | ld: 3/12 |  |  |  |
| $\overline{}$ |                      |              |                     |          |  |  |  |

|              |                              |              |         |          |                        |         |              |                    | +3.3V<br>↑ |
|--------------|------------------------------|--------------|---------|----------|------------------------|---------|--------------|--------------------|------------|
|              |                              |              |         | +3.3V    | CPU_HALT_N             | R301    | ^\/\         | 1% 0603            |            |
| CPU BUSREQ N | R303 🔥                       | 10K 1        | % 0603  | 1 .      | CPU_RFSH_N<br>CPU_M1_N | R302_V  | ^ ^          | 1% 0603<br>1% 0603 | <b>→</b>   |
|              | R305                         | \ <u> </u>   | .% 0603 | <b>=</b> | CPU_MREQ_N             | R306    |              | 1% 0603            |            |
| 0.0          | R307                         | 10K 1        | .% 0603 |          | CPU_IORQ_N             | R308_\  | ^ ^          | 1% 0603            |            |
| 0.0          | R309_ <sub>\\\\\</sub>       | \ <u> </u>   | .% 0603 |          | CPU_WR_N               | R310_\v | ^^_          | 1% 0603            | <b>_</b>   |
|              | R311\\/\/                    | ۰            | .% 0603 |          | CPU_RD_N               | R312_\v | ^ ^          | 1% 0603            | <b>—</b> ↓ |
|              | R313\\\\\\                   | \ <u> </u>   | .% 0603 |          | MEM_CE_N               | R314\   | ^ ^          | 1% 0603            | <b>—</b> ↓ |
|              | $R315_{\Lambda\Lambda}^{VV}$ | _            | .% 0603 |          | MEM_OE_N               | R316\   | ^ ^ _        | 1% 0603            | <b>—</b> ↓ |
| _CPU_TEND1_N | R317\\/\/                    | <u>10K 1</u> | .% 0603 |          | MEM_WE_N               | R318\   | <u>√√10K</u> | 1% 0603            |            |

38\_USER2

39 USER3

40 USER4

RCBUS\_I2C\_SCL 78

RCBUS\_I2C\_SDA 79

RCBUS\_I2C\_SCL

11 ( RCBUS\_I2C\_SDA)

# CPU BUS SRAM MEMORY



| CPU Bus SR.      | AM Memory               | ·.                                |                          |
|------------------|-------------------------|-----------------------------------|--------------------------|
| Title: PETER     |                         |                                   |                          |
| Size: A          | Date: 2024-0            | 07-29                             | Rev: 0.0                 |
| KiCad E.D.A. 8.0 | .4                      | Drawn: Denno Wiggle               | ld: 4/12                 |
|                  | Title: PETER<br>Size: A | Title: PETER Size: A Date: 2024-0 | Size: A Date: 2024-07-29 |













# **USER 10, SPI, 12C**

#### DS3132 RTC + AT24C32 MODULE



#### **WIZMON W5500 ETHERNET MODULE**



## JUMPER F FPGA I/O BOARD DEVICE SIGNAL SELECTION



Add Jumpers to connect GPIO Pins on left side of connector to specific use signals if needed

GPI00-3 can be used for CTS/RTS instead. See FT230X

If using W5500 module add a vertical jumper between CPU\_RESET\_N & W5500\_RESET\_N or a horizontal jumper to GPIO3.

### JUMPER B RCBUS SELECTION (2 OF 2)





3V3\_104

C1104 100nF

3V3\_I03



ESP USER I/O

### **USER GPIO EDGE CONNECTOR**

**ESP UARTO SERIAL PORT** 



GND

pin shorting error

|              | +3.3V                              |
|--------------|------------------------------------|
|              | <u>↑</u>                           |
| ESP_USER_IO0 | R1107 <sub>A A A</sub> 10K 1% 0603 |
| ESP_USER_I01 | R1108 VVV 10K 1% 0603              |
| ESP_USER_I02 | R1109 VVV 10K 1% 0603              |
| ESP_USER_I03 | R1110 VVV 10K 1% 0603              |
| ESP_USER_I07 | R1111 VVV 10K 1% 0603              |
| ESP_USER_I06 | R1112 VVV 10K 1% 0603              |
| ESP_USER_I05 | R1113 VVV 10K 1% 0603              |
| ESP_USER_I04 | R1114 VVV 10K 1% 0603              |
|              | _ v v v_                           |

+3.37

+3.3V

R1101 2K00 1% 0603 R1102 2K00 1% 0603

R1103 10K 1% 0603 R1104 10K 1% 0603 R1105 10K 1% 0603 R1106 10K 1% 0603

Do not populate ESP\_USER\_IO4 to 6 resistor if using ESP32 with

|            |                         | $\Lambda$ |
|------------|-------------------------|-----------|
| GPI00      | R1118 A A A 10K 1% 0603 | 1         |
| GPI01      | R1119 VVV 10K 1% 0603   | Ī         |
| GPI02      | R1120 VVV 10K 1% 0603   | I         |
| GPI03      | R1121 VVV 10K 1% 0603   | I         |
| FPGA_GPI04 | R1123 VVV 10K 1% 0603   | Ī         |
| FPGA_GPI05 | R1122 VVV 10K 1% 0603   | <b>_</b>  |
|            |                         | _         |

USER I/O, SPI, I2C, DS3231 RTC & W5500 Ethernet Modules.RCBUS Jumper Selection.

USER\_I2C\_SDA

USER\_SPI\_CS\_N

USER\_SPI\_MISO

USER\_SPI\_CLK

USER\_SPI\_MOSI

USER\_I2C\_SCL

Title: PETER

Date: 2024-07-29 Size: A Rev: 0.0 KiCad E.D.A. 8.0.4 Drawn: Denno Wiggle ld: 11/12

