# Performance Monitoring

# Chris Dahnken Intel SSG EMEA HPCTC



# Legal Disclaimer

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or go to: <a href="http://www.intel.com/design/literature.htm">http://www.intel.com/design/literature.htm</a>



### **Optimization Notice**

#### **Optimization Notice**

Intel® compilers, associated libraries and associated development tools may include or utilize options that optimize for instruction sets that are available in both Intel® and non-Intel microprocessors (for example SIMD instruction sets), but do not optimize equally for non-Intel microprocessors. In addition, certain compiler options for Intel compilers, including some that are not specific to Intel micro-architecture, are reserved for Intel microprocessors. For a detailed description of Intel compiler options, including the instruction sets and specific microprocessors they implicate, please refer to the "Intel® Compiler User and Reference Guides" under "Compiler Options." Many library routines that are part of Intel® compiler products are more highly optimized for Intel microprocessors than for other microprocessors. While the compilers and libraries in Intel® compiler products offer optimizations for both Intel and Intel-compatible microprocessors, depending on the options you select, your code and other factors, you likely will get extra performance on Intel microprocessors.

Intel® compilers, associated libraries and associated development tools may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include Intel® Streaming SIMD Extensions 2 (Intel® SSE2), Intel® Streaming SIMD Extensions 3 (Intel® SSE3), and Supplemental Streaming SIMD Extensions 3 (Intel® SSSE3) instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors.

While Intel believes our compilers and libraries are excellent choices to assist in obtaining the best performance on Intel® and non-Intel microprocessors, Intel recommends that you evaluate other compilers and libraries to determine which best meet your requirements. We hope to win your business by striving to offer the best performance of any compiler or library; please let us know if you find we do not.

Notice revision #20101101



# Performance Monitoring

The Performance Monitoring Unit (PMU)



# Ways to measure performance

- time the ultimate measure!
- gprof break down execution time on a functional level. Careful, changes execution time!
- counter monitoring hardware supported measurement that allows to determine which hardware component or functional unit is under stress or starves. Doesn't change exec time!



- <u>Performance counter monitoring</u> is a HW supported method count events appearing in the hardware
- Events are situations the HW designers allow us to see. E.g. the CPU could experience "I tried to load data, but it was not in the last level cache" (aka a LLC cache miss). This is an event that can be measured.



### **Architectural perf events**

Table A-1. Architectural Performance Events

| Event<br>Num. | Event Mask Mnemonic          | Umask<br>Value | Description                             | Comment                            |
|---------------|------------------------------|----------------|-----------------------------------------|------------------------------------|
| 3CH           | UnHalted Core Cycles         | 00H            | Unhalted core cycles                    |                                    |
| 3CH           | UnHalted Reference<br>Cycles | 01H            | Unhalted reference cycles               | Measures<br>bus cycle <sup>1</sup> |
| COH           | Instruction Retired          | 00H            | Instruction retired                     |                                    |
| 2EH           | LLC Reference                | 4FH            | LL cache references                     |                                    |
| 2EH           | LLC Misses                   | 41H            | LL cache misses                         |                                    |
| C4H           | Branch Instruction Retired   | 00H            | Branch instruction retired              |                                    |
| C5H           | Branch Misses Retired        | 00H            | Mispredicted Branch Instruction retired |                                    |

There are another ~1000 non-architectural performance events!



- There are
  - 4 freely programmable
  - 3 fix function
     performance counter registers on current Intel CPUs
- There are 4 configuration registers, that let us specify which events are counted in the programmable counters
- There is 1 configuration register that lets us enable and disable performance monitoring.



### Just in case: What is a register?

 A <u>register</u> is a series of latches (HW bits) with 64 bit width (some might differ, e.g. SSE) the CPU can access very quickly

 A <u>Model Specific Register (MSR)</u> is a register that is not guaranteed to be there in the next CPU!



### How can I influence/change/write/read MSRs?

 MSRs can only be written in Ring 0 (supervisor mode). You can read MSRs as user.

#### You need to be

root/sudoer to write

0[

a driver that does the access for you



### Software to read and write MSRs (linux)

- msr-tools package: rdmsr, wrmsr, msr.ko
- perf (linux system tool)
- Intel Vtune, Amplifier XE, PTU (<a href="http://software.intel.com/en-us/articles/intel-vtune-amplifier-xe/">http://software.intel.com/en-us/articles/intel-vtune-amplifier-xe/</a>)
- Oprofile (<u>http://oprofile.sourceforge.net/news/</u>)
- Likwid (<u>http://code.google.com/p/likwid/</u>)



**Control Registers** 

IA32\_PERF\_GLOBAL\_CTRL (0x38F/911)



wrmsr 911 -d 30064771087



#### General purpose performance counters



IA32\_PERFEVTSELx specifies the number of the event to be obeserved (and a number of modifiers)



#### Selecting events



Figure 30-6. Layout of IA32\_PERFEVTSELx MSRs Supporting Architectural Performance Monitoring Version 3



#### Selecting general purpose events

Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide, Part 2





Fixed function performance counters

Additionally to the 4 freely programmable performance counters Nehalem (and later CPUs) offer three fixed function performance counters that will observe

- Instructions Retired
- CPU Cycles
- Reference CPU Cycles



#### Fixed function performance counters



Figure 30-7. Layout of IA32\_FIXED\_CTR\_CTRL MSR Supporting Architectural Performance Monitoring Version 3



#### Fixed function performance counters

- Event counts can now be seen in
- IA32\_FIXED\_CTR0: Instructions Retired
- IA32\_FIXED\_CTR1: Unhalted CPU Cycles
- IA32\_FIXED\_CTR2: Reference CPU Cycles

| 309H | 777 | IA32_FIXED_CTR0<br>(MSR_PERF_FIXED_CTR0) | Fixed-Function Performance<br>Counter 0 (R/W): Counts<br>Instr_Retired.Any       | If CPUID.OAH:<br>EDX[4:0] > 0 |
|------|-----|------------------------------------------|----------------------------------------------------------------------------------|-------------------------------|
| 30AH | 778 | IA32_FIXED_CTR1<br>(MSR_PERF_FIXED_CTR1) | Fixed-Function Performance<br>Counter 1 0 (R/W): Counts<br>CPU_CLK_Unhalted.Core | If CPUID.OAH:<br>EDX[4:0] > 1 |
| 30BH | 779 | IA32_FIXED_CTR2<br>(MSR_PERF_FIXED_CTR2) | Fixed-Function Performance<br>Counter 0 0 (R/W): Counts<br>CPU_CLK_Unhalted.Ref  | If CPUID.OAH:<br>EDX[4:0] > 2 |



#### Summary

- Intel CPUs can monitor particular events during execution
- 4 freely programmable counters and 3 fixed function counters measure the occurrence of the given events at the same time
- In order observe event counts
  - Enable event monitoring in the control register
  - Program the event into the event select register
  - Reset/Read the count from the counter register
- READ: 253669 Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B System Programming Guide Part 2







# **Appendix**

Command line performance monitoring



- With rdmsr and wrmsr we can now easily do performance monitoring in a lightweight way.
- Before going on to feature burden apps like Vtune, let's now do a quick performance analysis directly from the command line



Architectural perf events

- Intel doesn't guarantee the consistency of the performance monitoring unit
- Events can change with each model
- There are a number of events that Intel guarantees always to be present
- These are called Architectural performance events



### **Architectural perf events**

#### Table A-1. Architectural Performance Events

| Event<br>Num. | Event Mask Mnemonic          | Umask<br>Value | Description                             | Comment                            |
|---------------|------------------------------|----------------|-----------------------------------------|------------------------------------|
| 3CH           | UnHalted Core Cycles         | 00H            | Unhalted core cycles                    |                                    |
| 3CH           | UnHalted Reference<br>Cycles | 01H            | Unhalted reference cycles               | Measures<br>bus cycle <sup>1</sup> |
| COH           | Instruction Retired          | 00H            | Instruction retired                     |                                    |
| 2EH           | LLC Reference                | 4FH            | LL cache references                     |                                    |
| 2EH           | LLC Misses                   | 41H            | LL cache misses                         |                                    |
| C4H           | Branch Instruction Retired   | 00H            | Branch instruction retired              |                                    |
| C5H           | Branch Misses Retired        | 00H            | Mispredicted Branch Instruction retired |                                    |



**Architectural perf events** 

```
for c in 0 1 2 3; do
#Enable perf mon in IA32 PERF GLOBAL CTRL
wrmsr -p $c 911 30064771087
#Enable fixed perf m. in IA32 FIXED CTR CTRL
wrmsr -p $c 909 819
#IA32 PERFEVTSEL0(390 dec) for total branches
wrmsr -p $c 390 0x4700c4
#IA32 PERFEVTSEL1 (391 dec) for branch miss.
wrmsr -p $c 391 0x4700c5
done
```



#### **Architectural perf events**

```
while [1]; do
  for c in 0 1 2 3; do
   wrmsr -p $c 193 0 #reset counter 0
   wrmsr -p $c 194 0 #reset counter 1
  done
  sleep 5
  for c in 0 1 2 3; do
  BRREF=`rdmsr -p $c 193` #read counter 0
  BRMISS=`rdmsr -p $c 194` #read counter 1
   echo $c `echo $BRMISS/$BRREF | bc -l`
 done
done
```



### **Advanced Example**

| ргос                                 | CPI                                                                                  | LLC misses                                                                   | Branch misspred                                                    |                            |
|--------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------|
| 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | 1.35079<br>1.36037<br>1.35890<br>1.36869<br>1.36068<br>1.36653<br>1.35879<br>1.37438 | .30312<br>.29671<br>.30145<br>.29146<br>.29906<br>.29260<br>.30083<br>.29364 | .00057<br>.00082<br>.00090<br>.00049<br>.00107<br>.00047<br>.00096 | app with cache<br>blocking |
| ргос                                 | CPI                                                                                  | LLC misses                                                                   | Branch misspred                                                    |                            |
|                                      |                                                                                      |                                                                              | •                                                                  |                            |



# Command line perf monitoring Summary

- You can do this for all kind of events you are interested in
- Provides immediate feedback
- Ideal for first view assessments
- Ideal for command line work





