# **CHAPTER 2 CSL Memory Map**

All rights reserved Copyright ©2008 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

# **TABLE 2.1** Chapter Outline

- 2.1 CSL Memory Map Command Summary
- 2.2 CSL Memory Map Commands

# 2.1 CSL Memory Map Command Summary

# **TABLE 2.2** Chapter Highlights

| Memory map rules |
|------------------|
| Usage Tables     |
| Commands listing |

# 2.1.1 Memory map rules

- 1. Every unit has its own local address map in the conceptual model.
- 2. An object from a unit can only be added to a memory map once.
- 3. Multiple instances of the same unit all have the same local address map
- 4. An unit can contains multiple instances of unit's mulitple instance.
- 5. The parent map is formed by the concatenation of the address maps of the child units
- 6. memory map ranges are declared as free or reserved.
- 7. The address ranges which an object is added to is no longer free.
- 8. It is illegal to add an object to an address range which is reserved.
- 9. It is illegal to add an object outside of a declared address range
- 10. It is illegal to add an object to a used/not free address range
- 11. What can be added to a memory map page? Instances of an addressable object which include:

```
csl_memory
```

csl register

csl register file

csl fifo

a field in a register

- 12. Before adding an object to a unit the following are required: add all address ranges (legal, reserved)
- 13. mandatory cmds for a memory map are set\_type
- 14. memory map must have memory map pages instantiated

- 15. mandatory cmds for a memory map page are add\_address\_range
- 16. The design address limits for the memory map is optional add\_address\_range(lower, upper) -this is the valid address range for the chip set\_address\_width(numeric\_expression)-this is the width of the address bus on the chip the limits and the width can be set. This is related to the address bus on the chip.
- 17. If the design address limits for the memory map is set then check all of the units to see that the unit address range is within the design address limits and that the width of the memory map page...
- 18. The unit instances must have different base addresses
- 19. Multiple instances of the same unit need to have different base addresses
- 20. If no base address is specified for a unit instance then the base address of the unit instance in the design memory map is calculted by the order of the instantiation of the units in the design hierarchy.
- 21. The base address for the unit instances can be set using the following code example

```
csl unit a {
  a(){
  add address range(0,511);
  set address increment(2);
}
};
csl unit b { a a0; a a1; b(){}};
csl unit top { b b0; b b1; top(){}};
csl memory map mm{
  mm () {
    set type(hier);
    top.b0.a0.set base address( 500);
    top.b0.a1.set base address ( 1000);
    top.bl.a0.set base address (1500);
    top.bl.al.set base address( 2000);
};
```

- 22. A range may only be set once in a unit. Setting any part of the range again is illegal.
- 23. If memory map commands are used and the memory map is not declared an error is issued

# 2.1.2 Usage Tables

# **CSL Memory map**

can be defined and NOT instantiated

- can be defined in

**TABLE 2.3** CSL memory map definition in other CSL classes

| CSL class           | Can be defined in |
|---------------------|-------------------|
| global scope        | YES               |
| CSL Unit            | -                 |
| CSL Signal Group    | -                 |
| CSL Interface       | -                 |
| CSL Testbench       | -                 |
| CSL Vector          | -                 |
| CSL State Data      | -                 |
| CSL Register        | -                 |
| CSL Register File   | -                 |
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

# **NOTE:** notes

There can be two or more mem\_maps in a design. One unit cannot be associated to more than one memory map.

In order to use address ranges a memory map has to be declared first. By the time the units are declared and are addressable objects they are added to the memory map.

# 2.1.3 Commands listing

Memory Map: unit specific commands

```
add_address_range(lower_bound,upper_bound);
addresable_object.add_to_memory_map(symbol [,base_address]);
set_access_rights( addressable_object | address_range, group access_right);
```

16 7/9/08

```
set next address (numeric expression);
   [instance name.]set id(num expr); //setting id for use w/ address bus
Memory Map: specific commands
   set type(memory map_type);
   set top unit(unit name);
   set address width (numeric expression);
   set symbol max length (numeric expression);
   set memory map prefix(string [, address range]);
   set memory map suffix(string [, address range]);
   set endianess (endianess type);
Memory Map: mixed (both unit and memory map commands)
   unit or unit inst.set base address (numeric expression);
   set address increment (numeric expression);
   set data word width (numeric expression);
   set reserved address range(lower bound, upper bound);
Memory Map: Later features
   set alignment (numeric expression);
              NOTE:below are to be discussed
   set access rights enum( enum ); //split into 3 cmds:
   add_access_rights_group(); //no description
   remove access rights group(); //no description
   override access rights group(); //no description
set addr abs(constant numeric); //new address
set addr rel(constant numeric); //new address = offset from current address
//add set max number of words command
```

# NOTE: Removed (to be removed from document and syntax)

```
csl_memory_map_page memory_map_page_name; //removed pages
addr_obj.add_to_memory_map(); //duplicate
object_name.add_to_memory_map([address],[group,access_right]);
csl_memory_map memory_map_name; //since mm is a scope holder it needs
to be explained before the command summary
```

7/9/08 17

2.2 CSL Memory Map Commands

[ CSL Memory Map Command Summary ]

```
set_unit_name(unit_name);
DESCRIPTION:
//

EXAMPLE:
//
CSL CODE
//
VERILOG CODE
///
```

7/9/08

```
csl_memory_map_page memory_map_page_name;
DESCRIPTION:
```

Creates a memory map page named <code>memory\_map\_page\_name</code>. It is a scope delimited by curly braces. Each memory map page has an address range.

[ CSL Memory Map Command Summary ]

# **EXAMPLE:**

In this example we have one memory map *mmap* which contains a memory map page *mpage*.

#### FIGURE 2.1



#### CSL CODE

```
csl_memory_map_page mpage{
   mpage() {
   add_address_range(0,128);
   };

csl_memory_map mmap{
   mpage mpage;
   mmap() {
   set_data_word_width(32);
   set_type(hierarchical);
   }
};
```

VERILOG CODE

```
add_address_range(lower_bound,upper_bound);
DESCRIPTION:
```

This command adds an address range to a unit. The address range is set using <code>lower\_bound</code> and <code>upper bound</code>.

The add\_reserved\_address\_range command shows that a part of the initial address range ismarked as reserved(and that add\_address\_range has to be called beforeadd\_reserved\_address\_range).

A flat memory map has one page .The address range for the one page is the address range for the entire memory map.

# [ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In this example it was created a memory map named *mmap* with a memory map page named *mpage\_1*.

#### FIGURE 2.2



# CSL CODE

```
csl_memory_map_page mpage_1{
   mpage_1() {
   add_address_range(128,511);
   add_reserved_address_range(128, 256);
   };

csl_memory_map mmap{
   mpage_1 mp1;
   mmap() {
   set_data_word_width(32);
   set_type(hierarchical);
   }
}
```

7/9/08

};

VERILOG CODE

```
set_address_increment(numeric_expression);
DESCRIPTION:
```

The address increment is the amount that the memory address increments from word to word. The <code>numeric\_expression</code> represent the increment of address. This command can be called on units and memory\_map: unit has priority (a warning is issued if both are called)

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In this example it is set the address increment for a memory map page named  $m_p1$  from a memory map named map.

#### FIGURE 2.3



CSL CODE:

```
csl_memory_map_page memp1{
  memp1() {
    set_address_increment(4);
    add_address_range(128, 511);}
};
csl_memory_map mmap{
  memp1 m_p1;
  mmap() {
    set_data_word_width(32);
    set_type(hierarchical);
  }
};
```

7/9/08

VERILOG CODE:

```
set_next_address(numeric_expression);
DESCRIPTION:
```

Jumps the address of next added object. incrementation continues on param value address.

The numeric expression represents the next address.

[ CSL Memory Map Command Summary ]

# **EXAMPLE:**

In this example it is set the next address in a memory map page named memp.

#### FIGURE 2.4



#### CSL CODE

```
csl_memory_map_page mpage{
   mpage() {
    add_address_range(0, 1024);
   set_next_address(64);
   }
};
csl_memory_map mmap{
   mpage memp;
   mmap() {
   set_data_word_width(32);
   set_type(hierarchical);
}
};
```

VERILOG CODE

```
set_access_rights( addressable_object | address_range, group
access right);
```

# **DESCRIPTION:**

Set the access rights for an addressable\_object or an address range <code>address\_range</code> from a memory map.

The access rights can be the following:

#### **TABLE 2.4**

| group  |
|--------|
| sw     |
| hw     |
| test   |
| driver |
| user   |

# **TABLE 2.5**

| acc_right         | Description                  |
|-------------------|------------------------------|
| access_none       | without access rights        |
| access_read       | access rights only for read  |
| access_write      | access rights only for write |
| access_read_write | access rights for read-write |

[ CSL Memory Map Command Summary ]

25

# **EXAMPLE:**

Sets the access rights for the memory map page named mp.

CSL CODE

```
csl_memory_map_page mp{
    mp() {
        set_access_rights(200: 251, HWR, access_read_write);
        set_access_rights( 100, SWR, access_read);
    }
};

csl_memory_map mmap{
    mp mp;
    mmap() {
        set_data_word_width(32);
        set_type(hierarchical);
}
```

7/9/08

Confidential Convigant © 2008 Eastpath Logic Inc. Conving in any form

**Confidential** Copyright © 2008 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc. is prohibited

};

VERILOG CODE

27

```
set access rights enum( enum );
DESCRIPTION:
Sets the access rights for the enum named enum.
Can only be called in the mem map scope. The category is an enum item from
the enum set by set access rights enum. If no enum has been set, the cate-
gory can have one of the following default values: swr, hwr, driver, test,
user.
                                          [ CSL Memory Map Command Summary ]
EXAMPLE:
//
CSL CODE
   csl_enum alu{
   ADD,
   SUB,
   MUL
       };
   csl memory map page mpag{
     mpag(){
       set data word width (32);
       add address range(0,512);
   };
   csl_memory_map mmap{
     mpag mpag;
     mmap(){
     set access rights enum(alu);
     set_type(hierarchical);
   }
   };
VERILOG CODE
   //
```

```
set_reserved_address_range(lower_bound,upper_bound);
DESCRIPTION:
```

Command can be called on both units and memory map.

Adds a reserved address range in a memory map page <a href="memory\_map\_page\_name">memory\_map\_page\_name</a>. The reserved address range is adds by lower\_bound and upper\_bound.

This command shows that a part of the initial address range is marked as reserved(and that add\_address\_range has to be called before add\_reserved\_address\_range).

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In a memory map page *mpage* is added a reserved address range.

#### FIGURE 2.5



#### CSL CODE

```
csl_memory_map_page mpage{
    mpage() {
        add_address_range(0,255);
        add_reserved_address_range(0,127);
        set_address_increment(2);
        }
    };
    csl_memory_map mmap{
        mpage mpage;
        mmap() {
        set_data_word_width(32);
        set_type(hierarchical);
    }
    };
VERILOG CODE
```

```
addresable_object.add_to_memory_map(symbol [,base_address]);
```

# **DESCRIPTION:**

Adds to a unit's memory map an addressable\_object which can be a fifo, register, register file, memory that are instantiated in a unit.

# [ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In this example it is added a register file named *rf* in a memory map page *mp*. The *symbol* for register file is "rf" and the *base\_address* is 64.

#### FIGURE 2.6



# CSL CODE

```
csl_register_file rf{
rf(){
   set_width(32);
   set_depth(128);
   }
};
csl_unit a {
   rf r1;
 };
csl memory map page mpage{
mpage(){
   add address range(0,511);
   set address increment(2);
   add(a.r1, "rf", 64);
     }
};
csl memory map mmap{
mpage mpage1;
mmap(){
 set type(hierarchical);}
};
```

7/9/08

```
addr_obj.add_to_memory_map();
```

memory that are instantiate in a unit.

**DESCRIPTION:**Adds to a memory map an addressable object  $addr \ obj$  which can be a fifo , register, register file,

[ CSL Memory Map Command Summary ]

# **EXAMPLE:**

We added in a memory map *mmap* a fifo named *f* which is instantiated in a unit *top*.

#### FIGURE 2.7



```
CSL CODE
   csl fifo f1{
     f1(){
     set width(8);
     set depth(8);
     add to memory map();
   };
   csl unit top{
     f1 f;
     top(){}
   };
   csl memory map mmap{
     mmap(){
   set_type(hierarchical);
   };
VERILOG CODE
   `define DEFAULT_GROUP_hwr 2
   `define DEFAULT GROUP test 3
   `define DEFAULT GROUP driver 4
   module f1 (push,
              pop,
              full,
              empty,
              data out,
```

30 7/9/08

31

```
data in,
        reset ,
        clock,
        valid);
parameter ADDR WIDTH = 3'd4;
parameter DATA WIDTH = 4'd8;
input push;
input pop;
input [7:0] data in;
input reset ;
input clock;
output reg full;
output reg empty;
output reg [7:0] data out;
output reg valid;
reg [ADDR WIDTH - 1:0] wr addr;
reg [ADDR WIDTH - 1:0] rd addr;
reg wr en;
reg rd en;
assign full = wr_addr + 1 == rd addr;
assign empty = wr addr == rd addr;
assign wr en = !full && push;
assign rd en = !empty && pop;
f1 fifo memory fifo memory instance(.clock(clock),
                                    .data in(data in),
                                    .data out(data out),
                                    .rd addr(rd addr),
                                    .rd en(rd en),
                                    .reset (reset ),
                                    .valid(valid),
                                    .wr addr(wr addr),
                                    .wr en(wr en));
always @( posedge clock or negedge reset ) begin
  if ( ~reset ) begin
   rd addr <= 1'd0;
  end
  else if (pop ) begin
     rd addr <= rd addr + 1'd1;
   end
```

7/9/08

Confidential Copyright © 2008 Fastnath Logic Inc. Copying in any form

end

```
always @( posedge clock or negedge reset ) begin
    if ( ~reset ) begin
     wr addr <= 1'd0;
   end
    else if ( push ) begin
       wr addr <= wr addr + 1'd1;
      end
  end
endmodule
module f1 fifo memory(clock,
                      reset ,
                      data in,
                      data out,
                      valid,
                      wr addr,
                      rd addr,
                      wr en,
                      rd en);
 parameter ADDR WIDTH = 3'd4;
  parameter DATA WIDTH = 4'd8;
  parameter NUM WORDS = (1'd1 << DATA WIDTH);
  input clock;
  input reset ;
  input [DATA WIDTH - 1:0] data in;
  input [ADDR WIDTH - 1:0] wr addr;
  input [ADDR WIDTH - 1:0] rd addr;
  input wr en;
  input rd en;
  output reg [DATA_WIDTH - 1:0] data_out;
  output reg valid;
  reg [DATA WIDTH - 1:0] internal memory[1'd0:NUM WORDS - 1'd1];
  always @( posedge clock or negedge reset_ ) begin
    if ( ~reset_ ) begin
     valid <= 1'd1;</pre>
    end
    else begin
```

32 7/9/08

# Fastpath Logic Inc.

# Chapter 2

```
valid <= rd_en;
data_out <= internal_memory[rd_addr];
if ( wr_en ) begin
    internal_memory[wr_addr] <= data_in;
end
end
end
end
end
end
enddule

module top();
f1 f();
endmodule</pre>
```

```
set_data_word_width(numeric_expression);
DESCRIPTION:
```

Command can be called on unit and memory\_map, however unit has priority (a warning will be issued if both are called). It has recursive efect when called on units.

Sets the width of the words in the memory map page. If the memory map page width is specified, it is not necessary to declare the width of each individual word. The elements that will be added to the memory map page must have the width less or equal with the word with of memory map page.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

Create a memory map page named mpage with the word width 32.

FIGURE 2.8 A memory map page with word width 32

```
word width
lo addr
          mpage
hi addr
CSL CODE
   csl_memory_map_page mpage {
     mpage(){
     set data word width (32);
   };
   csl memory map mmap{
     mpage mpage;
     mmap(){
      set data word width(32);
      set type(hierarchical);
VERILOG CODE
C++ CODE
   const int WORD WIDTH = 16;
```

# set\_alignment(numeric\_expression); DESCRIPTION:

Address alignment - addresses are byte, half-word (16-bit), word (32-bit), double-word (64-bit), quad-word (128-bit) aligned. The width of the memory elements in a particular memory element range.

**TABLE 2.6** Byte aligned

| Type        | Dimension |
|-------------|-----------|
| byte        | 8         |
| half word   | 16        |
| word        | 32        |
| double word | 64        |
| long word   | 128       |
| quad word   | 256       |

[ CSL Memory Map Command Summary ]

# **EXAMPLE:**

Create two memory map pages named *mpage\_0* and *mpage\_1* set alignment as byte.

FIGURE 2.9 A memory map with byte alignment

| byte | byte      |
|------|-----------|
| 1    | 0         |
| ı    |           |
|      |           |
|      |           |
|      |           |
|      |           |
|      |           |
|      |           |
|      | byte<br>1 |

# CSL CODE

```
csl_memory_map_page mpage_0{
   mpage_0() {
   add_address_range(0,63);
   set_address_increment(2);
   set_alignment(16);
   };
csl_memory_map mmap{
   mpage_0 mpage_0;
   mmap() {
   set_data_word_width(16);
   set_type(hierarchical);
}
};
```

7/9/08 35

VERILOG CODE

'define <MMN>\_ALIGN 16

```
set_endianess(endianess_type);
DESCRIPTION:
```

The endianess of the memory map can be specified with the **endianess** keword. The *endianess\_type* can be either little endian or big endian respectively.

**TABLE 2.7** Endianess Type

| Endianess     | Mnemonic      |
|---------------|---------------|
| Little Endian | little_endian |
| Big Endian    | big_endian    |

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

Create a memory map page named *mpage0* and set endianess to big\_endian.

#### FIGURE 2.10 Little Endian



memory\_map

# FIGURE 2.11 Big Endian



memory\_map

#### CSL CODE

```
csl_memory_map_page mpage0 {
   mpage0() {
   add_address_range(0,128);
   set_endianess(big_endian);
   }
};
csl_memory_map mmap {
   mpage0 mpage0;
   mmap() {
   set_data_word_width(32);
```

7/9/08

```
set_type(hierarchical);
};
```

```
set_symbol_max_length(numeric_expression);
DESCRIPTION:
```

Sets the maximum number of characters for each word (name) in the memory map name. The number of characters for each word can be less or equal with the maximum length.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

Create a memory map page with the name *mpage\_0* and set the maximum number of characters for the name of elements to 10.

CSL CODE

```
csl_memory_map_page mpage_0 {
    mpage_0() {
    add_address_range(0, 63);
    set_symbol_max_length(10);
    };
csl_memory_map mmap{
    mpage_0 mpage_0;
    mmap() {
    set_type(hierarchical);
    };
VERILOG CODE
    'define MEM_MAP_MAX_LENGTH 10;
```

7/9/08

```
csl_memory_map memory map name;
This command declares an object of type memory map, named memory map name.
                                           [ CSL Memory Map Command Summary ]
EXAMPLE:
Create a memory_map named mmap.
FIGURE 2.12 A memory map named mmap
  mmap
CSL CODE
   //AV
   //creates a memory map with the name mmap;
   csl memory map mmap{
      mmap(){
       set_type(hierarchical);
   }
   };
VERILOG CODE
   //AV
```

```
auto_gen_memory_map();
DESCRIPTION:
```

This command is used to generate automatic the memory map for the all memory elements and unit instances

[ CSL Memory Map Command Summary ]

# **EXAMPLE:**

Generates automatic a memory map for a memory map page named pg1.

# FIGURE 2.13



#### CSL CODE

VERILOG CODE

```
csl_memory_map_page pg1{
   pg1() {
   add_address_range(0, 511);
   };
csl_memory_map mmap{
   pg1 pg1;
   mmap() {
   auto_gen_memory_map();
   set_type(hierarchical);
   };
```

7/9/08 41

```
set_top_unit(unit_name);
DESCRIPTION:
```

This command is used to set the top unit that has instances of other units. This command is mandatory if there are multiple memory maps for each memory map; unit\_name parameter is not necessarily the top unit of the design hierarchy.

# [ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In this example we have three units named top1, top2 and top. The unit top has instances of the top1 and top2 units named t1 and t2. In a memory map named mmap is set the top unit using  $set\_top\_unit$  method.

#### FIGURE 2.14



# CSL CODE

VERILOG CODE

```
csl_unit top1{
  top1(){}
};
csl_unit top2{
  top2(){}
};
csl unit top{
  top1 t1;
  top2 t2;
  top(){}
};
csl memory map mmap{
  mmap(){
  set top unit(top);
  set type(hierarchical);
  }
};
```

```
object_name.add_to_memory_map([address],[group,access_right]);
DESCRIPTION:
```

This method will add one object called *object\_name* to the memory map. Optionaly can be set the address in the memory map where the object will be mapped and the access righit for this object. At least one parameter should exist.

**TABLE 2.8** Acces Rights

| ACCES RIGHTS      | Description |
|-------------------|-------------|
| access_none       | None        |
| access_read       | Read        |
| access_write      | Write       |
| access_read_write | Read/Write  |

[ CSL Memory Map Command Summary ]

# **EXAMPLE:**

Adds a *fifo* named *f1* to a memory map named *mmap*. Fifo will be added to the address 32 and with access write.

```
CSL CODE
   csl fifo f1{
     f1(){
     set width(32);
     set depth (128);
     add to memory map (32, SWR, access write);
   };
   csl memory map mmap{
     mmap(){
    set_type(hierarchical); }
VERILOG CODE
   `define DEFAULT GROUP user 0
   `define DEFAULT GROUP swr 1
   `define DEFAULT GROUP hwr 2
   `define DEFAULT GROUP test 3
   `define DEFAULT GROUP driver 4
   module f1 (push,
              pop,
              full,
              empty,
              data out,
              data in,
```

44 7/9/08

45

```
reset ,
         clock,
        valid);
parameter ADDR WIDTH = 4'd8;
parameter DATA WIDTH = 6'd32;
input push;
input pop;
input [31:0] data in;
input reset ;
input clock;
output reg full;
output reg empty;
output reg [31:0] data out;
output reg valid;
reg [ADDR WIDTH - 1:0] wr addr;
reg [ADDR WIDTH - 1:0] rd addr;
reg wr en;
reg rd en;
assign full = wr addr + 1 == rd addr;
assign empty = wr addr == rd addr;
assign wr en = !full && push;
assign rd en = !empty && pop;
f1 fifo memory fifo memory instance(.clock(clock),
                                     .data in(data in),
                                     .data out (data out),
                                     .rd addr(rd addr),
                                     .rd en(rd en),
                                     .reset (reset ),
                                     .valid(valid),
                                     .wr addr(wr addr),
                                     .wr en(wr en));
always @( posedge clock or negedge reset ) begin
  if ( ~reset ) begin
    rd addr <= 1'd0;
  end
  else
         if ( pop ) begin
      rd addr <= rd addr + 1'd1;
    end
end
always @( posedge clock or negedge reset_ ) begin
```

7/9/08

Confidential Convright @ 2008 Fastnath Logic Inc. Conving in an

```
if ( ~reset ) begin
     wr addr <= 1'd0;
    end
    else
           if ( push ) begin
       wr addr <= wr addr + 1'd1;
      end
  end
endmodule
module f1 fifo memory(clock,
                       reset_,
                       data in,
                       data out,
                      valid,
                      wr addr,
                      rd_addr,
                      wr en,
                      rd en);
 parameter ADDR WIDTH = 4'd8;
  parameter DATA WIDTH = 6'd32;
  parameter NUM WORDS = (1'd1 << DATA WIDTH);</pre>
  input clock;
  input reset ;
  input [DATA WIDTH - 1:0] data in;
  input [ADDR WIDTH - 1:0] wr addr;
  input [ADDR_WIDTH - 1:0] rd addr;
  input wr en;
  input rd en;
  output reg [DATA WIDTH - 1:0] data out;
  output reg valid;
  reg [DATA WIDTH - 1:0] internal memory[1'd0:NUM WORDS - 1'd1];
always @( posedge clock or negedge reset ) begin
    if ( ~reset ) begin
     valid <= 1'd1;</pre>
    end
    else begin
     valid <= rd en;</pre>
     data out <= internal memory[rd addr];</pre>
      if (wr en ) begin
        internal memory[wr_addr] <= data_in;</pre>
      end
```

46 7/9/08

end end **endmodule** 

7/9/08

```
set_type (memory_map_type);
DESCRIPTION:
```

Sets the type for a memory map. The memory map type can be one of the following:

#### **TABLE 2.9**

| Memory map types |
|------------------|
| flat             |
| hierarchical     |

[ CSL Memory Map Command Summary ]

# **EXAMPLE:**

In this example is set the type of a memory map *named* mmap wihch contains the instances of two memory map pages named *map0* and *map1*.

#### CSL CODE

```
csl memory map page mpage 0{
     mpage 0(){
     add address range (64,511);
     set address increment(2);
     }
   };
   csl memory map page mpage 1{
     mpage 1(){
     add address range(0,63);
     set address increment(1);
     }
   };
   csl memory map mmap{
     mpage 0 map0;
     mpage 1 map1;
     mmap(){
     set data word width(32);
     set type(hierarchical);
     }
   };
VERILOG CODE
```

```
unit_or_unit_inst.set_base_address(numeric_expression);
DESCRIPTION:
```

Sets the base address for either the top unit associated to the memory map or for a unit instance in the design hierarchy. If it sets the base address for the top unit, it should be called inside memory map scope like:

```
top_unit.set_base_address(base_address_numeric_expression)
```

If it sets the base address for a unit instance in the design hierarchy it should be called inside the scope of the instantiating unit like:

unit instance.set base address(base address numeric expression)

# **EXAMPLE:**

//

CSL CODE

//

VERILOG CODE

//

7/9/08 49

```
set_memory_map_prefix(string [, address_range]);
DESCRIPTION:
```

Can be called in both memory map and units. Optional parameter address\_range for partially prefixing/suffixing the mem\_map or unit.

Applies *string* as a prefix to all names in the memory map. Acts as a global prefix to the current scope.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In a memory map *mmap* which contains a memory map page *mpage* is set the prefix "*mem*". CSL CODE

```
csl_memory_map_page mpage{
    mpage() {
    add_address_range(0,1023);
    set_address_increment(1);
    };
csl_memory_map mmap{
    mpage mpage0;
    mmap() {
    set_data_word_width(32);
    set_prefix("mem");
    set_type(hierarchical);
    }
};
VERILOG CODE
    'define <MMN>_PREFIX name;
```

51

```
set_memory_map_suffix(string [, address_range]);
DESCRIPTION:
```

Can be called in both memory map and units. Optional parameter address\_range for partially prefixing/suffixing the mem\_map or unit.

Applies *string* as a sufix to all names in the memory map. Acts as a global sufix to the current scope.

[CSL Memory Map Command Summary]

#### **EXAMPLE:**

In a memory map *mmap* which contains a memory map page *mpage* is set the sufix "mem".

CSL CODE

```
csl_memory_map_page mpage{
    mpage() {
    add_address_range(0,1023);
    set_address_increment(1);
    }
};
csl_memory_map mmap{
    mpage mpage0;
    mmap() {
    set_data_word_width(32);
    set_sufix("mem");
    set_type(hierarchical);
    }
};
VERILOG CODE
    'define <MMN>_SUFIX name;
```

### 2.2.1 Generated Code

#### 2.2.1.1 Generated C++ Code !!turn this to H2

```
#ifndef __csl_I_<NAME>_VH_
#define csl I <NAME> VH
//
// DO NOT EDIT - automatically generated by <toolname>!
// -----
_____
//
// Copyright (c) <year>, <company name>
// All Rights Reserved.
//
// This is UNPUBLISHED PROPRIETARY SOURCE CODE of <company name>;
// the contents of this file may not be disclosed to third parties,
copied or
// duplicated in any form, in whole or in part, without the prior writ-
// permission of <company name>.
//
// RESTRICTED RIGHTS LEGEND:
// Use, duplication or disclosure by the Government is subject to
restrictions
// as set forth in subdivision (c)(1)(ii) of the Rights in Technical
// and Computer Software clause at DFARS 252.227-7013, and/or in simi-
lar or
// successor clauses in the FAR, DOD or NASA FAR Supplement. Unpub-
// rights reserved under the Copyright Laws of the United States.
//
// generated C++ section
// generated from toolname : <toolname>
// path to tool:
                        : <path>
// tool version:
                        : <version>
// time stamp for tool: : <tool time stamp>
```

```
// generated from filename : <filename>
// source filename: : <filename>
// source file timestamp: : <source file time stamp>
// generated file timestamp: <current file time stamp>
// Register register name
// value to reset the entire register to
// the following two fields can be defined using the field reset and
set values.
#define register name REGISTER RESET VAL 0x<reset value>
#define register name REGISTER SET VAL
                                          0x<set value>
// the shift value is equal to the LSB bit position of the field
#define register name field name SHIFT AMOUNT <shift value>
#define register name field name MASK
                                            <mask>
// use the following define to set the value of the field
#define register name field name SET SHIFT AND MASK <mask> << <shift>
// use the following define to get the value of the field
#define register name field name GET SHIFT AND MASK <mask> >> <shift>
#define register name field name BITRANGE
<msb bit position>:<lsb bit position>
#define register name field name INIT VAL 0x<field init value>
#define register name field name SET VAL 0x<field set value>
#define memory map name END ADDRESS
                                        <address>
```

# 2.2.1.2 Generated Verilog Code

```
#ifndef __csl_I_<NAME>_VH_
#define __csl_I_<NAME>_VH_

//
// Generated by <toolname>
// DO NOT MODIFY
```

```
// -----
//
// Copyright (c) <year>, <company name>
// All Rights Reserved.
//
// This is UNPUBLISHED PROPRIETARY SOURCE CODE of <company name>;
// the contents of this file may not be disclosed to third parties,
// duplicated in any form, in whole or in part, without the prior writ-
ten
// permission of <company name>.
// RESTRICTED RIGHTS LEGEND:
// Use, duplication or disclosure by the Government is subject to
// as set forth in subdivision (c)(1)(ii) of the Rights in Technical
Data
// and Computer Software clause at DFARS 252.227-7013, and/or in simi-
// successor clauses in the FAR, DOD or NASA FAR Supplement. Unpub-
lished -
// rights reserved under the Copyright Laws of the United States.
// Generated verilog section
// generated from toolname : <toolname>
// path to tool:
                          <path>
// tool version:
                          <version>
// time stamp for tool: <tool time stamp>
// generated from filename: <filename>
// source filename:
                           <filename>
// source file timestamp: <source file time stamp>
// generated file timestamp: <current file time stamp>
#define <name> WIDTH16
#define <name> RANGE15:0
#define <name> ADDR0
// Register <reg name>
```

55

```
#define <reg name> WIDTH8
#define <reg name> RANGE7:0
#define <reg name> 32'h0
#define <reg name> RESET NUM8'bxxxxxxxx
#define <reg name> INIT NUM8'h0
//fields belonging to the above register
// there are n fields which in total width can equal but not exceed the
width of the above //register definition
#define <reg name> field name WIDTH<field width>
#define <reg name> field name RANGE<field range>
#define <reg name> field name RW<r=2, rw=3> // 10 and 11
#define <reg name> field name NUM <field width>'h<value> // devulat
//<value> is 0
Example:
// Register register name
#define register name ADDRESS 32'h<address>
#define register name RESET VALUE 2'b<value>
#define register name SET VALUE 3'h<value>
#define register name BITRANGE [<msb bit position>:<lsb bit position>]
#define register name REGISTER WIDTH <width>
#define register name field name BITRANGE
#define register name field name field WIDTH 1
#define register name field name ATTR
#define register name field name DEFAULT 1'h0
#define BASE ADDRESS <module name>
                                               <address>
class register name : public register {
  register name ADDRESS 32'h<address>
  register name RESET VALUE 2'b<value>
  register name SET VALUE 3'h<value>
  register name BITRANGE [<msb bit position>:<lsb bit position>]
 field name register name REGISTER WIDTH <width>
  register name field name BITRANGE
  register name field name field WIDTH 1
  register name field name ATTR
```

```
register_name_field_name_DEFAULT 1'h0
BASE_ADDRESS_<module_name> <address>
}
#endif __csl_I_<NAME>_VH_
```

### 2.2.2 Generated code

#### 2.2.2.1 Generated C++ Code

```
#ifndef csl 1 <NAME> VH
#define csl 1 <NAME> VH
// DO NOT EDIT =automatically generated by <toolname>!
//
// -----
//
// All Rights Reserved
//This is UNPUBLISHED PROPRIETARY SOURCE CODE of <company name>;
//the contents of this file may not be disclosed to third parties, cop-
ied or duplicated in any form, in whole or in part, without the prior
written permission of <company name>
//
//RESTRICTED RIGHTS LEGEND:
// Use, dulpication or disclosure by the Government is subject to
restrictions as se
//forth in subdivision (c)(1)(ii) of the Rights in Technical Data and
Computer Soft
//ware clause at DFARS 252.227-7013, and/or in similar or succesor
clauses in the
//FAR, DOD or NASA FAR Supplement. Unpublished rights reserved under
//Copyright Laws of the United States
//
#Generated C++ section
#toolname: <toolname>
#path to tool: <path>
```

```
#tool version: <version>
#time stamp for tool: <tool time stamp>
#generated from filename: <filename>
##file timestamp <source file timestamp>
#generated timestamp <current file time stamp>
//Register STATUS 0
#define STATUS 0
#define STATUS 0 RESET NUM 0x0
#define STATUS 0 BSY SHIFT 7
#define STATUS 0 BSY FIELD (0x1<<STATUS 0 BSY SHIFT)
#define STATUS 0 BSY RANGE 7:7
#define STATUS 0 BSY DEFAULT 0x0
#define STATUS 0 DRDY SHIFT 6
#define STATUS 0 DRDY FIELD (0x1<<STATUS 0 DRDY SHIFT)
#define STATUS 0 DRDY RANGE 6:6
#define STATUS 0 DRDY DEFAULT 0x0
#define STATUS 0 DRQ SHIFT 3
#define STATUS 0 DRQ FIELD (0x1<<STATUS 0 DRQ SHIFT)
#define STATUS 0 DRQ RANGE 3:3
#define STATUS 0 DRQ DEFAULT 0x0
#define STATUS 0 ERR SHIFT 0
#define STATUS 0 ERR FIELD (0x1<<STATUS 0 ERR SHIFT)
#define STATUS 0 ERR RANGE 0:0
#define STATUS 0 ERR DEFAULT 0x0
#define CEATAO LAST REG STATUS 0//0x000d
```

# 2.2.2.2 Generated Verilog Code

7/9/08 57

```
//RESTRICTED RIGHTS LEGEND:
   // Use, dulpication or disclosure by the Government is subject to
   restrictions as se
   //forth in subdivision (c)(1)(ii) of the Rights in Technical Data and
   Computer Soft
   //ware clause at DFARS 252.227-7013, and/or in similar or succesor
   clauses in the
   //FAR, DOD or NASA FAR Supplement. Unpublished rights reserved under
   //Copyright Laws of the United States
   #Generated verilog section
   #toolname : <toolname>
   #path to tool <path>
   #tool version : <version>
   #time stamp for tool: <tool time stamp>
   #generated from filename : <filename>
   #file timestamp <source file time stamp>
   #generated timestamp <current file time stamp>
   #define <name> WIDTH16
   #define <name> RANGE 15:0
   #define <name> ADDR0
   //register <reg name> 0
   #define <reg name> 0 WIDTH8
   #define <reg name> 0 RANGE 7:0
   #define <reg name> 0 32'h0
   #define <reg name> 0 RESET NUM8'bxxxxxxxxx
   #define <reg name> 0 INIT NUM8'h0
   //fields belonging to the above register
   //there are n fields which in total can equal ubt not exceeded the
   width of the above register definition
   #define <reg name> 0 field name WIDTH<field width>
   #define <reg name> 0 field name RANGE<field range>
   #define <reg name> 0 field name RW<r=2,rw=3>//10 and 11
   #define <reg name> 0 field name NUM <field width>'h <value>//devulat
   for <value>
Example:
   //register register name 0
   #define register name 032'h5
   #define register name 0 RESET NUM2'bxx
   #define register name 0 INIT NUM3'h0
```

```
#define register_name_0_RANGE2:1
#define register_name_0_WIDTH2
#define register_name_0_field_name_RANGE2
#define register_name_0_field_name_WIDTH1
#define register_name_0_field_name_RW3
#define register_name_0_field_name_DEFAULT'h0
#define register_name_0_field_name_RANGE1
#define register_name_0_field_name_WIDTH1
#define register_name_0_field_name_RW3
#define register_name_0_field_name_DEFAULT1'h0
#deine BASE_ADDRESS_MODULE32'h00000000
#endif_csl_I_
```

# **NOTE:**<Move this to commands examples>

#### **FIGURE 2.15**



```
csl_memory_map mmn;
csl_unit p[0-7];
p[0-7].set_range(mmn, 0, 29);
set_address(mmn, \1.getadde_size()*\2);
• \1=p[0-7]
• \2=[0-7]
default address= lastobject.baseaddress()+lastobject.addr_size()+mmn.inc_amounts
p[0-7].add_to_memory_map(mmn);
user next address which is equal to mmn.inc amounts
```

FIGURE 2.16 Individual processors memory spaces and the combined memory map shrink figure





each processor address space starts at an offset

</Move this to commands examples>

<ADD>

move this ADD to sw components

Consumer Electronic Chips

# FIGURE 2.17



#### **FIGURE 2.18**



</ADD>

<ADD>

Code generation - move to code gen doc !also move the generated code abvoe

<memory\_map\_class\_name>::enum<register\_name>\_<field\_name\_in\_register>\_<enum
\_name\_in\_field>

All letters are capitilized except the enum.

Register output abreviations

```
mme = memory map element
```

```
fld = field in a register
enum = enumerated type value for a given field
```

```
C/C++ classes will be generated with a prefix letter "C". C/C++ enumerated types will be generated with a prefix letter "c" (i.e. enum cenum<enumerated type name> \{...\}).
```

Verilog code will be generated with a prefix letter "v"

Verilog defines which are equivalent to the C/C++ enumerated will be generated with a prefix letter "cv" (i.e. `define venum<enumerated type name> <value>).

enumerated types should have an illegal field which can be returned from C/C++ switch default cass and from Verilog cas statement default cases. The illegal field can be "caught" by the "downstream" logic and can flag problems with switch and case statement selector inputs. </ADD>

# Virtual Memory

SW address map is global. HW address map is local. Upper bits are the page ID. Upper bits map to a unit ID.

**TABLE 2.10** Virtual memory table

| upper bits | global | local |
|------------|--------|-------|
| 0          | m      | 0     |
| 0          | n      | (n-m) |
| 1          | p      | 0     |
| 1          | q      | (q-p) |
| 2          | b      | 0     |
| 2          | c      | (c-b) |
| 3          | d      | 0     |
| 3          | e      | e-d   |

**FIGURE 2.19** 



#### **TABLE 2.11**

|      | global                                                                                           | local          |
|------|--------------------------------------------------------------------------------------------------|----------------|
| flat | x,y                                                                                              | x, y           |
|      | psa+m, psa+n<br>address                                                                          | m, n           |
| hier | x, y                                                                                             | x, y           |
| v m  | sa=(pno< <amount)<br>ea=(pno&lt;<amount)< td=""><td>1.x<br/>1.y x,y</td></amount)<></amount)<br> | 1.x<br>1.y x,y |

| VM base           | VMPN in Addr             |  |
|-------------------|--------------------------|--|
| 000000            | 0000000 = (0<<20)   0    |  |
| 100000            | 0100000 = (1<<20)   0000 |  |
| 200000            | 0200000 = (2<<20)   0000 |  |
| 20 bits<br>global | 28 bit<br>global         |  |

# <ADDED\_2007.05.12>

Different methods used for programming chip registers

Chips contain registers which need to be configured with values

The register values also need to be read out to a different unit ont he chip or outside of the chip.

CSL provides a way to write a set of registers on a chip using one or 4 different

physical bus/network topologies. The

All buses contain essentially the same set of commands.

addr (address)

data

v (valid)

cmd (command)

All buses/networks are connected to the controller and all leaf level units.

In the caes of the tree network there may be intermediate nodes which are used to

gather information from a cluster of units and for timing reasons.

- 1. In band SOC bus
- 2a. Out of band network tree
- 2b. Out of band network Ring
- 3. In band pipeline

#### 1. In band SOC bus

Each bus master waits for a slot on the bus and then sends a bus command to

another unit on the bus. All units "listen" to the bus for bus commands addressed to the unit.

2a. Out of band network tree

The Out of band network tree has both a send and a receive network The send network contains the following of signals:

addr - data

data - address

v - valid

cmd - command

The send network is used to send data and commands to the leaf level units.

```
The leaf level units execute the commands and if requested send a reply
reply tree to the controller.
The controller broadcasts messages to all units which match the uid in
the message and then
execute the command.
2b. Out of band network Ring
The Out of band network ring connects all units in a ring topology.
The ring contains the following of signals:
addr - data
data - address
v - valid
cmd - command
3. In band pipeline
Each pipestage can contain one or more registers which can be read/
written via packets sent down the
command pipeline. The command pipelne packets contain the following
signals.
addr - data
data - address
v - valid
cmd - command
When the address in the pipestage address signal matches an address in
the pipestage and the valid is
'1' then the command is exectued and a register is either read or writ-
ten.
______
========
// note that in the memory map b elow we do not set the data word width
or the address word
width. The clsc will determine the address word width based on the
address range (start and end
addresses) for the memory map.
csl memory map mem map {
 csl_memory_map_page unit_a;
 mem map () {
```

7/9/08 65

```
set type (VM WITH ADDRESS);
    unit a.set range(0, 65767);
  }
}
csl enum bus cmd {
  BUS CMD RD,
  BUS CMD WR,
  BUS CMD PING,
  BUS CMD NOP
};
// create a bus with signal names that match the pin names on the reg-
isters that the bus
// is logically connected to. There are intermediate units whiuch the
bus is connected to
// for timing and distribution reasons. The units that the bus is con-
nected to have a bus
// interface unit (BIU) that the bus is connected to. The BIU detects
commands that are
// intended for the unit and converts the commands into local control,
address, and data
//
//
//
//
csl interface reply bus {
  csl port data(input, 32),
           addr(input, mem map.get address word width()), // 9 bits
since log2(512) = 9
           v (input );
};
csl interface cmd bus : reply bus {
  csl port cmd(input,2);
  ifc(){
    cmd.add enum(bus cmd);
  }
};
```

```
csl unit controller {
  cmd bus bus out;
  reply bus bus in;
  controller() {
   bus out.reverse();
 }
};
csl register group unit a rg {
 csl_register r[[0-31]](32); // create 32 32-bit registers
 unit a rg() {
 }
};
csl unit a{
  cmd bus bus in;
  reply bus bus out;
 unit a rg unit a rg0;
  int unit_a_mem_map_base_addr;
  a() {
    unit a mem map base addr = 2048;
   bus out.reverse();
   mem map.unit a.add(unit a rg0, "unit regs",
unit a mem map base addr);
    unit a rg0.use biu to write();
// unit a rg0 has the same interface as bus in so they can be connected
// each register has a set of pins that match the signal names and
directions
// in the bus.
// however the bus in and the bus out are not directly connected to the
registers
// instead intermediate logic is created to write the registers.
// The cslc detects that each register in the register group unit a rg0
are in the memory
```

7/9/08 67

```
// map. Since all registers in the memmory map they need to be con-
   nected to the the unit a
   // BIU (bus interface unit ) which listens to the bus as described
   above and generates the
   // write enable (wr en) signals for each individual register.
   // The interface bus out is no directly connected to the register out-
   puts. Instead the register
   // outputs are connected to a mux and the bus in addr selects the reg-
   ister to send back to the
   // controller which sent the read command to unit a.
   // If not all registers are in the memory map generate a compiler
   error.
       unit a rg0.connect(bus in);
       bus in.connect(unit a rg0);
       csl signal a en =
       reg 0.d = data;
       mem map.set unit address signal(a,addr);
     }
   };
   csl unit top{
     a a0;
     controller cntl0;
     top(){
       a0.set instance id(3);
     }
   };
OLD CSL CODE
   csl memory map mem map;
   csl enum bus cmd {
     BUS CMD RD,
     BUS CMD WR,
```

69

```
BUS CMD PING,
 BUS CMD NOP
};
csl interface reply bus {
 csl port data(input, 32),
           addr(input,5),
          v(input) ;
};
csl_interface cmd_bus : reply_bus {
 csl port cmd(input,2);
 ifc(){
   cmd.add enum(bus cmd);
 }
};
csl unit controller {
 cmd_bus bus_out;
 reply bus bus in;
 controller(){
   bus out.reverse();
 }
};
csl unit a{
 cmd bus bus in;
 reply bus bus out;
 csl register reg 0(32);
 a(){
  bus_out.reverse();
  reg 0.
  csl signal a en =
  reg 0.d = data;
 }
mem_map.add_logic(object_wr_en, address)
mem map.add object(a.reg 0)
mem map.set unit address signal(a,addr);
```

```
csl unit top{
    a a0;
    top(){
      a0.set instance id();
    }
   };
VERILOG CODE
   `define BUS CMD RD 0
   `define BUS CMD WR 1
   `define BUS CMD PING
   `define BUS CMD NOP 3
   `define UID 3 //unit id
   `define REG 0 ADDR 128 //reg 0 address
   module a (bus in data,
          bus in addr,
           bus in cmd ,
           clk,
           bus out data,
           bus out v
            );
    input [31:0] bus in data;
    input [9:0] bus in addr;
    input [1:0] bus in cmd;
    input clk;
    output bus_out_v;
    reg bus out v;
    output [31:0] bus out data;
    reg [31:0] bus out data;
    //local signals
    reg [31:0] reg 0;
    wire bus_cmd_rd = (`BUS_CMD_RD == bus_in_cmd) ;
    wire bus cmd wr = (`BUS CMD WR == bus in cmd) ;
    wire bus cmd ping = (`BUS CMD PING == bus in cmd);
    wire bus cmd nop = (`BUS CMD NOP == bus in cmd);
```

```
wire unit a en = bus in addr[9:8] == `UID;
 wire unit a wr en = unit a en && bus cmd wr;
 wire unit a rd en = unit a en && bus cmd rd;
 wire unit a ping en= unit a en && bus cmd ping;
wire reg 0 addr en = bus in addr[7:0] == `REG 0 ADDR;
wire reg 0 wr en = unit a wr en && reg 0 addr en;
 always @(posedge clk) begin
  if(reg 0 wr en) begin
    reg 0 <= bus in data;
  end
 end
always @(posedge clk) begin
   bus out v <= unit a rd en & unit a ping en;
end
always @(posedge clk) begin
   if (unit a rd en) begin
 case (bus in addr)
 `REG 0 ADDR: bus out data <= reg 0;
 endcase
 end
 else if (unit a ping en) begin
     bus out data = `UID;
 end
end
endmodule
```

FIGURE 2.20 Bus Interface Unit Command Decoder



</ADDED\_2007.05.12>

<ADDED ON 2007.05.16>

# NOTE: UPDATE COMMAND SUMMARY ACCORDING TO THIS

Note: There should be 8 examples from :

### **TABLE 2.12**

| Type                                 | User defined<br>mem map | automatic<br>mem map |
|--------------------------------------|-------------------------|----------------------|
| hierarchical                         | X                       | X                    |
| virtual with page number and address | X                       | X                    |
| virtual with base address            | X                       | X                    |

# User defined example:

```
csl unit processor {
  . . .
};
csl unit cluster {
 processor p[[0-7]];
};
csl unit chip {
 cluster c[[0-7]];
};
csl memory map page mproc {
 mproc(){
    set unit (processor);
 }
};
csl memory map page mcluster {
 mproc mp[[0-7]](p[[0-7]]); //user specified
 mcluster(){
   set unit(cluster);
} ;
csl memory map page mchip {
 mcluster mc[0-7]](c[[0-7]]); //user specified
 mchip(){
    set unit(chip);
 }
};
csl memory map mmap {
 mchip mchip;
 mmap(){
  set type(hierarchical);
}
```

# Automatic example:

```
csl unit processor {
  . . .
} ;
csl unit cluster {
processor p[[0-7]];
};
csl_unit chip {
cluster c[[0-7]];
};
csl_memory_map_page mproc {
 mproc(){
    set unit (processor);
 }
};
csl memory map mmap {
  mmap(){
 set_top_unit(chip);
 set type(hierarchical);
 use instance decl order();
  }
}
//This generates the same code as the user defined version above
```

# **EXAMPLE:**

### P1M





```
csl_register sr;
csl_register ir;

csl_memory im(16,128);
csl_memory dm(16,256);

csl_unit p{
  im im();
  dm dm();

  sr sr();
  ir ir();
  p() {
    sr.add_to_mem_map();
    ir.add_to_mem_map(5);
    dm.add_to_mem_map(128);
    // insert at address 5
```

78

```
im.add to mem map(512);  // insert at address 512
 }
csl memory page mp{
 mp(){
   set unit(p);
  }
csl memory map mm{
 mp mp;
 mm(){
   set top unit(chip);
   set_type(hierarchical);
   autogen mem map;
 }
}
csl unit cl{
 p p[[0-7]];
csl unit chip{
 cl cl[[0-7]];
 chip(){
```

# Generated header file:

```
#define sr 0x000
#define ir 0x005
#define mp_start_addr 0x000
#define mp_end_addr 0x3FF
#define dm_start_addr 0x080
#define dm_end_addr 0x0FF
#define im_start_addr 0x200
#define im_end_addr 0x2FF
```

When generating the memory map acces rights and visibility will be specified as parameters to generate only those defines that correspond to that specific options.

The adaptor needs to know how to connect the pins objects in the memory map to the network which will read/write the objects in the memory map.

Flat memory will need - data, address, command (W/R) and valid.

All units will listen to the address bus and they will need an address range checker (optional).

For hierarchical memory maps there will be a tree of enable signals to select the unit . ex: chip enable + cluster enable + processor enable

Virtual with unit ID and address

The upper bits of the address bus will be used to identify the unit (unit ID), the lower bits will be used to address local memory in the selected unit.

Virtual memory with base address?