# **CHAPTER 1 CSL Register**

All rights reserved
Copyright ©2008 Fastpath Logic, Inc.
Copying in any form without the expressed written
permission of Fastpath Logic, Inc is prohibited

## TABLE 1.1 Chapter Outline

- 1.1 CSL Register Syntax and Command Summary
- 1.2 CSL Register Commands

## 1.1 CSL Register Syntax and Command Summary

### 1.1.1 CSL Register class

Registers are state elements that can perform various tasks (store data, increment values, shifting, etc.). CSL includes a set of built-in register classes that ease designs which use this type of state element. Support is included for counter and D type registers. This class allows full configuration of the RTL register code.

### 1.1.2 CSL Register class declaration

A CSL Register can only be declared in the global scope just like any other CSL class. The CSL Register class is declared as in the below example:

```
csl register register name {
  //no objects may be instantiated in a CSL register
  register_name(){
    (register methods calls) +
  }
};
```

Note for example above: bold text represents language reserved syntax, italics are user defined variables, green commented text details language notes and blue text is a short BNF representation of CSL commands/declarations.

In the register class' scope there aren't any objects to be specifically declared or instantiated as shown in Table 1.2 chapter s

TABLE 1.2 Rules for instantiating objects in the register's scope

| CSL class           | Is instantiated in CSL Vector scope |
|---------------------|-------------------------------------|
| CSL Unit            |                                     |
| CSL Testbench       |                                     |
| CSL Vector          |                                     |
| CSL State Data      | (*                                  |
| CSL Register        | 79                                  |
| CSL Register File   | ž.                                  |
| CSL Fifo            |                                     |
| CSL Memory Map      |                                     |
| CSL Memory Map Page | £ <del>5</del>                      |
| CSL Isa Element     | -                                   |

2 3/11/08

TABLE 1.2 Rules for instantiating objects in the register's scope

| CSL class     | Is instantiated in CSL Vector scope |
|---------------|-------------------------------------|
| CSL Isa Field | -                                   |
| CSL Field     | -                                   |

### 1.1.3 CSL Register mandatory commands

Registers are differentiated according to their type. Mandatory commands have to be called before optional commands. Setting the type and the width for a register is mandatory as shown below:

```
set_type(type);
set_width(numeric_expression);
```

### 1.1.4 CSL Register common commands

The following set of commands can be called on registers regardless of their type.

#### CSL Register common commands

```
set_attributes(attribute);
add_logic(neg_output);
add_logic(set[,set_value]);
add_logic(reset[,reset_value]);
```

hat list sthe add log!

## 1.1.5 CSL Register specific commands

Once a type is set for a register certain commands apply only to that specific register type. These commands are used to customize the final register according to the user's needs. Note that D type register does not have any specific commands.

#### 1.1.5.1 Counter Register specific commands

The following commands apply only to the counter register. These optional commands preve to be useful when customizing the features of the generated RTL counter register.

#### CSL Counter Register specific commands

```
add_logic(count_amount,numeric_expression);
add_logic(start_value,numeric_expression);
```

3/11/08

3

## CSL Counter Register specific commands

add\_logic(load);

1

add\_logic(end\_value, numeric\_expression);

### CSL Counter register mandatory commands

add\_logic(count\_direction, up|down);

## 1.1.6 CSL Register usage and rules

CSL Registers are declared in the global scope and can be used in designs by being instantiated in

CSL Register can be instantiated in Table 1.4:

TABLE 1.3 CSL Register declaration rules

| CSL class           | Instantiates CSL Register |
|---------------------|---------------------------|
| global scope        | YES                       |
| CSL Unit            | -                         |
| CSL Testbench       | -                         |
| CSL Vector          | -                         |
| CSL State Data      | 3=                        |
| CSL Register        | 12                        |
| CSL Register File   | -                         |
| CSL Fifo            |                           |
| CSL Memory Map      | -                         |
| CSL Memory Map Page | -                         |
| CSL Isa Element     | 7=                        |
| CSL Isa Field       |                           |
| CSL Field           | 12                        |

CSL Register can be instantiated in Table 1.4:

TABLE 1.4 CSL Register instantiation rules

| CSL class      | Instantiates CSL Register |  |
|----------------|---------------------------|--|
| CSL Unit       | YES                       |  |
| CSL Testbench  | YES                       |  |
| CSL Vector     | -                         |  |
| CSL State Data | ) <b>-</b>                |  |

4 3/11/08
Confidential Copyright © 2008 Fastpath Logic Inc. Copying in any form

## Chapter 1

TABLE 1.4 CSL Register instantiation rules

| @grapsa             | Instantiates CSURegister |
|---------------------|--------------------------|
| CSL Register        |                          |
| CSL Register File   | •                        |
| CSL Fifo            | -                        |
| CSL Memory Map      | •                        |
| CSL Memory Map Page | •                        |
| CSL Isa Element     | -                        |
| CSL Isa Field       | -                        |
| CSL Field           | -                        |

//The following commands are not needed: reason: redundant - see above
add\_logic(reset);
add\_logic(set);

3/11/08

5

# 1.2 CSL Register Commands

1.2.1 Registers

- interrupt

Chapter 1

cs/\_vegister::set\_type(type);
DESCRIPTION:

Sets the type of the register. Supported types include counter or register. Counter infers a user configurable counter register while register type infers a D type register. Register types are mutually exclusive. Only one type may be set for a register. Register counter needs a count signal and a direction control signal.

TABLE 1.5 Register types

| type     | Results in       |
|----------|------------------|
| counter  | counter register |
| register | D type register  |

#### **EXAMPLE:**

The counter has a count signal. The counter defaults to a start value of 1, and up direction counter. An optional down or up/down direction(s)s may be set.

NOTE: it is illegal to use counter add logic options without setting the register type to counter.

#### CSL CODE

```
csl_register r4{
     r4(){
       set width(6);
       set_type(counter);
       add logic (count direction, up);
   };
VERILOG CODE
   module r4 (reset ,
             enable,
             clock,
             reg out);
   parameter MIN VALUE={6{0}};
   input reset_;
   input enable;
   input clock;
   output [5:0] reg out;
   reg [5:0] st reg;
   assign reg out = st reg;
   always @ ( posedge clock or negedge reset ) begin
       if ( ~reset ) begin
         st reg <= MIN VALUE;
       end
       else if ( enable ) begin
            st reg <= st reg+1;
```

3/11/08

# CSL Reference Manual csl\_register.fm

end

end

endmodule

```
c4 vegictor set_width (numeric_expression);
               DESCRIPTION:
               Sets the width (in bits) of the register.
               EXAMPLE:
               In this example the type of register is set as register and the width is set 16 (bits).
               CSL CODE
                  csl register r1{
                    r1(){
                       set type (register);
                       set width(16);
                     }
                   };
               VERILOG CODE
                  module r1(reset_,
                             enable,
                             clock,
                             reg out,
                             reg_in);
                     input reset ;
                     input enable;
                     input clock;
                     input [15:0] reg in;
                     output [15:0] reg out;
                     reg [15:0] st_reg;
                     assign reg out = st reg;
                     always @ ( posedge clock or negedge reset ) begin
                       if ( ~reset_ ) begin
                         st_reg <= 0;
                       end
                       else if ( enable ) begin
                           st_reg <= reg in;
                         end
                     end
```

endmodule

1.2.1.1 Register attribute

> do we allow veg to be MMP's outside of the MMP instance Acel register's are instantiated in with, waits are a 450 crated w ( with)

Chapter 1

Fastpath Logic Inc.

set attributes (attribute) ;

DESCRIPTION:

Apply access attributes to the memory map page using predefined attribute bits. object\_name is any state element type which can be part of the memory map page (eg cells, register, table, register file, SRAM). Sets the attribute for the reg\_object\_name register. If the attribute is not set, the default value is read(rd). The memory attributes can be only one at a time like parameter (rd or wr or sh or rd\_wr). Memory attributes control the access to a memory mapped structure and can be specified according to Table 1.6.

TABLE 1.6 CSL memory map element attribute bits

| Attribute | Description         |  |
|-----------|---------------------|--|
| rd        | read only register  |  |
| wr        | write only register |  |
| sh        | shadow register     |  |
| rd_wr     | read/write register |  |

[ CSL Register Syntax and Command Summary ]

#### EXAMPLE :

Create a memory map with a register file inside.

FIGURE 1.1 A memory map page with a register file element

3 addresses

of addresses 256 0 regf 287 31 300

CSL CODE

```
csl register regA{
  regA(){
    set type (register);
    set_width(32);
    set attributes (rd);
};
csl memory map page mpage{
   regA regA;
   mpage(){
```

3/11/08

Confidential Copyright @ 2008 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc. is prohibited 11

```
Fastpath Logic Inc.
```

```
csl Reference Manual csl_register.fm Fast;

add_address_range(0,300);
};

VERILOG CODE
'define <MMN>_OBJ_NAME_ATTRIBUTES attribute_list;
```

1.2.1.2 Register pins

cafregister:

```
add logic (neg output);
   port: output - neg output
```

#### **DESCRIPTION:**

Automatical create the parallel negative output port with the name neg\_output for the reg\_object\_ name register. The output port is n-bit width (user defined).

[ CSL Register Syntax and

## Command Summary ]

#### **EXAMPLE:**

#### FIGURE 1.2

```
reg_in D
                 reg_out
reset
enable
         reg1
                 reg_out_
 clock
```

#### CSL CODE

```
csl_register reg1{
  reg1(){
    set_type(register);
    set width(4);
    add logic (neg output);
};
```

#### VERILOG CODE

```
module regl(reset ,
            enable,
            clock,
            reg_out,
            reg in,
            reg out );
  input reset ;
  input enable;
  input clock;
  input [3:0] reg in;
  output [3:0] reg out;
  output [3:0] reg out ;
  reg [3:0] st reg;
  assign
          reg_out = st_reg;
```

assign reg out = ~st reg;

if ( ~reset\_ ) begin

always @ ( posedge clock or negedge reset )

14

3/11/08

```
add_logic(set[,set_value]);
   DESCRIPTION: Add symphones Et logic to
After a set operation the memory element is set to this value. Default is one.
                                                           [ CSL Register Syntax and
   Command Summary ]
   EXAMPLE:
   Create a register named reg1 that will have an synchronous set pin.
   FIGURE 1.3 A register with synchronous set signal
            reset_ set
    enable
     clock
   CSL CODE
       csl_register reg1{
         reg1(){
            set_type(register);
            set width(8);
            add_logic(set/3);
       };
   VERILOG CODE
       module regl(reset_,
                     enable,
                     clock,
                     reg out,
                     reg_in,
                     set):
          input reset ;
          input enable;
          input clock;
          input [7:0] reg_in;
          input set;
          output [7:0] reg_out;
          reg [7:0] st_reg;
          assign reg out = st_reg;
          always @( posedge clock or negedge reset_ ) begin
            if ( ~reset_ ) begin
st_reg <= 0;
```

16

3/11/08

Chapter 1

1.2.1.3 Values

I

15

Chapter 1

```
end
else if ( set ) begin
    st_reg <= 3;
end
else if ( enable ) begin
    st_reg <= reg_in;
end
end
end</pre>
```

```
cs/register : add_logic(reset[, reset_value]);
DESCRIPTION:
                  DESCRIPTION: add veset logic to veset val
                  After a reset operation the memory element is set to this value. Default is zero.
                                                        [ CSL Register Syntax and Command Summary ]
                   EXAMPLE:
                   Create a register named reg1 that will have an asynchronous reset pin.
                  FIGURE 1.4 A register with asynchronous reset signal
                          enable reset
                   clock
                   CSL CODE
                      csl_register regl{
                        reg1(){
                          set_type(register);
                          set width(8);
                          add logic (reset, 0);
                      };
                  VERILOG CODE
                      module regl(reset_,
                                   enable,
                                   clock,
                                   reg out,
                                   reg in);
                        input reset ;
                        input enable;
                        input clock;
                        input [7:0] reg_in;
                        output [7:0] reg_out;
                        reg [7:0] st reg;
                        assign reg_out = st_reg;
                        always @( posedge clock or negedge reset_ ) begin
                          if ( ~reset_ ) begin
                            st_reg <= 0+ {8 {1 60 }}
```

18

else if ( enable ) begin

3/11/08

Chapter 1

st\_reg <= reg\_in;
end
end
endmodule</pre>

1.2.1.4 Register types

1.2.1.4.1 Counter register

```
cs _ register :: add_logic(count_amount, numeric_expression);
                      DESCRIPTION: create a counter
                      Set the value to increment/decrement the counters.
                                                                              [ CSL Register Syntax and
                      Command Summary 1
                      EXAMPLE:
                     Create a counter that will count down to zero from an initial value. The decrementation value is 2.
                     FIGURE 1.5
                        cnt_reg
                                         reg out
                                                                   155 ne a warring for

if the courter

width is wider

or now rower

or now rower

or now rower

veginned
                                     clock
                      enable reset_
                      CSL CODE
                         csl_register cnt_reg{
                           cnt reg() {
                              set type (counter) ;
                              set_width(8);
                              add_logic(count_direction, down);
                              add logic(start value, 8);
                              add logic (count amount, 2);
                              add logic (end value, 0);
                         };
                     VERILOG CODE
                         module cnt reg(reset ,
                                      enable,
                                      clock,
                                      reg out);
                           input reset ;
                           input enable;
                           input clock;
                           output [7:0] reg out;
                           wire [7:0] START_VALUE = 8; Show 8 h 100 08
wire [7:0] END_VALUE = 9; 6 hoo,
assign recover
                           assign reg out = st reg;
                           always @ ( posedge clock or negedge reset ) begin
                              if ( ~reset_ ) begin
                                st_reg <= START VALUE;
```

20

3/11/08

Chapter 1

end

endmodule

end

end
else if (enable) begin
if (st\_reg = END\_VALUE) begin
st\_reg <= START\_VALUE;
end
else begin
st\_reg <= st\_reg - 2;
end

Fastpath Logic Inc.

3/11/08

Does treg trye

CSL Reference Manual csl register.fm

# Fastpath Logic Inc.

```
add_logic(start_value, numeric_expression);
DESCRIPTION:
```

Set the start value. When the counter reaches the end value then the counter resets to the start value. Default is zero.

[ CSL Register Syntax and Command Summary ]

#### **EXAMPLE:**

Create a counter that counterfrom start\_value 0 to 128. The decrementation value is 1. The count direction is up.

```
CSL CODE
   csl_register reg_cnt{
     reg cnt(){
       set_type(counter);
       set width(8);
       add_logic(count direction,up);
       add_logic(start_value, 0);
       add logic (count amount, 1);
       add_logic(end_value, 128);
   };
VERILOG CODE
   module reg cnt(reset ,
                  enable,
                  clock.
                  reg_out);
     input reset ;
     input enable;
     input clock;
     output [7:0] reg out;
     reg [7:0] st_reg;
     wire [7:0] START_VALUE = 0; a'hoo'
     wire [7:0] END_VALUE = 128; 4 2 (18)
     assign reg_out = st_reg;
     always @ ( posedge clock or negedge reset_ ) begin
       if ( ~reset_ ) begin
         st_reg <= START VALUE;
       else if ( enable ) begin
           if ( st_reg == END_VALUE ) begin
             st_reg <= START_VALUE;
           end
```

22

3/11/08

Chapter 1

```
else begin
    st_reg <= st_reg + 1;
    end
    end
end
end
endmodule</pre>
```

3/11/08

Does may type have to be counter? CSL Reference Manual csl\_register.fm

# Fastpath Logic Inc.

cs ( veg'ster: add\_logic (load);

I

### **DESCRIPTION:**

This command infers a load and load trigger port for the counter. When the load trigger is active, the counter is loaded with the value on the load port and continues to count from this value. The load port has the same width as the counter and the load trigger port is 1 bit.

[ CSL Register Syntax and Command Summary ]

#### **EXAMPLE:**

Create a counter that count up. It is loaded with the value on the load port.

```
csl register r1{
      r1 () {
      set_type(counter);
      set width(8);
      add_logic(count direction,up);
      add logic (load);
   };
VERILOG CODE
   module r1(reset ,
             enable,
             clock,
             reg_out,
             load.
             load_en);
     parameter MIN VALUE = {8 {0}};
     input reset ;
     input enable;
     input clock;
     input [7:0] load;
     input load_en;
     output [7:0] reg out;
     reg [7:0] st_reg;
     assign reg_out = st_reg;
     always @ ( posedge clock or negedge reset ) begin
       if ( ~reset_ ) begin
         st_reg <= MIN_VALUE;
       else if ( enable ) begin
           if (load_en) begin
             st_reg <= load;
```

24

3/11/08

## Chapter 1

```
end
else begin
    st_reg <= st_reg + 1;
end
end
end
end
endmodule</pre>
```

cyl-registeri:

```
add_logic(end_value, numeric_expression);
DESCRIPTION:
```

Set the end value. When the counter reaches the end value then the counter resets to the start value. Default is zero.

[ CSL Register Syntax and Command Summary ]

#### **EXAMPLE:**

Create a counter that count to 128. The decrementation value is 1. The count direction is up.

```
CSL CODE
   csl_register reg_cnt{
     reg_cnt(){
       set type (counter) ;
       set width(8);
       add_logic(count_direction,up);
       add logic(start value, 0);
       add_logic(count amount, 1);
       add_logic(end_value, 128);
VERILOG CODE
   module reg_cnt(reset_,
               enable,
               clock,
               reg_out);
     input reset ;
     input enable;
     input clock;
     output [7:0] reg_out;
     reg [7:0] st reg;
     wire [7:0] START_VALUE = 0; 6 do'/
wire [7:0] END_VALUE = 128; 6 do'/
     assign reg_out = st_reg;
     always @ ( posedge clock or negedge reset ) begin
       if ( ~reset_ ) begin
         st_reg <= START_VALUE;
       else if ( enable ) begin
           if ( st_reg == END_VALUE ) begin
             st_reg <= START_VALUE;
           end
           else begin
```

26 3/11/08

## Chapter 1

```
st_reg <= st_reg + 1;
end
end
end
endmodule</pre>
```

27

CSL

add\_logic(count\_direction, up|down);
DESCRIPTION:

This command set the count direction by modifing a flag bit for direction named *count\_direction*. Default direction is up.

TABLE 1.7 Count direction and flag value

| Count direction | Description |
|-----------------|-------------|
| up              | count up    |
| down            | count down  |

[ CSL Register Syntax and Command Summary ]

#### **EXAMPLE:**

Create a counter that will count down to zero from an initial value. The count direction is down. CSL CODE

```
csl register reg cnt{
     reg cnt(){
        set_type(counter);
        set width(8);
        add_logic(count_direction, down);
        add_logic(start_value, 128);
        add_logic(count_amount,1);
        add_logic(end_value,0);
   };
VERILOG CODE
     enable,
clock,
reg_out) the original direction
input reset_;
input enable;
input clock:
   module reg_cnt(reset ,
     output [7:0] reg out;
     reg [7:0] st_reg;
     wire [7:0] START VALUE = 128;
     wire [7:0] END_VALUE = 0;
     assign reg_out = st_reg;
     always @( posedge clock or negedge reset_ ) begin
       if ( ~reset_ ) begin
         st_reg <= START VALUE;
        end
```

28

3/11/08

#### Chapter 1

# Fastpath Logic Inc.

```
else if (enable) begin

if (st_reg == END_VALUE) begin

st_reg <= START_VALUE;

end

else begin

st_reg <= st_reg - 1;

end

end

end

else if (UP == direction) begin

st_reg <= st_reg - 1;

end

end

end

else if (UP == direction) begin

st_reg <= st_reg + 1;

end

end

end

end

else if (UP == direction) begin

st_reg <= st_reg + 1;
```

1.2.1.4.2 Register register

```
Chapter 1
```

```
add_logic(set);
DESCRIPTION:

[CSL Register Syntax and Command Summary]

EXAMPLE:

//

CSL CODE
    csl_register reg1{
    reg1() {
        set_type(register);
        add_logic(set);
        }
        };

VERILOG CODE
//
```

CSL Reference Manual csl\_register.fm