# **Verilog Tutorial**

Ву

Deepak Kumar Tala

http://www.asic-world.com

Oct-19-2005

# **DISCLAIMER**

I don't makes any claims, promises or guarantees about the accuracy, completeness, or adequacy of the contents of this tutorial and expressly disclaims liability for errors and omissions in the contents of this tutorial. No warranty of any kind, implied, expressed or statutory, including but not limited to the warranties of non-infringement of third party rights, title, merchantability, fitness for a particular purpose and freedom from computer virus, is given with respect to the contents of this tutorial or its hyperlinks to other Internet resources. Reference in this tutorial to any specific commercial products, processes, or services, or the use of any trade, firm or corporation name is for the information, and does not constitute endorsement, recommendation, or favoring by me. All the source code and Tutorials are to be used on your own risk. All the ideas and views in this tutorial are my own and are not by any means related to my employer.

www.asic-world.com 2

# INTRODUCTION CHAPTER 1

www.asic-world.com 3

#### Introduction

Verilog is a **HARDWARE DESCRIPTION LANGUAGE (HDL)**. A hardware description Language is a language used to describe a digital system, for example, a network switch, a microprocessor or a memory or a simple flip-flop. This just means that, by using a HDL one can describe any hardware (digital) at any level.



```
1// D flip-flop Code

2module d_ff ( d, clk, q, q_bar);

3input d, clk;

4output q, q_bar;

5wire d, clk;

6reg q, q_bar;

7

8always @ (posedge clk)

9begin

10 q <= d;

11 q_bar <= |d;

12end

13

14endmodule
```

One can describe a simple Flip flop as that in above figure as well as one can describe a complicated designs having 1 million gates. Verilog is one of the HDL languages available in the industry for designing the Hardware. Verilog allows us to design a Digital design at Behavior Level, Register Transfer Level (RTL), Gate level and at switch level. Verilog allows hardware designers to express their designs with behavioral constructs, deterring the details of implementation to a later stage of design in the final design.

Many engineers who want to learn Verilog, most often ask this question, how much time it will take to learn Verilog?, Well my answer to them is "It may not take more than one week, if you happen to know at least one programming language".

#### Design Styles

Verilog like any other hardware description language, permits the designers to design a design in either Bottom-up or Top-down methodology.

# ❖ Bottom-Up Design

The traditional method of electronic design is bottom-up. Each design is performed at the gate-level using the standard gates (Refer to the Digital Section for more details) With increasing

complexity of new designs this approach is nearly impossible to maintain. New systems consist of ASIC or microprocessors with a complexity of thousands of transistors. These traditional bottom—up designs have to give way to new structural, hierarchical design methods. Without these new design practices it would be impossible to handle the new complexity.

# Top-Down Design

The desired design–style of all designers is the top–down design. A real top–down design allows early testing, easy change of different technologies, a structured system design and offers many other advantages. But it is very difficult to follow a pure top–down design. Due to this fact most designs are mix of both the methods, implementing some key elements of both design styles.

#### ★ Figure shows a Top-Down design approach.



## Abstraction Levels of Verilog

Verilog supports a design at many different levels of abstraction. Three of them are very important:

Behavioral level

- Register-Transfer Level
- Gate Level

## Behavioral level

This level describes a system by concurrent algorithms (Behavioral). Each algorithm itself is sequential, that means it consists of a set of instructions that are executed one after the other. Functions, Tasks and Always blocks are the main elements. There is no regard to the structural realization of the design.

# Register-Transfer Level

Designs using the Register–Transfer Level specify the characteristics of a circuit by operations and the transfer of data between the registers. An explicit clock is used. RTL design contains exact timing possibility, operations are scheduled to occur at certain times. Modern definition of a RTL code is "Any code that is synthesizable is called RTL code".

#### Gate Level

Within the logic level the characteristics of a system are described by logical links and their timing properties. All signals are discrete signals. They can only have definite logical values (`0', `1', `X', `Z`). The usable operations are predefined logic primitives (AND, OR, NOT etc gates). Using gate level modeling might not be a good idea for any level of logic design. Gate level code is generated by tools like synthesis tools and this netlist is used for gate level simulation and for backend.

# **NOTES**

# HISTORY OF VERILOG CHAPTER 2

#### History Of Verilog

Verilog was started initially as a proprietary hardware modeling language by Gateway Design Automation Inc. around 1984. It is rumored that the original language was designed by taking features from the most popular HDL language of the time, called HiLo as well as from traditional computer language such as C. At that time, Verilog was not standardized and the language modified itself in almost all the revisions that came out within 1984 to 1990.

Verilog simulator was first used beginning in 1985 and was extended substantially through 1987. The implementation was the Verilog simulator sold by Gateway. The first major extension was Verilog–XL, which added a few features and implemented the infamous "XL algorithm" which was a very efficient method for doing gate–level simulation.

The time was late 1990. Cadence Design System, whose primary product at that time included Thin film process simulator, decided to acquire Gateway Automation System. Along with other Gateway product, Cadence now became the owner of the Verilog language, and continued to market Verilog as both a language and a simulator. At the same time, Synopsys was marketing the top–down design methodology, using Verilog. This was a powerful combination.

In 1990, Cadence recognized that if Verilog remained a closed language, the pressures of standardization would eventually cause the industry to shift to VHDL. Consequently, Cadence organized Open Verilog International (OVI), and in 1991 gave it the documentation for the Verilog Hardware Description Language. This was the event which "opened" the language.

OVI did a considerable amount of work to improve the Language Reference Manual (LRM), clarifying things and making the language specification as vendor–independent as possible.

Soon it was realized, that if there were too many companies in the market for Verilog, potentially everybody would like to do what Gateway did so far – changing the language for their own benefit. This would defeat the main purpose of releasing the language to public domain. As a result in 1994, the IEEE 1364 working group was formed to turn the OVI LRM into an IEEE standard. This effort was concluded with a successful ballot in 1995, and Verilog became an IEEE standard in December, 1995.

When Cadence gave OVI the LRM, several companies began working on Verilog simulators. In 1992, the first of these were announced, and by 1993 there were several Verilog simulators available from companies other than Cadence. The most successful of these was VCS, the Verilog Compiled Simulator, from Chronologic Simulation. This was a true compiler as opposed to an interpreter, which is what Verilog–XL was. As a result, compile time was substantial, but simulation execution speed was much faster.

In the meantime, the popularity of Verilog and PLI was rising exponentially. Verilog as a HDL found more admirers than well–formed and federally funded VHDL. It was only a matter of time before people in OVI realized the need of a more universally accepted standard. Accordingly, the board of directors of OVI requested IEEE to form a working committee for establishing Verilog as an IEEE standard. The working committee 1364 was formed in mid 1993 and on October 14, 1993, it had

9

its first meeting.

The standard, which combined both the Verilog language syntax and the PLI in a single volume, was passed in May 1995 and now known as IEEE Std. 1364–1995.

After many years, new features have been added to Verilog, and new version is called Verilog 2001. This version seems to have fixed lot of problems that Verilog 1995 had. This version is called 1364–2000. Only waiting now is that all the tool vendors implementing it.

# **NOTES**

# DESIGN AND TOOL FLOW CHAPTER 3

#### Introduction

Being new to Verilog you might want to try some examples and try designing something new. I have listed the tool flow that could be used to achieve this. I have personally tried this flow and found this to be working just fine for me. Here I have taken only front end design part of the tool flow and bit of FPGA design flow that can be done without any fat money spent on tools. If you have any suggestions or questions please don't hesitate to mail me. (Note: I have missed steps in P&R, Will add then shortly)

#### Various stages of ASIC/FPGA

- Specification: Word processor like Word, Kwriter, AbiWord, Open Office.
- **High Level Design :** Word processor like Word, Kwriter, AbiWord, for drawing waveform use tools like waveformer or testbencher or Word, Open Office.
- Micro Design/Low level design: Word processor like Word, Kwriter, AbiWord, for drawing waveform use tools like waveformer or testbencher or Word. For FSM StateCAD or some similar tool, Open Office.
- RTL Coding: Vim, Emacs, conTEXT, HDL TurboWriter
- Simulation: Modelsim, VCS, Verilog–XL, Veriwell, Finsim, iVerilog, VeriDOS.
- **Synthesis**: Design Compiler, FPGA Compiler, Synplify, Leonardo Spectrum. You can download this from FPGA vendors like Altera and Xilinx for free.
- Place & Route: For FPGA use FPGA' vendors P&R tool. ASIC tools require expensive P&R tools like Apollo. Students can use LASI, Magic.
- Post Si Validation: For ASIC and FPGA, the chip needs to be tested in real environment. Board design, device drivers needs to be in place.





# Specification

This is the stage at which we define what are the important parameters of the system/design that you are planning to design. Simple example would be, like I want to design a counter, it should be 4 bit wide, should have synchronous reset, with active high enable, When reset is active, counter output should go to "0". You can use Microsoft Word, or GNU Abiword or Openoffice for entering the specification.

## High Level Design

This is the stage at which you define various blocks in the design and how they communicate. Lets assume that we need to design microprocessor, High level design means splitting the design into blocks based on their function, In our case various blocks are registers, ALU, Instruction Decode, Memory Interface, etc. You can use Microsoft Word, or KWriter or Abiword or Openoffice for entering high level design.



Figure: 18155 High Level Block Diagram

#### Micro Design/Low level design

Low level design or Micro design is the phase in which, designer describes how each block is implemented. It contains details of State machines, counters, Mux, decoders, internal registers. For state machine entry you can use either Word, or special tools like StateCAD. It is always a good idea if waveform is drawn at various interfaces. This is phase, where one spends lot of time.



Figure: Sample Low level design

# RTL Coding

In RTL coding, Micro Design is converted into Verilog/VHDL code, using synthesizable constructs of the language. Normally we use vim editor, but I prefer conTEXT and Nedit editor, it all depends on which editor you like. Some use Emacs.

```
1 module addbit (
2a , // first input
3b , // Second input
4ci , // Carry input
5 sum , // sum output
6co // carry output
7);
8//Input declaration
```

```
9input a;
10input b;
11input ci;
12//Ouput declaration
13output sum;
14output co;
15//Port Data types
16wire a;
17wire b;
18wire ci;
19wire sum;
20wire co;
21//Code starts here
22assign {co,sum} = a + b + ci;
23
24endmodule // End of Module addbit
```

Figure: Sample RTL code

# Simulation

Simulation is the process of verifying the functional characteristics of models at any level of abstraction. We use simulators to simulate the Hardware models. To test if the RTL code meets the functional requirements of the specification, see if all the RTL blocks are functionally correct. To achieve this we need to write testbench, which generates clk, reset and required test vectors. A sample testbench for a counter is as shown below. Normally we spend 60–70% of time in verification of design.



Figure: Sample Testbench Env

We use waveform output from the simulator to see if the DUT (Device Under Test) is functionally correct. Most of the simulators comes with waveform viewer, As design becomes complex, we write self checking testbench, where testbench applies the test vector, compares the output of DUT with expected value.

There is another kind of simulation, called **timing simulation**, which is done after synthesis or after P&R (Place and Route). Here we include the gate delays and wire delays and see if DUT works at rated clock speed. This is also called as **SDF simulation** or **gate level simulation**.



Figure: 4 bit Up Counter Waveform

# Synthesis

Synthesis is process in which synthesis tool like design compiler or Synplify takes the RTL in Verilog or VHDL, target technology, and constrains as input and maps the RTL to target technology primitives. Synthesis tool after mapping the RTL to gates, also do the minimal amount of timing analysis to see if the mapped design meeting the timing requirements. (Important thing to note is, synthesis tools are not aware of wire delays, they know only gate delays). After the synthesis there are couple of things that are normally done before passing the netlist to backend (Place and Route)

- Formal Verification : Check if the RTL to gate mapping is correct.
- Scan insertion: Insert the scan chain in the case of ASIC.



Figure: Synthesis Flow

## Place & Route

Gatelevel netlist from the synthesis tool is taken and imported into place and route tool in Verilog netlist format. All the gates and flip-flops are places, Clock tree synthesis and reset is routed. After this each block is routed. Output of the P&R tool is GDS file, this files is used by foundry for fabricating the ASIC. Backend team normally dumps out SPEF (standard parasitic exchange format) /RSPF (reduced parasitic exchange format)/DSPF (detailed parasitic exchange format) from laylout tool like ASTRO to the frontend team, who then use read\_parasitic command in tool like prime time to write out SDF (standard delay format) for gate level simulation purpose.



Figure: Sample micro-processor placement



Figure : J-K Flip-Flop

## **♦ Post Silicon Validation**

Once the chip (silicon) is back from fab, it needs to put in real environment and tested before it can be released into Market. Since the speed of simulation with RTL is very slow (number clocks per second), there is always possibility to find a bug in Post silicon validation.

# **NOTES**

# MY FIRST PROGRAM IN VERILOG CHAPTER 4

#### Introduction

If you refer to any book on programming language it starts with "hello World" program, once you have written the program, you can be sure that you can do something in that language .

Well I am also going to show how to write a "hello world" program in Verilog, followed by "counter" design in Verilog.

#### Hello World Program

Words in green are comments, blue are reserved words, Any program in Verilog starts with reserved word module, In the above example line 8 contains module hello\_world. (Note: We can have compiler pre-processor statements like `include, `define statements before module declaration)

Line 10 contains the initial block, this block gets executed only once after the simulation starts and at time=0 (0ns). This block contains two statements, which are enclosed within begin at line 10 and end at line 13. In Verilog if you have multiple lines within a block, you need to use begin and end. Module ends with endmodule reserve mode, in this case line 15.

# Hello World Program Output

Hello World by Deepak

Counter Design Block



#### Counter Design Specs

- 4-bit synchronous up counter.
- active high, synchronous reset.
- Active high enable.

## Counter Design

```
2// This is my second Verilog Design
 3// Design Name : first counter
 4// File Name : first counter.v
 5// Function: This is a 4 bit up-counter with
 6// Synchronous active high reset and
 7// with active high enable signal
 8//–
 9module first_counter (
10 clock, // Clock input of the design
11 reset, // active high, synchronous Reset input
12 enable, // Active high enable signal for counter
13counter_out // 4 bit vector output of the counter
14); // End of port list
15<mark>//--</mark>
                    --Input Ports-
16 input clock;
17 input reset;
18 input enable;
                     –Output Ports-
20 output [3:0] counter_out;
                    --Input ports Data Type-
22// By rule all the input ports should be wires
23 wire clock;
24 wire reset;
25 wire enable; 26//----
                    --Output Ports Data Type-
27// Output port can be a storage element (reg) or a wire
28reg [3:0] counter_out;
29
                  --Code Starts Here-
31// Since this counter is a positive edge trigged one,
32// We trigger the below block with respect to positive
33// edge of the clock.
34 always @ (posedge clock)
35 begin: COUNTER // Block Name
    // At every rising edge of clock we check if reset is active
```

# **Counter Test Bench**

Any digital circuit, no matter how complex, needs to be tested. For the counter logic, we need to provide a clock and reset logic. Once the counter is out of reset, we toggle the enable input to the counter, and check the waveform to see if the counter is counting correctly. The same is done in Verilog



Counter testbench consists of clock generator, reset control, enable control and compare logic. Below is the simple code of testbench without the compare logic.

```
1 include "first_counter.v"

2 module first_counter_tb();

3 // Declare inputs as regs and outputs as wires

4 reg clock, reset, enable;

5 wire [3:0] counter_out;

6

7 // Initialize all variables

8 initial begin

9 $display ( "time\t clk reset enable counter" );

$monitor ( "%g\t %b %b %b %b" ,

11 $time, clock, reset, enable, counter_out);
```

```
clock = 1; // initial value of clock
13
    reset = 0; // initial value of reset
14
    enable = 0; // initial value of enable
15
    #5 reset = 1; // Assert the reset
16
    #10 reset = 0; // De-assert the reset
17
    #5 enable = 1; // Assert enable
18
    #100 enable = 0; // De-assert enable
19
    #10 $finish; // Terminate simulation
20end
21
22// Clock generator
23 always begin
#5 clock = ~clock; // Toggle clock every 5 ticks
25end
26
27// Connect DUT to test bench
28 first_counter U_counter (
29 clock,
30reset,
31 enable,
32counter_out
33);
34
35endmodule
```

```
time clk reset enable counter
0
     1 0
           0
                XXXX
5
    0 1
           0
                XXXX
10
     1 1
            0
                XXXX
11
     1 1
            0
                0000
15
     0 0
            0
                0000
20
                0000
        0
21
        0
                0001
25
     0
        0
                0001
30
        0
                0001
31
        0
                0010
35
     0
        0
                0010
40
        0
                0010
41
        0
                0011
45
     0
                0011
       0
50
        0
                0011
51
        0
                0100
55
     0 0
                0100
60
        0
                0100
61
        0
                0101
     0
65
       0
                0101
70
        0
                0101
     1 0
71
                0110
75
     0 0
                0110
80
     1 0
                0110
81
     1 0
                0111
85
     0 0
                0111
90
     1 0
                0111
91
     1 0
                1000
95
     0
       0
                 1000
100
     1 0
                 1000
101
        0
                 1001
105
      0
        0
                 1001
110
        0
                 1001
```

# **Counter Waveform**



# **NOTES**

# VERILOG HDL SYNTAX AND SEMANTICS CHAPTER 5

#### Lexical Conventions

The basic lexical conventions used by Verilog HDL are similar to those in the C programming language. Verilog HDL is a case-sensitive language. All keywords are in lowercase.

# ♦ White Space

White space can contain the characters for blanks, tabs, newlines, and form feeds. These characters are ignored except when they serve to separate other tokens. However, blanks and tabs are significant in strings.

White space characters are:

- Blank spaces
- Tabs
- Carriage returns
- New-line
- Form-feeds

#### Examples of White Spaces

#### **Functional Equivalent Code**

Bad Code: Never write code like this.

```
1module addbit(a,b,ci,sum,co);
2input a,b,ci;output sum co;
3wire a,b,ci,sum,co;endmodule
```

#### Good Code: Nice way to write code.

```
1 module addbit (
 2a,
3b,
 4ci,
 sum,
 6co);
 7input a;
8input b;
9input ci;
10 output sum;
11 output co;
12wire a;
13wire b;
14wire ci;
15 wire sum;
16wire co;
18endmodule
```

## Comments

There are two forms to introduce comments.

- Single line comments begin with the token // and end with a carriage return
- Multi Line comments begin with the token /\* and end with the token \*/

Some how I like single line comments.

#### Examples of Comments

```
1/* This is a
 2Multi line comment
 3example */
 4 module addbit (
 5a,
6b,
 7ci,
 8<mark>sum,</mark>
 9co);
11// Input Ports Single line comment
12 input a;
13 input b;
14<mark>input ci</mark>;
15// Output ports
16 output sum;
17output co;
18// Data Types
19 wire a; 20 wire b;
21 wire ci;
22wire sum;
23wire co;
25endmodule
```

## Case Sensitivity

Verilog HDL is case sensitive

- Lower case letters are unique from upper case letters
- All Verilog keywords are lower case

#### Examples of Unique names

```
1input // a Verilog Keyword
2wire // a Verilog Keyword
3WIRE // a unique name ( not a keyword)
4Wire // a unique name (not a keyword)
```

**NOTE**: Never use the Verilog keywords as unique name, even if the case is different.

## Identifiers

Identifiers are names used to give an object, such as a register or a function or a module, a name so that it can be referenced from other places in a description.

- Identifiers must begin with an alphabetic character or the underscore character (a-z A-Z \_ )
- Identifiers may contain alphabetic characters, numeric characters, the underscore, and the dollar sign (a-z A-Z 0-9 \_ \$)
- Identifiers can be up to 1024 characters long.

#### Examples of legal identifiers

data\_input mu clk\_input my\$clk i386 A

# Escaped Identifiers

Verilog HDL allows any character to be used in an identifier by escaping the identifier. Escaped identifiers provide a means of including any of the printable ASCII characters in an identifier (the decimal values 33 through 126, or 21 through 7E in hexadecimal).

- Escaped identifiers begin with the back slash (\)
- Entire identifier is escaped by the back slash.
- Escaped identifier is terminated by white space (Characters such as commas, parentheses, and semicolons become part of the escaped identifier unless preceded by a white space)
- Terminate escaped identifiers with white space, otherwise characters that should follow the identifier are considered as part of it.

#### Examples of escape identifiers

Verilog does not allow to identifier to start with a numeric character. So if you really want to use a identifier to start with a numeric value then use a escape character as shown below.

```
1// There must be white space after the
2// string which uses escape character
3module \1dff (
4q, // Q output
5\q~, // Q_out output
6d, // D input
7cl$k, // CLOCK input
8\reset* // Reset input
9);
```

```
10
11input d, cl$k, \reset*;
12output q, \q~;
13
14endmodule
```

#### Numbers in Verilog

You can specify constant numbers in decimal, hexadecimal, octal, or binary format. Negative numbers are represented in 2's complement form. When used in a number, the question mark (?) character is the Verilog alternative for the z character. The underscore character (\_) is legal anywhere in a number except as the first character, where it is ignored.

## Numbers Numbers

Verilog HDL allows integer numbers to be specified as

- Sized or unsized numbers (Unsized size is 32 bits)
- In a radix of binary, octal, decimal, or hexadecimal
- Radix and hex digits (a,b,c,d,e,f) are case insensitive
- Spaces are allowed between the size, radix and value

Syntax: <size>'<radix> <value>

#### **Example of Integer Numbers**

| Integer    | Stored as                               |
|------------|-----------------------------------------|
| 1          | 000000000000000000000000000000000000000 |
| 8'hAA      | 10101010                                |
| 6'b10_0011 | 100011                                  |
| 'hF        | 000000000000000000000000001111          |

Verilog expands to be fill the specified by working from right-to-left

- When is smaller than, then left-most bits of are truncated
- When is larger than, then left-most bits are filled, based on the value of the left-most bit in
  - ◆ Left most '0' or '1' are filled with '0'
  - ◆ Left most 'Z' are filled with 'Z'
  - ◆ Left most 'X' are filled with 'X'

#### Example of Integer Numbers

| Integer | Stored as     |
|---------|---------------|
| 6'hCA   | 001010        |
| 6'hA    | 001010        |
| 16'bZ   | 7777777777777 |
| 8'bx    | xxxxxxx       |

## Real Numbers

- Verilog supports real constants and variables
- Verilog converts real numbers to integers by rounding
- Real Numbers can not contain 'Z' and 'X'
- Real numbers may be specified in either decimal or scientific notation
- < value >.< value >
- < mantissa >E< exponent >
- Real numbers are rounded off to the nearest integer when assigning to integer.

#### Example of Real Numbers

| Real Number | Decimal notation |
|-------------|------------------|
| 1.2         | 1.2              |
| 0.6         | 0.6              |
| 3.5E6       | 3,500000.0       |

## Signed and Unsigned Numbers

Verilog Supports both the type of numbers, but with certain restrictions. Like in C language we don't have int and unint types to say if a number is signed integer or unsigned integer.

Any number that does not have negative sign prefix is a positive number. Or indirect way would be "Unsigned"

Negative numbers can be specified by putting a minus sign before the size for a constant number, thus become signed numbers. Verilog internally represents negative numbers in 2's compliment format. An optional signed specifier can be added for signed arithmetic.

## Examples

| Number        | Description                        |
|---------------|------------------------------------|
| 32'hDEAD_BEEF | Unsigned or signed positive Number |
| -14'h1234     | Signed negative number             |

Below example file show how Verilog treats signed and unsigned numbers.

```
//************
 2// Signed Number Example 3//
 4// Written by Deepak Kumar Tala
 6 module signed_number;
 8reg [31:0] a;
10 initial begin
11 a = 14'h1234;
$\text{$display ( "Current Value of a = \%h" , a);}
13 a = -14'h1234;
$\text{display} ( "Current Value of a = \%h", a);
15 a = 32'hDEAD_BEEF;
$\frac{16}{\text{sdisplay}} ( "Current Value of a = \%h", a);
17 a = -32'hDEAD BEEF;
   $display ( "Current Value of a = %h", a);
19 #10 $finish;
20end
21
22endmodule
```

```
Current Value of a = 00001234
Current Value of a = ffffedcc
Current Value of a = deadbeef
Current Value of a = 21524111
```

#### Modules

- Module are the building blocks of Verilog designs
- You create design hierarchy by instantiating modules in other modules.
- An instance of a module is a use of that module in another, higher-level module.



## Ports

- Ports allow communication between a module and its environment.
- All but the top-level modules in a hierarchy have ports.
- Ports can be associated by order or by name.

You declare ports to be input, output or inout. The port declaration syntax is: input [range\_val:range\_var] list\_of\_identifiers; output [range\_val:range\_var] list\_of\_identifiers; inout [range\_val:range\_var] list\_of\_identifiers;

**NOTE:** As a good coding practice, there should be only one port identifier per line, as shown below

#### Examples : Port Declaration

```
linput clk; // clock input

2input [15:0] data_in; // 16 bit data input bus

3output [7:0] count; // 8 bit counter output

4inout data_bi; // Bi-Directional data bus
```

#### **Examples : A complete Example in Verilog**

```
1 module addbit (
 2a , // first input
 3b, // Second input
 4ci, // Carry input
 5sum, // sum output
 6co // carry output
 8//Input declaration
 9 input a;
10 input b;
11 input ci;
12//Ouput declaration
13 output sum;
14 output co;
15//Port Data types
16 wire a;
17wire b;
18 wire ci;
19 wire sum;
20 wire co;
21//Code starts here
22 assign \{co,sum\} = a + b + ci;
24 endmodule // End of Module addbit
```

#### Modules connected by port order (implicit)

Here order should match correctly. Normally it not a good idea to connect ports implicit. Could cause problem in debug (locate the port which is causing compiler compile error), when any new port is added or deleted.

```
2// This is simple adder Program
 3// Design Name : adder_implicit
 4// File Name : adder implicit.v
 5// Function: This program shows how implicit
 6// port connection are done
 7// Coder : Deepak
 9 module adder_implicit (
10 result, // Output of the adder
11 carry, // Carry output of adder
12r1, // first input
13r2 , // second input
14ci // carry input
15);
17// Input Port Declarations
18input [3:0] r1;
19input [3:0] r2;
20input ci;
22// Output Port Declarations 23output [3:0] result;
24 output carry;
26// Port Wires
```

```
27wire [3:0] r1;
28wire [3:0] r2;
29 wire ci;
30wire [3:0] result;
31 wire carry;
33// Internal variables
34wire c1;
35wire c2;
36wire c3;
37
38// Code Starts Here
39addbit u0 (
40r1[0],
41r2[0],
42<mark>ci,</mark>
43result[0],
44c1
45);
46
47addbit u1 (
48r1[1],
49r2[1],
50c1,
51result[1],
52<mark>c2</mark>
53);
55addbit u2 (
56r1[2] ,
57r2[2] ,
58c2 ,
59result[2] ,
60c3
61);
62
63addbit u3 (
64<mark>r1[3]</mark> ,
65<mark>r2[3]</mark> ,
66<mark>c3</mark>,
67result[3],
68carry
69);
70
71 endmodule // End Of Module adder
```

#### Modules connect by name

Here the name should match with the leaf module, the order is not important.

```
11 carry, // Carry output of adder
12r1, // first input
13r2, // second input
14ci // carry input
15);
16
17// Input Port Declarations
18input [3:0] r1;
19input [3:0] r2;
20input ci;
22// Output Port Declarations
23 output [3:0] result;
24 output carry;
26// Port Wires
27wire [3:0] r1;
28wire [3:0] r2;
29wire ci;
30wire [3:0] result;
31 wire carry;
32
33// Internal variables
34wire c1;
35wire c2;
36wire c3;
38// Code Starts Here
40// Code Starts Here
41
42addbit u0 (
43.a (r1[0]),
44.b (r2[0]) ,
45.ci (ci) ,
46.sum (result[0]),
47.co (c1)
48);
49
50addbit u1 (
51<mark>.a (r1[1])</mark> ,
52.b (r2[1]) ,
53.ci (c1) ,
54.sum (result[1]),
55.co (c2)
56);
57
58addbit u2 (
59.a (r1[2]),
60.b (r2[2]),
61.ci (c2),
62.sum (result[2]),
63.co (c3)
64);
65
66addbit u3 (
67.a (r1[3]),
68.b (r2[3]),
69.ci (c3),
70.sum (result[3]),
71.co (carry)
```

```
72);
73
74<sub>endmodule</sub> // End Of Module adder
```

#### Instantiating a module

```
2// This is simple parity Program
 3// Design Name : parity
 4// File Name : parity.v
 5// Function: This program shows how a verilog
 6// primitive/module port connection are
 7// done
 8// Coder : Deepak
10 module parity (
11a, // First input
12b , // Second input
13c , // Third Input
14d, // Fourth Input
15y // Parity output
16);
17
18// Input Declaration
19 input a;
20input b;
21 input c;
22 input d;
23// Ouput Declaration
24 output y;
25// port data types
26wire a ;
27wire b;
28wire c;
29wire d;
30wire y;
31// Internal variables
32wire out_0;
33wire out_1;
35// Code starts Here
36<mark>xor</mark> u0 (
37<mark>out_0,</mark>
38<mark>a</mark> ,
39b
40);
41
42xor u1 (
43out_1,
44c,
45d
46);
47
48<mark>xor u2 (</mark>
49y ,
50<mark>out_0</mark> ,
51out_1
```

Question: What is difference between u0 in module adder and u0 in module parity?

#### **♦** Schematic



### Port Connection Rules

- Inputs: internally must always be type net, externally the inputs can be connected to variable reg or net type.
- Outputs: internally can be type net or reg, externally the outputs must be connected to a variable net type.
- Inouts: internally or externally must always be type net, can only be connected to a variable net type.



- Width matching: It is legal to connect internal and external ports of different sizes. But beware, synthesis tools could report problems.
- Unconnected ports: unconnected ports are allowed by using a ","
- The net data types are used to connect structure
- A net data type is required if a signal can be driven a structural connection.

## Example – Implicit

dff u0 (q,,clk,d,rst,pre); // Here second port is not connected

## Example – Explicit

```
dff u0 (
    .q (q_out),
    .q_bar (),
    .clk (clk_in),
    .d (d_in),
    .rst (rst_in),
    .pre (pre_in)
); // Here second port is not connected
```

#### Hierarchical Identifiers

Hierarchical path names are based on the top module identifier followed by module instant identifiers, separated by periods.

This is basically useful, while we want to see the signal inside a lower module or want to force a value on to internal module. Below example shows hows to monitor the value of internal module signal.

## Example

```
2// This is simple adder Program
 3// Design Name : adder hier
 4// File Name : adder_hier.v
 5// Function: This program shows verilog hier path works
 6// Coder : Deepak
 8\include "addbit.v
 9 module adder_hier (
10result, // Output of the adder
11carry, // Carry output of adder
12r1, // first input
13r2, // second input
14ci // carry input
15);
17// Input Port Declarations
18input [3:0] r1;
19input [3:0] r2;
20 input ci;
21
22// Output Port Declarations
23 output [3:0] result;
24 output carry;
26// Port Wires
```

```
27wire [3:0] r1;
28wire [3:0] r2;
29 wire ci;
30wire [3:0] result;
31 wire carry;
33// Internal variables
34wire c1;
35wire c2;
36wire c3;
37
38// Code Starts Here
39addbit u0 (r1[0],r2[0],ci,result[0],c1);
40addbit u1 (r1[1],r2[1],c1,result[1],c2);
41addbit u2 (r1[2],r2[2],c2,result[2],c3);
42addbit u3 (r1[3],r2[3],c3,result[3],carry);
44 endmodule // End Of Module adder
46 module tb();
47
48reg [3:0] r1,r2;
49<sub>reg</sub> ci;
50wire [3:0] result;
51 wire carry;
53// Drive the inputs
54 initial begin
r1 = 0;
56 r2 = 0;
57 ci = 0;
58 #10 r1 = 10;
59 	 #10 	 r2 = 2;
60
    #10 ci = 1;
61
   #10 $display(
                                                                                             ----+" );
62
    $finish;
63<mark>end</mark>
64
65// Connect the lower module
66adder_hier U (result,carry,r1,r2,ci);
68// Hier demo here
69 initial begin
    $display(
71 $\text{display( "| r1 | r2 | ci | u0.sum | u1.sum | u2.sum | u3.sum |" );}
72 $display( '
    r1,r2,ci, tb.U.u0.sum, tb.U.u1.sum, tb.U.u2.sum, tb.U.u3.sum);
75<mark>end</mark>
76
77endmodule
```

```
+-----+
| r1 | r2 | ci | u0.sum | u1.sum | u2.sum | u3.sum |
+------+
| 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| a | 0 | 0 | 0 | 1 | 0 | 1 |
| a | 2 | 0 | 0 | 0 | 1 | 1 |
```

## Data Types

Verilog Language has two primary data types

- Nets represents structural connections between components.
- Registers represent variables used to store data.

Every signal has a data type associated with it:

- Explicitly declared with a declaration in your Verilog code.
- Implicitly declared with no declaration but used to connect structural building blocks in your code.
- Implicit declaration is always a net type "wire" and is one bit wide.

## Types of Nets

Each net type has functionality that is used to model different types of hardware (such as PMOS, NMOS, CMOS, etc)

| Net Data Type   | Functionality                                           |
|-----------------|---------------------------------------------------------|
| wire, tri       | Interconnecting wire – no special resolution function   |
| wor, trior      | Wired outputs OR together (models ECL)                  |
| wand,triand     | Wired outputs AND together (models open-collector)      |
| tri0,tri1       | Net pulls-down or pulls-up when not driven              |
| supply0,supply1 | Net has a constant logic 0 or logic 1 (supply strength) |
| trireg          |                                                         |

Note: Of all the net types, wire is the one which is most widely used

## Register Data Types

- Registers store the last value assigned to them until another assignment statement changes their value.
- Registers represent data storage constructs.
- You can create arrays of the regs called memories.
- register data types are used as variables in procedural blocks.
- A register data type is required if a signal is assigned a value within a procedural block
- Procedural blocks begin with keyword initial and always.

| <b>Data Types</b> | Functionality                            |
|-------------------|------------------------------------------|
| reg               | Unsigned variable                        |
| integer           | Signed variable – 32 bits                |
| time              | Unsigned integer – 64 bits               |
| real              | Double precision floating point variable |

**Note**: Of all the register types, reg is the one which is most widely used

## Strings

A string is a sequence of characters enclosed by double quotes and all contained on a single line. Strings used as operands in expressions and assignments are treated as a sequence of eight–bit ASCII values, with one eight–bit ASCII value representing one character. To declare a variable to store a string, declare a register large enough to hold the maximum number of characters the variable will hold. Note that no extra bits are required to hold a termination character; Verilog does not store a string termination character. Strings can be manipulated using the standard operators.

When a variable is larger than required to hold a value being assigned, Verilog pads the contents on the left with zeros after the assignment. This is consistent with the padding that occurs during assignment of non-string values.

Certain characters can be used in strings only when preceded by an introductory character called an escape character. The following table lists these characters in the right-hand column with the escape sequence that represents the character in the left-hand column.

## Special Characters in Strings

| Character | Description                                             |  |
|-----------|---------------------------------------------------------|--|
| \n        | New line character                                      |  |
| \t        | Tab character                                           |  |
| //        | Backslash (\) character                                 |  |
| \"        | Double quote (") character                              |  |
| \ddd      | A character specified in 1–3 octal digits (0 <= d <= 7) |  |
| %%        | Percent (%) character                                   |  |

## Example

This is sample string

# **NOTES**

## **GATE LEVEL MODELING CHAPTER 6**

#### Introduction

Verilog has built in primitives like gates, transmission gates, and switches. This are rarely used for in design work, but are used in post synthesis world for modeling the ASIC/FPGA cells, this cells are then used for gate level simulation or what is called as SDF simulation. Also the output netlist formate from the synthesis tool which is imported into place and route tool is also in Verilog gate level primitives.

### Gate Primitives



The gates have one scalar output and multiple scalar inputs. The 1st terminal in the list of gate terminals is an output and the other terminals are inputs.

| Gate | Description       |
|------|-------------------|
| and  | N-input AND gate  |
| nand | N-input NAND gate |
| or   | N-input OR gate   |
| nor  | N-input NOR gate  |
| xor  | N-input XOR gate  |
| xnor | N-input XNOR gate |

## Examples

```
1module gates();
2
3wire out0;
4wire out1;
5wire out2;
6reg in1,in2,in3,in4;
7
8not U1(out0,in1);
9and U2(out1,in1,in2,in3,in4);
10xor U3(out2,in1,in2,in3);
11
12initial begin
```

```
$monitor( "in1 = %b in2 = %b in3 = %b in4 = %b out0 = %b out1 = %b out2 = %b"
,in1,in2,in3,in4,out0,out1,out2);
in1 = 0;
in2 = 0;
in3 = 0;
in4 = 0;
#1 in1 = 1;
#1 in2 = 1;
#1 in2 = 1;
#1 in4 = 1;
#1 in4 = 1;
#1 $finish;
#2 end
#4 25 endmodule
```

```
in1 = 0 in2 = 0 in3 = 0 in4 = 0 out0 = 1 out1 = 0 out2 = 0
in1 = 1 in2 = 0 in3 = 0 in4 = 0 out0 = 0 out1 = 0 out2 = 1
in1 = 1 in2 = 1 in3 = 0 in4 = 0 out0 = 0 out1 = 0 out2 = 0
in1 = 1 in2 = 1 in3 = 1 in4 = 0 out0 = 0 out1 = 0 out2 = 1
in1 = 1 in2 = 1 in3 = 1 in4 = 1 out0 = 0 out1 = 1 out2 = 1
```

#### Transmission Gate Primitives



| Gate   | Description                       |
|--------|-----------------------------------|
| not    | N-output inverter                 |
| buf    | N-output buffer.                  |
| bufif0 | Tri-state buffer, Active low en.  |
| bufif1 | Tri-state buffer, Active high en. |
| notif0 | Tristate inverter, Low en.        |
| notif1 | Tristate inverter, High en.       |

## Examples

```
module transmission_gates();

reg data_enable_low, in;
wire data_bus, out1, out2;

bufif0 U1(data_bus,in, data_enable_low);

fout U2(out1,in);

not U3(out2,in);

monitor( "in = %b data_enable_low = %b out1 = %b out2 = %b" ,in,data_enable_low, out1, out2);

data_enable_low = 0;

in = 0;

#4 data_enable_low = 1;

#8 $finish;

feend

recompanies

12 data_enable_low = 1;

13 always #2 in = ~in;

19 dendmodule
```

```
in = 0 data_enable_low = 0 out1 = 0 out2 = 1
in = 1 data_enable_low = 0 out1 = 1 out2 = 0
in = 0 data_enable_low = 1 out1 = 0 out2 = 1
in = 1 data_enable_low = 1 out1 = 1 out2 = 0
in = 0 data_enable_low = 1 out1 = 0 out2 = 1
in = 1 data_enable_low = 1 out1 = 1 out2 = 0
```

#### Switch Primitives



| Gate        | Description                      |
|-------------|----------------------------------|
| 1. pmos     | Uni-directional PMOS switch      |
| 1. rpmos    | Resistive PMOS switch            |
| 2. nmos     | Uni-directional NMOS switch      |
| 2. rnmos    | Resistive NMOS switch            |
| 3. cmos     | Uni-directional CMOS switch      |
| 3. rcmos    | Resistive CMOS switch            |
| 4. tranif1  | Bi-directional transistor (High) |
| 4. tranif0  | Bi-directional transistor (Low)  |
| 5. rtranif1 | Resistive Transistor (High)      |
| 5. rtranif0 | Resistive Transistor (Low)       |
| 6. tran     | Bi-directional pass transistor   |
| 6. rtran    | Resistive pass transistor        |
| 7. pullup   | Pull up resistor                 |
| 8. pulldown | Pull down resistor               |

Transmission gates are bi–directional and can be resistive or non–resistive.

**Syntax:** keyword unique\_name (inout1, inout2, control);

## Examples

```
1 module switch_primitives();
2
3 wire net1, net2, net3;
4 wire net4, net5, net6;
5
6 tranif0 my_gate1 (net1, net2, net3);
7 rtranif1 my_gate2 (net4, net5, net6);
8
9 endmodule
```

Transmission gates tran and rtran are permanently on and do not have a control line. Tran can be used to interface two wires with separate drives, and rtran can be used to weaken signals. Resistive devices reduce the signal strength which appears on the output by one level. All the switches only pass signals from source to drain, incorrect wiring of the devices will result in high impedance outputs.

## Logic Values and signal Strengths

The Verilog HDL has got four logic values

| Logic Value | Description                        |
|-------------|------------------------------------|
| 0           | zero, low, false                   |
| 1           | one, high, true                    |
| z or Z      | high impedance, floating           |
| x or X      | unknown, uninitialized, contention |

## Verilog Strength Levels

| Strength Level       | Specification Keyword |
|----------------------|-----------------------|
| 7 Supply Drive       | supply0 supply1       |
| 6 Strong Pull        | strong0 strong1       |
| 5 Pull Drive         | pull0 pull1           |
| 4 Large Capacitance  | large                 |
| 3 Weak Drive         | weak0 weak1           |
| 2 Medium Capacitance | medium                |
| 1 Small Capacitance  | small                 |
| 0 Hi Impedance       | highz0 highz1         |

## Example



Two buffers that has output

A : Pull 1 **B : Supply 0** 

Since supply 0 is stronger then pull 1, Output C takes value of B.





Two buffers that has output

A : Supply 1

B: Large 1

Since Supply 1 is stronger then Large 1, Output C takes the value of A

### Designing Using Primitives

Designing using primitives is used only in library development, where the ASIC vendor provides the ASIC library verilog description using verilog primitives and user defines primitives (UDP).

## **AND Gate from NAND Gate**



#### ♦ Code

```
1// Structural model of AND gate from two NANDS

2module and_from_nand();

3

4reg X, Y;

5wire F, W;

6// Two instantiations of the module NAND

7nand U1(W,X, Y);

8nand U2(F, W, W);

9

10// Testbench Code

11initial begin

12 $monitor ("X = %b Y = %b F = %b", X, Y, F);

13 X = 0;

14 Y = 0;

15 #1 X = 1;

16 #1 Y = 1;
```

```
17 #1 X = 0;

18 #1 $finish;

19end

20

21endmodule
```

```
X = 0 Y = 0 F = 0

X = 1 Y = 0 F = 0

X = 1 Y = 1 F = 1

X = 0 Y = 1 F = 0
```

## D-Flip flop from NAND Gate



#### ♦ Verilog Code

```
1 module dff_from_nand();
 2wire Q,Q_BAR;
3reg D,CLK;
5nand U1 (X,D,CLK);
6nand U2 (Y,X,CLK);
 7nand U3 (Q,Q_BAR,X);
 8nand U4 (Q_BAR,Q,Y);
10// Testbench of above code
11 initial begin
12 $monitor( "CLK = %b D = %b Q = %b Q_BAR = %b" ,CLK, D, Q, Q_BAR);
13 CLK = 0;
14 D = 0;
15 #3 D = 1;
16 #3 D = 0;
17 #3 $finish;
18<mark>end</mark>
19
20 always #2 CLK = ~CLK;
22endmodule
```

```
CLK = 0 D = 0 Q = x Q_BAR = x

CLK = 1 D = 0 Q = 0 Q_BAR = 1

CLK = 1 D = 1 Q = 1 Q_BAR = 0

CLK = 0 D = 1 Q = 1 Q_BAR = 0

CLK = 1 D = 0 Q = 0 Q_BAR = 1

CLK = 0 D = 0 Q = 0 Q_BAR = 1
```

## Multiplexer from primitives



#### ♦ Verilog Code

```
1 module mux_from_gates ();
 2reg c0,c1,c2,c3,A,B;
 3wire Y;
 4//Invert the sel signals
 5not (a_inv, A);
6not (b_inv, B);
 7// 3-input AND gate
8and (y0,c0,a_inv,b_inv);
9and (y1,c1,a_inv,B);
10and (y2,c2,A,b_inv);
11 and (y3,c3,A,B);
12// 4-input OR gate
13<mark>or (Y, y0,y1,y2,y3);</mark>
15// Testbench Code goes here
16initial begin
    $monitor ( "c0 = %b c1 = %b c2 = %b c3 = %b A = %b B = %b Y = %b", c0, c1, c2, c3, A, B, Y);
     c0 = 0;
     c1 = 0;
20
     c2 = 0;
```

```
c3 = 0;
22 A = 0;
23 B = 0;
24 #1 A = 1;
25 #2 B = 1;
   #4 A = 0;
26
27 #8 $finish;
28end
29
30_{\text{always}} #1 c0 = ~c0;
31_{\text{always}} #2 c1 = \sim c1;
32 always #3 c2 = ~c2;
33_{always} #4 c3 = ~c3;
34
35 endmodule
```

```
c0 = 0 c1 = 0 c2 = 0 c3 = 0 A = 0 B = 0 Y = 0

c0 = 1 c1 = 0 c2 = 0 c3 = 0 A = 1 B = 0 Y = 0

c0 = 0 c1 = 1 c2 = 0 c3 = 0 A = 1 B = 0 Y = 0

c0 = 1 c1 = 1 c2 = 1 c3 = 0 A = 1 B = 1 Y = 0

c0 = 0 c1 = 0 c2 = 1 c3 = 1 A = 1 B = 1 Y = 1

c0 = 1 c1 = 0 c2 = 1 c3 = 1 A = 1 B = 1 Y = 1

c0 = 0 c1 = 1 c2 = 0 c3 = 1 A = 0 B = 1 Y = 1

c0 = 0 c1 = 1 c2 = 0 c3 = 0 A = 0 B = 1 Y = 0

c0 = 1 c1 = 0 c2 = 1 c3 = 0 A = 0 B = 1 Y = 1

c0 = 0 c1 = 1 c2 = 1 c3 = 0 A = 0 B = 1 Y = 1

c0 = 1 c1 = 1 c2 = 1 c3 = 0 A = 0 B = 1 Y = 1

c0 = 1 c1 = 1 c2 = 1 c3 = 0 A = 0 B = 1 Y = 1

c0 = 1 c1 = 0 c2 = 0 c3 = 1 A = 0 B = 1 Y = 1

c0 = 0 c1 = 0 c2 = 0 c3 = 1 A = 0 B = 1 Y = 0

c0 = 1 c1 = 0 c2 = 0 c3 = 1 A = 0 B = 1 Y = 0

c0 = 1 c1 = 0 c2 = 0 c3 = 1 A = 0 B = 1 Y = 0
```

## Gate and Switch delays

In real circuits, logic gates haves delays associated with them. Verilog provides the mechanism to associate delays with gates.

- Rise, Fall and Turn-off delays.
- Minimal, Typical, and Maximum delays.

## Rise Delay

The rise delay is associated with a gate output transition to 1 from another value (0,x,z).



## Fall Delay

The fall delay is associated with a gate output transition to 0 from another value (1,x,z).



## Turn-off Delay

The Turn–off delay is associated with a gate output transition to z from another value (0,1,x).

## Min Value

The min value is the minimum delay value that the gate is expected to have.

## 💸 Typ Value

The typ value is the typical delay value that the gate is expected to have.

## **♦ Max Value**

The max value is the maximum delay value that the gate is expected to have.

## Examples

```
1 module delay example();
 3wire out1,out2,out3,out4,out5,out6;
 4reg b,c;
 6// Delay for all transitions
 7or #5 u_or (out1,b,c);
 8// Rise and fall delay
 9and #(1,2) u_and (out2,b,c);
10// Rise, fall and turn off delay
11nor #(1,2,3) u nor (out3,b,c);
12//One Delay, min, typ and max
13 nand #(1:2:3) u nand (out4,b,c);
14//Two delays, min.typ and max
15<sub>buf</sub> #(1:4:8,4:5:6) u buf (out5,b);
16//Three delays, min, typ, and max
17<sub>notif1</sub> #(1:2:3,4:5:6,7:8:9) u notif1 (out6,b,c);
19//Testbench code
20initial begin
     $\text{monitor} ( "Time = \%g b = \%b c=\%b out1=\%b out2=\%b out3=\%b out4=\%b out5=\%b out6=\%b" , \$\text{time}, \bdot \c, \c, \c,
     out1, out2, out3, out4, out5, out6);
22
    b = 0:
23 c = 0;
24 #10 b = 1:
25 #10 c = 1;
26
    #10 b = 0;
27 #10 $finish;
28end
30endmodule
```

```
Time = 0 b = 0 c=0 out1=x out2=x out3=x out4=x out5=x out6=x
Time = 1 b = 0 c=0 out1=x out2=x out3=1 out4=x out5=x out6=x
Time = 2 b = 0 c=0 out1=x out2=0 out3=1 out4=1 out5=x out6=z
Time = 5 b = 0 c=0 \text{ out1}=0 \text{ out2}=0 \text{ out3}=1 \text{ out4}=1 \text{ out5}=0 \text{ out6}=z
Time = 8 b = 0 c=0 out1=0 out2=0 out3=1 out4=1 out5=0 out6=z
Time = 10 b = 1 c=0 out1=0 out2=0 out3=1 out4=1 out5=0 out6=z
Time = 12 b = 1 c=0 out1=0 out2=0 out3=0 out4=1 out5=0 out6=z
Time = 14 b = 1 c=0 out1=0 out2=0 out3=0 out4=1 out5=1 out6=z
Time = 15 b = 1 c=0 out1=1 out2=0 out3=0 out4=1 out5=1 out6=z
Time = 20 b = 1 c=1 out1=1 out2=0 out3=0 out4=1 out5=1 out6=z
Time = 21 b = 1 c=1 out1=1 out2=1 out3=0 out4=1 out5=1 out6=z
Time = 22 b = 1 c=1 out1=1 out2=1 out3=0 out4=0 out5=1 out6=z
Time = 25 b = 1 c=1 out1=1 out2=1 out3=0 out4=0 out5=1 out6=0
Time = 30 \text{ b} = 0 \text{ c} = 1 \text{ out1} = 1 \text{ out2} = 1 \text{ out3} = 0 \text{ out4} = 0 \text{ out5} = 1 \text{ out6} = 0
Time = 32 b = 0 c=1 out1=1 out2=0 out3=0 out4=1 out5=1 out6=1
Time = 35 b = 0 c=1 out1=1 out2=0 out3=0 out4=1 out5=0 out6=1
```

## Gate Delay Code Example

```
Time = 0 in = 0 out=x

Time = 5 in = 0 out=0

Time = 10 in = 1 out=0

Time = 15 in = 1 out=1

Time = 20 in = 0 out=1

Time = 25 in = 0 out=0
```



## → Gate Delay Code Example

```
Time = 0 in = 0 out=x
Time = 3 in = 0 out=0
Time = 10 in = 1 out=0
Time = 12 in = 1 out=1
Time = 20 in = 0 out=1
Time = 23 in = 0 out=0
```



#### → Gate Delay Code Example

```
Time = 0 in = 0 rise_delay = 0 fall_delay = x all_delay = x

Time = 1 in = 0 rise_delay = 0 fall_delay = 0 all_delay = 0

Time = 10 in = 1 rise_delay = 0 fall_delay = 1 all_delay = 0

Time = 11 in = 1 rise_delay = 1 fall_delay = 1 all_delay = 1

Time = 20 in = 0 rise_delay = 0 fall_delay = 1 all_delay = 1

Time = 21 in = 0 rise_delay = 0 fall_delay = 0 all_delay = 0
```



## N-Input Primitives

The and, nand, or, nor, xor, and xnor primitives have one output and any number of inputs

- The single output is the first terminal
- All other terminals are inputs

## Examples

```
1 module n_in_primitive();
 3wire out1,out2,out3;
 4reg in1,in2,in3,in4;
 6// Two input AND gate
 7and u_and1 (out1, in1, in2);
 8// four input AND gate
9and u_and2 (out2, in1, in2, in3, in4);
10// three input XNOR gate
11xnor u_xnor1 (out3, in1, in2, in3);
13//Testbench Code
14 initial begin
    $monitor ("in1 = %b in2 = %b in3 = %b in4 = %b out1 = %b out2 = %b out3 = %b", in1, in2, in3, in4, out1, out2,
15
    out3);
   in1 = 0;
   in2 = 0;
18 in 3 = 0;
19 in 4 = 0;
20
    #1 in1 = 1;
21 #1 in2 = 1;
22
    #1 in3 = 1;
23
    #1 in4 = 1;
24
    #1 $finish;
25end
26
27endmodule
```

```
in1 = 0 in2 = 0 in3 = 0 in4 = 0 out1 = 0 out2 = 0 out3 = 1
in1 = 1 in2 = 0 in3 = 0 in4 = 0 out1 = 0 out2 = 0 out3 = 0
in1 = 1 in2 = 1 in3 = 0 in4 = 0 out1 = 1 out2 = 0 out3 = 1
in1 = 1 in2 = 1 in3 = 1 in4 = 0 out1 = 1 out2 = 0 out3 = 0
in1 = 1 in2 = 1 in3 = 1 in4 = 1 out1 = 1 out2 = 1 out3 = 0
```

### N-Output Primitives

The buf and not primitives have any number of outputs and one input

- The output are in first terminals listed.
- The last terminal is the single input.

## Examples

```
1module n_out_primitive();
2
3wire out,out_0,out_1,out_2,out_3,out_a,out_b,out_c;
4wire in;
5
6// one output Buffer gate
7buf u_buf0 (out,in);
8// four output Buffer gate
9buf u_buf1 (out_0, out_1, out_2, out_3, in);
10// three output Invertor gate
11not u_not0 (out_a, out_b, out_c, in);
12
13endmodule
```

# **NOTES**

| <br> |  |  |  |
|------|--|--|--|
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |

# USER DEFINED PRIMITIVES CHAPTER 7

#### Introduction

Verilog has built in primitives like gates, transmission gates, and switches. This is rather small number of primitives, if we need more complex primitives, then Verilog provides UDP, or simply User Defined Primitives. Using UDP we can model

- Combinational Logic
- Sequention Logic

We can include timing information along with this UDP to model complete ASIC library models.

## Syntax

UDP begins with reserve word **primitive** and ends with **endprimitive**. This should follow by ports/terminals of primitive. This is kind of same as we do for module definition. UDP's should be defined outside **module** and **endmodule** 

```
1//This code shows how input/output ports
2// and primitive is declared
3primitive udp_syntax (
4a, // Port a
5b, // Port b
6c, // Port c
7d // Port d
8);
9output a;
10input b,c,d;
11
12// UDP function code here
13
14endprimitive
```

In the above code, udp\_syntax is the primitive name, it contains ports a, b,c,d.

The formal syntax of the UDP definition is as follows

```
<UDP output declaration>
 ::= output <output_terminal _name>;
<reg_declaration>
::= reg <output_terminal_name> ;
<UDP_input_declaration>
 ::= input <input_terminal_name> <,<input_terminal_name>>*;
<UDP initial statement>
 ::= initial <output_terminal_name> = <init_val> ;
<init val>
 ::= 1'b0
 ||= 1'b1
 ||= 1'bx
 ||= 1
 ||=0
:= table
    endtable
::= <combinational_entry>+
 ||= <sequential_entry>+
<combinational_entry>
 ::= <level_input_list> : <OUTPUT_SYMBOL> ;
<sequential_entry>
 ::= <input_list> : <state> : <next_state> ;
<input list>
 ::= <level_input_list>
 ||= <edge_input_list>
<level_input_list>
 ::= <LEVEL_SYMBOL>+
<edge_input_list>
 ::= <LEVEL_SYMBOL>* <edge> <LEVEL_SYMBOL>*
<edge>
 ::= ( <LEVEL SYMBOL> <LEVEL SYMBOL> )
 ||= <EDGE SYMBOL>
<state>
::= <LEVEL SYMBOL>
<next_state>
 ::= <OUTPUT_SYMBOL>
||= -
```

## **UDP** ports rules

- A UDP can contain only one output and up to 10 inputs max.
- Output Port should be the first port followed by one or more input ports.
- All UDP ports are scalar, i.e. Vector ports are not allowed.

- UDP's can not have bidirectional ports.
- The output terminal of a sequential UDP requires an additional declaration as type reg.
- It is illegal to declare a reg for the output terminal of a combinational UDP

## **♦** Body

Functionality of primitive (both combinational and sequential) is described inside a table, and it ends with reserve word endtable as shown in code below. For sequential UDP, we can use initial to assign initial value to output.

```
1// This code shows how UDP body looks like

2primitive udp_body (

3a, // Port a

4b, // Port b

5c // Port c

6);

7output a;
8input b,c;
9

10// UDP function code here

11// A = B | C;
12table

13// B C : A

14? 1 : 1;
151 ? : 1;
160 0 : 0;
17endtable

18

19endprimitive
```

Note: A UDP cannot use 'z' in input table

#### TestBench to Check above UDP

```
1\include "udp_body.v"
 2module udp_body_tb();
4reg b,c;
 5wire a;
 7udp_body udp (a,b,c);
 9initial begin
10 monitor("B = \%b C = \%b A = \%b", b, c, a);
b = 0;
12 c = 0;
13 #1 b = 1;
14 #1 b = 0;
15 #1 c = 1;
16 #1 b = 1'bx;
17 #1 c = 0;
18 #1 b = 1;
   #1 c = 1'bx;
20
   #1 b = 0;
```

```
21 #1 $finish;
22end
23
24endmodule
```

#### **Simulator Output**

```
B = 0 C = 0 A = 0

B = 1 C = 0 A = 1

B = 0 C = 0 A = 0

B = 0 C = 1 A = 1

B = x C = 1 A = 1

B = x C = 0 A = x

B = 1 C = 0 A = 1

B = 1 C = x A = 1

B = 0 C = x A = x
```

#### Table

Table is used for describing the function of UDP. Verilog reserve world **table** marks the start of table and reserve word **endtable** marks the end of table.

Each line inside a table is one condition, as and when an input changes, the input condition is matched and the output is evaluated to reflect the new change in input.

#### initial

initial statement is used for initialization of sequential UDP's. This statement begins with the keyword initial. The statement that follows must be an assignment statement that assigns a single bit literal value to the output terminal reg.

```
1 primitive udp_initial (a,b,c);
2 output a;
3 input b,c;
4 reg a;
5 // a has value of 1 at start of sim
6 initial a = 1'b1;
7
8 table
9 // udp_initial behaviour
10 endtable
11
12 endprimitive
```

## Symbols

UDP uses special symbols to describe functions, like rising edge, don't care so on. Below table shows the symbols that are used in UDP's

| Symbol | Interpretation                       | Explanation                             |
|--------|--------------------------------------|-----------------------------------------|
| ?      | 0 or 1 or X                          | ? means the variable can be 0 or 1 or x |
| b      | 0 or 1                               | Same as ?, but x is not included        |
| f      | (10)                                 | Falling edge on an input                |
| r      | (01)                                 | Rising edge on an input                 |
| p      | (01) or (0x) or (x1) or (1z) or (z1) | Rising edge including x and z           |
| n      | (10) or (1x) or (x0) or (0z) or (z0) | Falling edge including x and z          |
| *      | (??)                                 | All transitions                         |
| _      | no change                            | No Change                               |

We will see them in detail in next few pages.

### **♦ Combinational UDPs**

In combinational UDPs, the output is determined as a function of the current input. Whenever an input changes value, the UDP is evaluated and one of the state table rows is matched. The output state is set to the value indicated by that row. This is kind of same as condition statements, each line in table is one condition.

Combinational UDPs have one field per input and one field for the output. Input fields and output fields are separated with colon. Each row of the table is terminated by a semicolon. For example, the following state table entry specifies that when the three inputs are all 0, the output is 0.

The order of the inputs in the state table description must correspond to the order of the inputs in the port list in the UDP definition header. It is not related to the order of the input declarations.

Each row in the table defines the output for a particular combination of input states. If all inputs are specified as x, then the output must be specified as x. All combinations that are not explicitly specified result in a default output state of x.

## Example

In below example entry, the ? represents a don't–care condition. This symbol indicates iterative substitution of 1, 0, and x. The table entry specifies that when the inputs are 0 and 1, the output is 1 no matter what the value of the current state is.

You do not have to explicitly specify every possible input combination. All combinations that are not explicitly specified result in a default output state of x.

It is illegal to have the same combination of inputs, specified for different outputs.

```
1// This code shows how UDP body looks like
 2primitive udp_body (
 3a, // Port a
 4b, // Port b
 5c // Port c
 7 output a;
8input b,c;
10// UDP function code here
11// A = B | C;
12table
13// B C : A
14?1:1;
15<mark>1 ? : 1</mark>;
1600:0;
17endtable
19endprimitive
```

#### TestBench to Check above UDP

```
1\include "udp_body.v"
 2module udp_body_tb();
4reg b,c;
5wire a;
7udp_body udp (a,b,c);
9initial begin
10 monitor("B = \%b C = \%b A = \%b",b,c,a);
11 b = 0;
12 c = 0;
13 #1 b = 1;
14 #1 b = 0;
15 #1 c = 1;
16 #1 b = 1bx;
17 #1 c = 0;
18 #1 b = 1;
19 #1 c = 1'bx;
20 #1 b = 0;
21 #1 $finish;
22end
23
24endmodule
```

#### **Simulator Output**

```
B = 0 C = 0 A = 0
B = 1 C = 0 A = 1
B = 0 C = 0 A = 0
B = 0 C = 1 A = 1
B = x C = 1 A = 1
B = x C = 0 A = x
B = 1 C = 0 A = 1
B = 1 C = x A = 1
B = 0 C = x A = x
```

#### Level Sensitive Sequential UDP

Level-sensitive sequential behavior is represented the same way as combinational behavior, except that the output is declared to be of type reg, and there is an additional field in each table entry. This new field represents the current state of the UDP.

- The output is declared as reg to indicate that there is an internal state. The output value of the UDP is always the same as the internal state.
- A field for the current state has been added. This field is separated by colons from the inputs and the output.

Seguential UDPs have an additional field inserted between the input fields and the output field, compared to combinational UDP. This additional field represents the current state of the UDP and is considered equivalent to the current output value. It is delimited by colons.

```
1 primitive udp_seq (....);
4000:0:0:
6endtable
8endprimitive
```

## **Example**

```
1 primitive udp_latch(q, clk, d);
 2 output q;
 3input clk, d;
 5<mark>reg</mark> q;
 7table
 8//clk d q q+
 901:?:1;
1000: ?:0:
111 ?:?: -;
12endtable
```

## Edge-Sensitive UDPs

In level-sensitive behavior, the values of the inputs and the current state are sufficient to determine the output value. Edge-sensitive behavior differs in that changes in the output are triggered by specific transitions of the inputs.

As in the combinational and the level–sensitive entries, a ? implies iteration of the entry over the values 0, 1, and x. A dash (–) in the output column indicates no value change.

All unspecified transitions default to the output value x. Thus, in the previous example, transition of clock from 0 to x with data equal to 0 and current state equal to 1 result in the output q going to x.

All transitions that should not affect the output must be explicitly specified. Otherwise, they will cause the value of the output to change to x. If the UDP is sensitive to edges of any input, the desired output state must be specified for all edges of all inputs.

#### Example

```
1 primitive udp_sequential(q, clk, d);
 2 output a:
 3 input clk, d;
 5<mark>reg</mark> q;
 7table
 8// obtain output on rising edge of clk
 9// clk d q q+
10(01) 0 : ? : 0;
11(01) 1 : ? : 1;
12(0?) 1 : 1 : 1 ;
13(0?) 0 : 0 : 0 ;
14// ignore negative edge of clk
15(?0) ? : ? : -;
16// ignore d changes on steady clk
17? (??) : ? : -;
18endtable
19
20endprimitive
```

## ★ Example UDP with initial

```
1 primitive udp_sequential_initial(q, clk, d);
2 output q;
3 input clk, d;
4 5reg q;
6 7initial begin
8 q = 0;
```

```
9 end
10
11 table
12 // obtain output on rising edge of clk
13 // clk d q q+
14 (01) 0 : ? : 0;
15 (01) 1 : ? : 1;
16 (0?) 1 : 1 : 1;
17 (0?) 0 : 0 : 0;
18 // ignore negative edge of clk
19 (?0) ? : ? : -;
20 // ignore d changes on steady clk
21 ? (??) : ? : -;
22 endtable
23
24 endprimitive
```

# **NOTES**

# VERILOG OPERATORS CHAPTER 8

#### Arithmetic Operators

- Binary: +, -, \*, /, % (the modulus operator)
- Unary: +, (This is used to specify the sign)
- Integer division truncates any fractional part
- The result of a modulus operation takes the sign of the first operand
- If any operand bit value is the unknown value x, then the entire result value is x
- Register data types are used as unsigned values (Negative numbers are stored in two's complement form)

# Example

```
5 + 10 = 15

5 - 10 = -5

10 - 5 = 5

10 * 5 = 50

10 / 5 = 2

10 / -5 = -2

10 % 3 = 1

+5 = 5

-5 = -5
```

# Relational Operators

| Operator | Description                  |
|----------|------------------------------|
| a < b    | a less than b                |
| a > b    | a greater than b             |
| a <= b   | a less than or equal to b    |
| a >= b   | a greater than or equal to b |

- The result is a scalar value:
- 0 if the relation is false
- 1 if the relation is true
- x if any of the operands has unknown x bits

**Note:** If a value is x or z, then the result of that test is false (0)

# Example

```
1 module relational_operators();
2 initial begin
4 $display ( " 5 <= 10 = %b" , (5 <= 10));
5 $display ( " 5 >= 10 = %b" , (5 >= 10));
6 $display ( " 1'bx <= 10 = %b" , (1'bx <= 10));
7 $display ( " 1'bz <= 10 = %b" , (1'bz <= 10));
8 #10 $finish;
9 end
10
11 endmodule
```

```
5 <= 10 = 1

5 >= 10 = 0

1'bx <= 10 = 1

1'bz <= 10 = 1
```

# Equality Operators

There are two types of Equality operators. Case Equality and Logical Equality.

| Operator | Description                                                |
|----------|------------------------------------------------------------|
| a === b  | a equal to b, including x and z (Case equality)            |
| a !== b  | a not equal to b, including x and z (Case inequality)      |
| a == b   | a equal to b, resulting may be unknown (logical equality)  |
| a != b   | a not equal to b, result may be unknown (logical equality) |

- Operands are compared bit by bit, with zero filling if the two operands do not have the same length
- Result is 0 (false) or 1 (true)
- For the == and != operators the result is x, if either operand contains an x or a z
- For the === and !== operators bits with x and z are included in the comparison and must match for the result to be true

Note: The result is always 0 or 1.

# <page-header> Example

```
1 module equality_operators();
    3 initial begin
     4 // Case Equality
              $\display ( " 4'\bx001 === 4'\bx001 = \%b" , (4'\bx001 === 4'\bx001));
     $\frac{1}{2}$ $
                $\display ( " 4'\bz0x1 === 4'\bz0x1 = \%b" , (4'\bz0x1 === 4'\bz0x1));
    9 // Case Inequality
 10 \frac{10}{\text{display}} ( \text{" 4'bx0x1 !== 4'bx001 = \%b"}, (4'bx0x1 !== 4'bx001));
$\text{display} ( " 4'bz0x1 !== 4'bz001 = \%b" , (4'bz0x1 !== 4'bz001));
12 // Logical Equality
$\frac{13}{\$display} ( " \frac{5}{2} == \frac{10}{2} = \%b", (5 == \frac{10}{2});
$\frac{14}{\$display} ( " 5 == 5 = \%b", (5 == 5));
15 // Logical Inequality
16 $display ( " 5 != 5 = %b", (5 != 5));
$\frac{17}{\$display} ( " 5 != 6 = \%b", (5 != 6));
18 #10 $finish;
19end
20
21 endmodule
```

```
4'bx001 === 4'bx001 = 1

4'bx0x1 === 4'bx001 = 0

4'bz0x1 === 4'bz0x1 = 1

4'bz0x1 === 4'bz001 = 0

4'bx0x1 !== 4'bx001 = 1

4'bz0x1 !== 4'bz001 = 1

5 == 10 = 0

5 == 5 = 1

5 != 5 = 0

5 != 6 = 1
```

# Logical Operators

| Operator | Description    |
|----------|----------------|
| !        | logic negation |
| &&       | logical and    |
|          | logical or     |

- Expressions connected by && and || are evaluated from left to right
- Evaluation stops as soon as the result is known
- The result is a scalar value:

- ♦ 0 if the relation is false
- ♦ 1 if the relation is true
- ♦ x if any of the operands has unknown x bits

# Example

```
1 module logical_operators();
 3 initial begin
 4 // Logical AND
   $display ( "1'b1 && 1'b1 = %b", (1'b1 && 1'b1));
 $\text{display} ( "1'b1 && 1'b0 = \%b" , (1'b1 && 1'b0));
    $display ( "1'b1 && 1'bx = %b", (1'b1 && 1'bx));
 8 // Logical OR
    $display ( "1'b1 || 1'b0 = %b", (1'b1 || 1'b0));
10 $display ( "1'b0 || 1'b0 = %b", (1'b0 || 1'b0));
11 $\display ( "1'b0 || 1'bx = \%b" , (1'b0 || 1'bx));
12 // Logical Negation
13  $display ( "! 1'b1 = %b" , (! 1'b1));
14 $\text{$display} ( "! 1'b0 = \%b" , (! 1'b0));
15 #10 $finish;
16end
18endmodule
```

```
1'b1 && 1'b1 = 1

1'b1 && 1'b0 = 0

1'b1 && 1'bx = x

1'b1 || 1'b0 = 1

1'b0 || 1'b0 = 0

1'b0 || 1'bx = x

! 1'b1 = 0

! 1'b0 = 1
```

# Bit-wise Operators

Bitwise operators perform a bit wise operation on two operands. They take each bit in one operand and perform the operation with the corresponding bit in the other operand. If one operand is shorter than the other, it will be extended on left side with zeros to match the length of the longer operand.

| Operator | Description                 |
|----------|-----------------------------|
| ~        | negation                    |
| &        | and                         |
|          | inclusive or                |
| ٨        | exclusive or                |
| ^~ or ~^ | exclusive nor (equivalence) |

- Computations include unknown bits, in the following way:
  - ~x = x
     0&x = 0
     1&x = x&x = x
     1|x = 1
     0|x = x|x = x
     0^x = 1^x = x^x = x

• When operands are of unequal bit length, the shorter operand is zero-filled in the most significant bit positions

```
1 module bitwise operators();
     3 initial begin
     4 // Bit Wise Negation
     5 $display ( " \sim4'b0001 = %b", (\sim4'b0001));
               $\display ( " \sim4'bx001 = %b", (\sim4'bx001));
                 $display ( " ~4'bz001 = %b" , (~4'bz001));
    8 // Bit Wise AND
              $display ( " 4'b0001 & 4'b1001 = %b", (4'b0001 & 4'b1001));
               $display ( " 4'b1001 & 4'bx001 = %b", (4'b1001 & 4'bx001));
                $display ( " 4'b1001 & 4'bz001 = %b", (4'b1001 & 4'bz001));
             // Bit Wise OR
 13 $\text{$display} ( " 4'b0001 | 4'b1001 = \%b" , (4'b0001 | 4'b1001));
14 \frac{\text{display}}{\text{display}} ( \frac{\text{display}}{\text{display}}
$\frac{$\display}{\text{ (" 4'b0001 | 4'bz001 = \%b", (4'b0001 | 4'bz001));}}
16 // Bit Wise XOR
17 $display ( " 4'b0001 ^ 4'b1001 = %b", (4'b0001 ^ 4'b1001));
18 $display ( " 4'b0001 ^ 4'bx001 = %b", (4'b0001 ^ 4'bx001));
19 $\frac{19}{3} \display ( " 4'b0001 ^ 4'bz001 = \%b", (4'b0001 ^ 4'bz001));
20 // Bit Wise XNOR
21 $\text{$display} ( " 4'\text{$b0001} \times 4'\text{$b1001} = \text{$\text{$b}$" , (4'\text{$b0001} \times 4'\text{$b1001}));
              $\display ( " 4'b0001 \( \cdot^ \) 4'bx001 = \( \cdot b \) ", (4'b0001 \( \cdot^ \) 4'bx001));
23 $\frac{1}{23} \quad \text{$\display} \left( \text{" 4'b0001 \pi^4 4'bz001 = \pi^\text{"}}, (4'b0001 \pi^4 4'bz001));
24 #10 $finish;
25end
26
27endmodule
```

```
~4'bx001 = 1110

~4'bx001 = x110

~4'bz001 = x110

4'b0001 & 4'b1001 = 0001

4'b1001 & 4'bx001 = x001

4'b1001 & 4'bz001 = x001

4'b0001 | 4'b2001 = x001

4'b0001 | 4'bx001 = x001

4'b0001 | 4'bz001 = x001

4'b0001 ^ 4'b1001 = 1000

4'b0001 ^ 4'bx001 = x000
```

```
4'b0001 ^ 4'bz001 = z000

4'b0001 ~^ 4'b1001 = 0111

4'b0001 ~^ 4'bx001 = x111

4'b0001 ~^ 4'bz001 = x111
```

#### Reduction Operators

| Operator | Description |
|----------|-------------|
| &        | and         |
| ~&       | nand        |
|          | or          |
| ~        | nor         |
| ٨        | xor         |
| ^~ or ~^ | xnor        |

- Reduction operators are unary.
- They perform a bit-wise operation on a single operand to produce a single bit result.
- Reduction unary NAND and NOR operators operate as AND and OR respectively, but with their outputs negated.
  - ◆ Unknown bits are treated as described before.

```
1 module reduction_operators();
 3 initial begin
    // Bit Wise AND reduction
    $display ( " & 4'b1001 = %b", (& 4'b1001));
    $display ( " & 4'bx111 = %b", (& 4'bx111));
    $display ( " & 4'bz111 = %b", (& 4'bz111));
 8 // Bit Wise NAND reduction
    $display ( " ~& 4'b1001 = %b", (~& 4'b1001));
10 $\frac{10}{3} \quad \text{$\display} \left( \" \sim \& 4'\text{bx001} = \%\text{b}\" \, \left( \sim & 4'\text{bx001} \right) \right);
$\frac{11}{\$display} ( " \sigma & 4'bz001 = \%b", (\sigma & 4'bz001));
12 // Bit Wise OR reduction
13 $display ( " | 4'b1001 = %b", (| 4'b1001));
14 $\text{display} ( " | 4'bx000 = \text{%b"}, (| 4'bx000));
15 $\text{$display} ( " | 4'bz000 = \%b" , (| 4'bz000));
16 // Bit Wise OR reduction
17
    $display ( " ~ | 4'b1001 = %b", (~ | 4'b1001));
18 $display ( " ~ | 4'bx001 = %b", (~ | 4'bx001));
19 $\text{$display} ( " \sim | 4'bz001 = \%b" , (\sim | 4'bz001));
20
    // Bit Wise XOR reduction
21 $\frac{1}{2} \$\display ( " \(^4\b1001 = \%b\)", (\(^4\b1001)\);
```

```
\& 4'b1001 = 0
& 4'bx111 = x
& 4'bz111 = x
~& 4'b1001 = 1
\sim 4'bx001 = 1
 ~& 4'bz001 = 1
 4'b1001 = 1
 4'bx000 = x
 4'bz000 = x
 4b1001 = 0
 |4|bx001 = 0
\sim 4'bz001 = 0
^ 4'b1001 = 0
^{\land} 4'bx001 = x
^{\land} 4'bz001 = x
~^ 4'b1001 = 1
\sim^{\Lambda} 4'bx001 = x
\sim^{\Lambda} 4'bz001 = x
```

# Shift Operators

| Operator | Description |
|----------|-------------|
| <<       | left shift  |
| >>       | right shift |

- The left operand is shifted by the number of bit positions given by the right operand.
- The vacated bit positions are filled with zeroes.

```
9  $display ( " 4'b1001 >> 1 = %b" , (4'b1001 >> 1));

10  $display ( " 4'b10x1 >> 1 = %b" , (4'b10x1 >> 1));

11  $display ( " 4'b10z1 >> 1 = %b" , (4'b10z1 >> 1));

12  #10 $finish;

13end

14

15endmodule
```

```
4'b1001 <<1 = 0010

4'b10x1 <<1 = 0x10

4'b10z1 <<1 = 0z10

4'b1001 >> 1 = 0100

4'b10x1 >> 1 = 010x

4'b10z1 >> 1 = 010x
```

# Concatenation Operator

- Concatenations are expressed using the brace characters { and }, with commas separating the expressions within
  - ◆ Example: + {a, b[3:0], c, 4'b1001} // if a and c are 8-bit numbers, the results has 24 bits
- Unsized constant numbers are not allowed in concatenations

# Example

#### ${4'b1001,4'b10x1} = 100110x1$

# Replication Operator

Replication operator is used for replication group of bits n times. Say you have 4 bit variable and you want to replicate it 4 times to get a 16 bit variable, then we can use replication operator.

| Operator | Description                |
|----------|----------------------------|
| {n{m}}   | Replicate value m, n times |

Repetition multipliers that must be constants can be used:

- ♦ {3{a}} // this is equivalent to {a, a, a}
- Nested concatenations and replication operator are possible:
  - ♦ {b, {3{c, d}}} // this is equivalent to {b, c, d, c, d, c, d}

# Example

```
{4{4^b1001}} = 1001100110011001
{4{4^b1001,1^bz}} = 1001z1001z1001z1001z
```

# Conditional Operators

- The conditional operator has the following C-like format:
  - ♦ cond expr? true expr: false expr
- The true\_expr or the false\_expr is evaluated and used as a result depending on if cond\_expr evaluates to true or false

```
1 module conditional_operator();
 3wire out;
 4 reg enable, data;
 5// Tri state buffer
6assign out = (enable) ? data : 1'bz;
8 initial begin
    $display ( "time\t enable data out" );
10 $monitor ( "%g\t %b %b %b" ,$time,enable,data,out);
11 enable = 0;
    data = 0;
13 #1 data = 1;
    #1 data = 0;
15 #1 enable = 1;
16 #1 data = 1;
    #1 data = 0;
    #1 enable = 0;
```

```
19 #10 $finish;
20end
21
22endmodule
```

```
time enable data out
0 0 0 z
1 0 1 z
2 0 0 z
3 1 0 0
4 1 1 1
5 1 0 0
6 0 0 z
```

# Operator Precedence

| Operator                         | Symbols        |
|----------------------------------|----------------|
| Unary, Multiply, Divide, Modulus | !, ~, *, /, %  |
| Add, Subtract, Shift             | +, - , <>      |
| Relation, Equality               | ,<=,>=,==,!=== |
| Reduction                        | &, !&,^,^~, ,~ |
| Logic                            | &&,            |
| Conditional                      | ?              |

# **NOTES**

# VERILOG BEHAVIORAL MODELING CHAPTER 9

#### Verilog HDL Abstraction Levels

- Behavioral Models: Higher level of modeling where behavior of logic is modeled.
- RTL Models : Logic is modeled at register level
- Structural Models: Logic is modeled at both register level and gate level.

#### Procedural Blocks

Verilog behavioral code is inside procedures blocks, but there is a exception, some behavioral code also exist outside procedures blocks. We can see this in detail as we make progress.

There are two types of procedural blocks in Verilog

- initial: initial blocks execute only once at time zero (start execution at time zero).
- always: always blocks loop to execute over and over again, in other words as name means, it executes always.

# Example – initial

```
1 module initial_example();
2 reg clk,reset,enable,data;
3
4 initial begin
5    clk = 0;
6    reset = 0;
7    enable = 0;
8    data = 0;
9 end
10
11 endmodule
```

In the above example, the initial block execution and always block execution starts at time 0. Always blocks waits for the the event, here positive edge of clock, where as initial block without waiting just executed all the statements within begin and end statement.

# Example – always

```
1 module always example();
2reg clk,reset,enable,q_in,data;
 4always @ (posedge clk)
5if (reset) begin
6 data <= 0;
7end else if (enable) begin
8 data <= q in;</pre>
9<mark>end</mark>
11 endmodule
```

In always block, when the trigger event occurs, the code inside begin and end is executed and the once again the always block waits for next posedge of clock. This process of waiting and executing on event is repeated till simulation stops.

#### Procedural Assignment Statements

- Procedural assignment statements assign values to reg, integer, real, or time variables and can not assign values to nets (wire data types)
- You can assign to the register (reg data type) the value of a net (wire), constant, another register, or a specific value.

#### Example - Bad procedural assignment

```
1 module initial_bad();
 2reg clk,reset;
3wire enable,data;
5initial begin
6 clk = 0;
    reset = 0;
    enable = 0;
    data = 0;
10end
12endmodule
```

### Example - Good procedural assignment

```
module initial_good();
2 reg clk, reset, enable, data;
4 initial begin
   clk = 0;
   reset = 0;
    enable = 0;
    data = 0;
```



# Procedural Assignment Groups

If a procedure block contains more than one statement, those statements must be enclosed within

- Sequential **begin end** block
- Parallel **fork join** block

When using begin–end, we can give name to that group. This is called **named blocks**.

#### ★ Example – "begin-end"

```
module initial_begin_end();
reg clk,reset,enable,data;

finitial begin

finitial begin

monitor( "%g clk=%b reset=%b enable=%b data=%b" , $time, clk, reset, enable, data);

finitial begin

monitor( "%g clk=%b reset=%b enable=%b data=%b" , $time, clk, reset, enable, data);

finitial begin

finitia
```

**Begin**: clk gets 0 after 1 time unit, reset gets 0 after 11 time units, enable after 16 time units, data after 19 units. All the statements are executed in sequentially.

#### **Simulator Output**

```
0 clk=x reset=x enable=x data=x
1 clk=0 reset=x enable=x data=x
11 clk=0 reset=0 enable=x data=x
16 clk=0 reset=0 enable=0 data=x
19 clk=0 reset=0 enable=0 data=0
```

### Example – "fork-join"

**Fork:** clk gets value after 1 time unit, reset after 10 time units, enable after 5 time units, data after 3 time units. All the statements are executed in parallel.

#### **Simulator Output**

```
0 clk=x reset=x enable=x data=x
1 clk=0 reset=x enable=x data=x
3 clk=0 reset=x enable=x data=0
5 clk=0 reset=x enable=0 data=0
10 clk=0 reset=0 enable=0 data=0
11 Terminating simulation
```

# Sequential Statement Groups

The **begin – end** keywords:

- Group several statements together.
- Cause the statements to be evaluated in sequentially (one at a time)
  - Any timing within the sequential groups is relative to the previous statement.
  - ◆ Delays in the sequence accumulate (each delay is added to the previous delay)
  - Block finishes after the last statement in the block.

#### Example – sequential

```
1module sequential();
2
3reg a;
4
5initial begin
6 $monitor ( "%g a = %b" , $time, a);
7 #10 a = 0;
8 #11 a = 1;
```

```
9 #12 a = 0;

10 #13 a = 1;

11 #14 $finish;

12end

13

14endmodule
```

#### **Simulator Output**

```
0 a = x

10 a = 0

21 a = 1

33 a = 0

46 a = 1
```

# Parallel Statement Groups

The fork – join keywords:

- Group several statements together.
- Cause the statements to be evaluated in parallel (all at the same time).
  - Timing within parallel group is absolute to the beginning of the group.
  - ♦ Block finishes after the last statement completes (Statement with high delay, it can be the first statement in the block).

#### Example – Parallel

#### **Simulator Output**

```
0 a = x

10 a = 0

11 a = 1

12 a = 0

13 a = 1
```

#### Example – Mixing "begin–end" and "fork – join"

```
1module fork_join();
2
3reg clk,reset,enable,data;
4
5initial begin
6    $display ( "Starting simulation" );
7    $monitor( "%g clk=%b reset=%b enable=%b data=%b" , $time, clk, reset, enable, data);
8    fork : FORK_VAL
9    #1 clk = 0;
10    #5 reset = 0;
11    #5 enable = 0;
12    #2 data = 0;
13    join
14    #10 $display ( "%g Terminating simulation" , $time);
15    $finish;
16end
17
18endmodule
```

#### **Simulator Output**

```
0 clk=x reset=x enable=x data=x
1 clk=0 reset=x enable=x data=x
2 clk=0 reset=x enable=x data=0
5 clk=0 reset=0 enable=0 data=0
15 Terminating simulation
```

# Blocking and Nonblocking assignment

Blocking assignments are executed in the order they are coded, Hence they are sequential. Since they block the execution of next statment, till the current statement is excuted, they are called blocking assignments. Assignment are made with "=" symbol. Example a = b;

Nonblocking assignements are executed in parallel. Since the execution of next statement is not blocked due to execution of current statement, they are called nonblocking statement. Assignement are made with "<=" symbol. Example a <= b;

**Note:** Correct way to spell nonblocking is nonblocking and not non-blocking.

#### Example – blocking and nonblocking

```
1 module blocking_nonblocking();
 3reg a,b,c,d;
 4// Blocking Assignment
 5initial begin
 6 #10 a = 0;
 7 + 11a = 1;
 8 #12 a = 0;
    #13 a = 1;
10end
12 initial begin
13 #10 b <= 0;
14 #11 b <= 1;
15 #12 b <= 0;
16 #13 b <= 1;
17end
19initial begin
20 c = #100;
21 c = #111;
22 c = #12 0;
23 c = #131;
24end
25
26initial begin
27 d <= #10 0;
28 d <= #11 1;
29 d <= #12 0;
30 d <= #13 1;
31end
32
33 initial begin
34 $monitor( "TIME = \%g A = \%b B = \%b C = \%b D = \%b" ,$time, a, b, c, d);
35 #50 $finish;
36<mark>end</mark>
37
38endmodule
```

#### **Simulator Output**

```
TIME = 0 A = x B = x C = x D = x

TIME = 10 A = 0 B = 0 C = 0 D = 0

TIME = 11 A = 0 B = 0 C = 0 D = 1

TIME = 12 A = 0 B = 0 C = 0 D = 0

TIME = 13 A = 0 B = 0 C = 0 D = 1

TIME = 21 A = 1 B = 1 C = 1 D = 1

TIME = 33 A = 0 B = 0 C = 0 D = 1

TIME = 46 A = 1 B = 1 C = 1 D = 1
```

## Waveform



#### The Conditional Statement if-else

The if – else statement controls the execution of other statements, In programming language like c, if – else controls the flow of program. When more than one statement needs to be executed for a if conditions, then we need to use begin and end as seen in earlier examples.

#### Syntax: if

if (condition)

statements;

#### Syntax: if-else

if (condition)

statements;

else

statements;

#### Syntax : nested if-else-if

if (condition)

statements;

else if (condition)

statements;

......

else

statements;



# Example - simple if

```
1module simple_if();
2
3reg latch;
4wire enable,din;
5
6always @ (enable or din)
7if (enable) begin
8 latch <= din;
9end
10
11endmodule</pre>
```

# Example- if-else

```
1 module if_else();
2
3 reg dff;
4 wire clk,din,reset;
5
6 always @ (posedge clk)
7 if (reset) begin
8    dff <= 0;
9 end else begin
10    dff <= din;
11 end
12
13 endmodule</pre>
```

# Example- nested-if-else-if

```
1 module nested_if();
 3reg [3:0] counter;
 4wire clk,reset,enable, up_en, down_en;
 6always @ (posedge clk)
 7// If reset is asserted
 8if (reset == 1'b0) begin
 9 counter <= 4'b0000;</pre>
10 // If counter is enable and up count is mode
11end else if (enable == 1'b1 && up_en == 1'b1) begin
   counter <= counter + 1'b1;
13 // If counter is enable and down count is mode
14end else if (enable == 1'b1 && down_en == 1'b1) begin
15 counter <= counter - 1'b0;
16 // If counting is disabled
17end else begin
18
   counter <= counter; // Redundant code
19<mark>end</mark>
20
21 endmodule
```

# Parallel if-else

In the above example, the (enable == 1'b1 && up\_en == 1'b1) is given highest pritority and condition (enable == 1'b1 && down\_en == 1'b1) is given lowest priority. We normally don't include reset checking in priority as this does not falls in the combo logic input to the flip-flop as shown in figure below.



So when we need priority logic, we use nexted if–else statments. On other end if we don't want to implement priority logic, knowing that only one input is active at a time i.e. all inputs are mutually exclusive, then we can write the code as shown below.

Its known fact that priority implementation takes more logic to implement then parallel implementation. So if you know the inputs are mutually exclusive, then you can code the logic in parallel if.

```
1 module parallel_if();
 3reg [3:0] counter;
 4wire clk,reset,enable, up_en, down_en;
 6always @ (posedge clk)
 7// If reset is asserted
 8if (reset == 1'b0) begin
   counter <= 4'b0000;
10end else begin
// If counter is enable and up count is mode
12 if (enable == 1'b1 && up_en == 1'b1) begin
      counter <= counter + 1'b1;
14 end
15 // If counter is enable and down count is mode
16 if (enable == 1'b1 && down en == 1'b1) begin
17
      counter <= counter - 1'b1;
18 end
19end
21 endmodule
```

# The Case Statement

The case statement compares a expression to a series of cases and executes the statement or statement group associated with the first matching case

- case statement supports single or multiple statements.
- Group multiple statements using begin and end keywords.

Synax of a case statement look as shown below.

```
case ()
< case1 > : < statement >
< case2 > : < statement >
.....
default : < statement >
endcase
```

# Normal Case

#### ♦ Example- case

#### Example - case without default

```
Immodule mux_without_default (a,b,c,d,sel,y);
Input a, b, c, d;
Input [1:0] sel;
Input
```

```
15 2'bzz,2'bz0,2'bz1,2'b0z,2'b1z : $display( "Error in SEL" );
16endcase
17
18endmodule
```

Above example shows how to specify multiple case items as single case item.

The Verilog case statement does an identity comparison (like the === operator), One can use the case statement to check for logic x and z values as shown in below example.

#### Example - case with x and z

```
module case_xz(enable);
input enable;

always @ (enable)

case(enable)

1'bz: $display ( "enable is floating" );

1'bx: $display ( "enable is unknown" );

default: $display ( "enable is %b" ,enable);

endcase

endcase

endcase

endcase
```

# The casez and casex statement

Special versions of the case statement allow the x ad z logic values to be used as "don't care"

- casez: Treates z as the don't care.
- casex: Treates x and z as don't care.

#### Example - casez

#### Example - casex

```
1 module casex_example(opcode,a,b,c,out);
2 input [3:0] opcode;
3 input [1:0] a,b,c;
4 output[1:0] out;
5 reg [1:0] out;
6
7 always @ (opcode or a or b or c)
8 casex(opcode)
9 4'b1zzx: out = a; // Don't care 3:0 bits
10 4'b01??: out = b; // The ? is same as z in a number
11 4'b001?: out = c;
12 default: $display ( "Error xxxx does matches 0000" );
13 endcase
14
15 endmodule
```

#### Example - Comparing case, casex, casez

```
1 module case compare;
 3reg sel;
 5initial begin
 6 #1 $display ( "\n Driving 0" );
    sel = 0;
 8 #1 $display ( "\n Driving 1" );
    sel = 1;
10 #1 $display ( "\n Driving x" );
11 sel = 1'bx;
#1 $display ( "\n Driving z" );
13 sel = 1'bz;
14 #1 $finish;
15end
17 always @ (sel)
18case (sel)
19
   1'b0: $display("Normal: Logic 0 on sel");
20 1'b1: $display("Normal: Logic 1 on sel");
21
    1'bx: $display("Normal: Logic x on sel");
   1'bz: $display("Normal: Logic z on sel");
23endcase
24
25 always @ (sel)
26casex (sel)
27
   1'b0: $display( "CASEX: Logic 0 on sel");
28 1'b1: $display( "CASEX: Logic 1 on sel");
29
   1'bx: $display( "CASEX: Logic x on sel");
30
    1'bz: $display( "CASEX: Logic z on sel");
31 endcase
```

```
33always @ (sel)
34casez (sel)
35 1'b0: $display( "CASEZ: Logic 0 on sel" );
36 1'b1: $display( "CASEZ: Logic 1 on sel" );
37 1'bx: $display( "CASEZ: Logic x on sel" );
38 1'bz: $display( "CASEZ: Logic z on sel" );
39endcase
40
41endmodule
```

#### **Simulation Output**

```
Driving 0
Normal: Logic 0 on sel
CASEX: Logic 0 on sel
CASEZ: Logic 0 on sel
  Driving 1
Normal : Logic 1 on sel
CASEX: Logic 1 on sel
CASEZ: Logic 1 on sel
  Driving x
Normal: Logic x on sel
CASEX: Logic 0 on sel
CASEZ: Logic x on sel
  Driving z
Normal : Logic z on sel
CASEX: Logic 0 on sel
CASEZ: Logic 0 on sel
```

# Looping Statements

Looping statements appear inside a procedural blocks only, Verilog has four looping statements like any other programming language.

- forever
- repeat
- while
- for

# The forever statement

The forever loop executes continually, the loop never ends. Normally we use forever statement in initial blocks.

syntax : forever < statement >

Once should be very careful in using a forever statement, if no timing construct is present in the forever statement, simulation could hang. Below code is one such application, where timing construct is included inside a forever statement.

#### Example – Free running clock generator

```
1 module forever_example ();
2
3 reg clk;
4
5 initial begin
6  #1 clk = 0;
7  forever begin
8  #5 clk = !clk;
9  end
10 end
11
12 initial begin
13  $monitor ( "Time = %d clk = %b" ,$time, clk);
14  #100 $finish;
15 end
16
17 endmodule
```

# The repeat statement

The repeat loop executes statement fixed < number > of times.

syntax : repeat (< number >) < statement >

#### ♦ Example- repeat

```
1 module repeat_example();
 2reg [3:0] opcode;
3reg [15:0] data;
4 reg temp;
6always @ (opcode or data)
7begin
 8 if (opcode == 10) begin
       // Perform rotate
       repeat (8) begin
         #1 \text{ temp} = \text{data}[15];
         data = data << 1;
          data[0] = temp;
14
       end
15 end
16end
17// Simple test code
18 initial begin
    $display ( " TEMP DATA" );
```

# The while loop statement

The while loop executes as long as an evaluates as true. This is same as in any other programming language.

syntax: while ()

#### Example while

```
1 module while_example();
 3reg [5:0] loc;
 4reg [7:0] data;
 6 always @ (data or loc)
 7begin
 8 loc = 0:
 9 // If Data is 0, then loc is 32 (invalid value)
if (data == 0) begin
       loc = 32;
12 end else begin
      while (data[0] == 0) begin
         loc = loc + 1;
15
          data = data >> 1;
16
17
    end
18 $\text{display} ( "DATA = \text{%b LOCATION} = \text{%d" ,data,loc);}
19<mark>end</mark>
20
21 initial begin
22 #1 data = 8'b11;
23 #1 data = 8'b100;
24 #1 data = 8'b1000;
25 #1 data = 8'b1000_0000;
26
   #1 data = 8'b0;
27 #1 $finish;
28end
29
30 endmodule
```

# The for loop statement

The for loop is same as the for loop used in any other programming language.

- Executes an < initial assignment > once at the start of the loop.
- Executes the loop as long as an < expression > evaluates as true.
- Executes a at the end of each pass through the loop.

syntax : for (< initial assignment >; < expression >, < step assignment >) < statement >

**Note:** verilog does not have ++ operator as in the case of C language.

#### Example while

```
Immodule for_example();
Integer i;
Integer integer
```

# Continuous Assignment Statements

Continuous assignment statements drives nets (wire data type). They represent structural connections.

- They are used for modeling Tri-State buffers.
- They can be used for modeling combinational logic.
- They are outside the procedural blocks (always and initial blocks).
- The continuous assign overrides any procedural assignments.
- The left-hand side of a continuous assignment must be net data type.

**syntax**: assign (strength, strength) **#(delay)** net = expression;



# Example – Tri–state buffer

# Propagation Delay

Continuous Assignments may have a delay specified, Only one delay for all transitions may be specified. A minimum:typical:maximum delay range may be specified.

# Example – Tri–state buffer

#### Procedural Block Control

Procedural blocks become active at simulation time zero, Use level sensitive even controls to control the execution of a procedure.

```
1 module dlatch_using_always();
 2reg q;
 4reg d, enable;
 6always @ (d or enable)
 7if (enable) begin
   q = d;
 9<mark>end</mark>
10
11 initial begin
12 $monitor ( " ENABLE = %b D = %b Q = %b", enable,d,q);
13 #1 enable = 0;
14 #1 d = 1;
15 #1 enable = 1;
16 #1 d = 0;
17 #1 d = 1;
18 #1 d = 0;
19 #1 enable = 0;
20 #10 $finish;
21end
23endmodule
```

An event sensitive delay at the begining of a procedure, any change in either d or enable satisfies the even control and allows the execution of the statements in the procedure. The procedure is sensitive to any change in d or enable.



To model combinational logic, a procedure block must be sensitive to any change on the input. There is one important rule that needs to be followed while modelling combinational logic. If you use conditional checking using "if", then you need to mention the "else" part. Missing the else part results in latch. If you don't like typing the else part, then you must initilize all the variables of that combo block to zero as soon as it enters.

#### Example – One bit Adder

```
1 module adder_using_always ();
 2reg a, b;
 3reg sum, carry;
 5 always @ (a or b)
 6begin
 7 	ext{ {carry,sum}} = a + b;
 8<mark>end</mark>
10 initial begin
11  $monitor ( " A = %b B = %b CARRY = %b SUM = %b" ,a,b,carry,sum);
12 #10 a = 0;
13 b = 0;
14 #10a = 1;
15 #10b = 1;
16 #10 a = 0;
17 #10 b = 0;
18 #10 $finish;
19<mark>end</mark>
20
21 endmodule
```

The statements within the procedural block work with entire vectors at a time.

#### ♦ Example – 4-bit Adder

```
1 module adder_4_bit_using_always ();
 2reg[3:0] a, b;
 3reg [3:0] sum;
 4reg carry;
 6always @ (a or b)
 7begin
 8 \{carry,sum\} = a + b;
 9<mark>end</mark>
10
11 initial begin
12 $monitor ( " A = %b B = %b CARRY = %b SUM = %b", a,b,carry,sum);
13 #10 a = 8;
14 b = 7;
15 #10 a = 10;
16 #10 b = 15;
    #10 a = 0;
18 #10 b = 0:
```

```
19 #10 $finish;
20end
21
22endmodule
```

#### ★ Example – Ways to avoid Latches – Cover all conditions

```
1 module avoid_latch_else ();
 3<mark>reg</mark> q;
 4reg enable, d;
 6always @ (enable or d)
7if (enable) begin
8 q = d;
 9end else begin
10 q = 0;
iiend
13 initial begin
$\text{monitor} ( "ENABLE = \%b D = \%b Q = \%b", enable, d, q);
15 #1 enable = 0;
16 #1 d = 0;
17 #1 enable = 1;
18 #1 d = 1;
19 #1 d = 0;
20 #1 d = 1;
21 #1 d = 0;
22 #1 d = 1;
23 #1 enable = 0;
24 #1 $finish;
25end
26
27endmodule
```

#### Example – Ways to avoid Latches – Init the variables to zero

```
Immodule avoid_latch_init ();
2
3reg q;
4reg enable, d;
5
6always @ (enable or d)
7begin
8   q = 0;
9   if (enable) begin
10   q = d;
11   end
12end
13
14initial begin
15   $monitor ( " ENABLE = %b D = %b Q = %b" ,enable,d,q);
16  #1 enable = 0;
```

```
17 #1 d = 0;

18 #1 enable = 1;

19 #1 d = 1;

20 #1 d = 0;

21 #1 d = 0;

22 #1 d = 0;

23 #1 d = 1;

24 #1 enable = 0;

25 #1 $finish;

26end

27

28endmodule
```

# Sequential Logic using Procedural Coding

To model sequential logic, a procedure block must be sensitive to positive edge or negative edge of clock. To model asychronous reset, procedure block must be sensitive to both clock and reset. All the assignments to sequential logic should be made throught nonblocking assignment.

Sometimes it tempting to have multiple edge triggering variables in the sensitive list, this is fine for simulation. But for synthesis this does not make sense, as in real life, flip-flop can have only one clock, one reset and one preset. (i.e posedge clk or posedge reset or posedge preset)

One of the common mistake the new beginner makes is using clock as the enable input to flip-flop. This is fine for simulation, but for synthesis, this is not right.

## Example – Bad coding – Using two clocks

```
1 module wrong_seq();
 4reg clk1, clk2, d1, d2;
 6always @ (posedge clk1 or posedge clk2)
 7if (clk1) begin
 q <= d1;
 9end else if (clk2) begin
10 q \le d2;
11end
13 initial begin
14  $monitor ( "CLK1 = %b CLK2 = %b D1 = %b D2 %b Q = %b", clk1, clk2, d1, d2, q);
15 clk1 = 0;
16 \quad clk2 = 0;
17 	 d1 = 0;
18 	 d2 = 1;
19 #10 $finish;
20end
21
22always
23#1 clk1 = ~clk1;
```

```
24
25always
26#1.9 clk2 = ~clk2;
27
28endmodule
```

#### Example – D Flip-flop with async reset and async preset

```
1 module dff_async_reset_async_preset();
 3reg clk,reset,preset,d;
 4reg q;
 6always @ (posedge clk or posedge reset or posedge preset)
 7if (reset) begin
 q <= 0;
9end else if (preset) begin
10 q \le 1;
11 end else begin
12 q <= d;
13<mark>end</mark>
14
15// Testbench code here
16initial begin
17 $monitor( "CLK = %b RESET = %b PRESET = %b D = %b Q = %b" ,clk,reset,preset,d,q);
18 clk = 0;
19 #1 reset = 0;
20 preset = 0;
21 d = 0;
22 #1 reset = 1;
23 #2 reset = 0;
24 #2 preset = 1;
25 #2 preset = 0;
26 repeat (4) begin
27
     #2 d = ~d;
28 end
29 #2 $finish;
30end
31
32 always
33\#1 \text{ clk} = \text{~clk};
34
35 endmodule
```

#### Example – D Flip–flop with sync reset and sync preset

```
1 module dff_sync_reset_sync_preset();
 3reg clk,reset,preset,d;
 4<mark>reg</mark> q;
 6always @ (posedge clk)
 7if (reset) begin
 q <= 0;
9end else if (preset) begin
10 q <= 1;
11 end else begin
12 q \le d;
13end
14
15// Testbench code here
16 initial begin
    $monitor( "CLK = %b RESET = %b PRESET = %b D = %b Q = %b", clk,reset,preset,d,q);
18 clk = 0;
19 #1 reset = 0;
20 preset = 0;
21 d = 0;
22 #1 reset = 1;
23 #2 reset = 0;
24 #2 preset = 1;
25 #2 preset = 0;
26 repeat (4) begin
27
     #2 d = ~d;
28 end
29 #2 $finish;
30end
31
32 always
33\#1 clk = \sim clk;
35endmodule
```

## A procedure can't trigger itself

One cannot trigger the block with the variable that block assigns value or drive's.

```
module trigger_itself();

reg clk;

salways @ (clk)
6#5 clk = !clk;

//

// Testbench code here

initial begin

smonitor( "TIME = %d CLK = %b" ,$time,clk);

clk = 0;

#500 $display( "TIME = %d CLK = %b" ,$time,clk);

$finish;

4end

15
```

#### Procedural Block Concurrency

If we have multiple always blocks inside one module, then all the blocks (i.e. all the always blocks and initial blocks) will start executing at time 0 and will continue to execute concurrently. Sometimes this is leads to race condition, if coding is not done proper.

```
1 module multiple_blocks ();
 2reg a,b;
3reg c,d;
4reg clk,reset;
5// Combo Logic
6always @ ( c)
 7begin
 8 a = c;
 9<mark>end</mark>
10// Seq Logic
11always @ (posedge clk)
12if (reset) begin
13 b \le 0;
14end else begin
15 b \le a \& d;
16end
18// Testbench code here
19 initial begin
$\text{$monitor}$ ("TIME = \%d CLK = \%b C = \%b D = \%b A = \%b B = \%b", \text{$time, clk,c,d,a,b}$);
21 clk = 0;
22 reset = 0;
23 c = 0;
24 d = 0;
25 #2 reset = 1;
26 	 #2 	 reset = 0;
27 	 #2 c = 1;
28 \#2 d = 1;
29 \#2 c = 0;
30 #5 $finish;
31end
32// Clock generator
33 always
34\#1 \text{ clk} = \text{~clk};
36endmodule
```

#### Race condition

```
1 module race_condition();
2 reg b;
3
4 initial begin
5    b = 0;
6 end
7
8 initial begin
9    b = 1;
10 end
11
12 endmodule
```

In the above code it is difficult to say the value of b, as both the blocks are suppose to execute at same time. In Verilog if care is not taken, race condition is something that occurs very often.

## Named Blocks

Blocks can be named by adding: block\_name after the keyword begin. named block can be disabled using disable statement.

## Example – Named Blocks

```
// This code find the lowest bit set
 2 module named_block_disable();
 4reg [31:0] bit detect;
 5reg [5:0] bit_position;
 6integer i;
 8 always @ (bit_detect)
 9begin: BIT_DETECT
10 for (i = 0; i < 32; i = i + 1) begin
       // If bit is set, latch the bit position
12
       // Disable the execution of the block
13
      if (bit detect[i] == 1) begin
14
         bit_position = i;
         disable BIT DETECT;
16
       end else begin
         bit_position = 32;
18
       end
19
    end
20end
21
22// Testbench code here
23 initial begin
24 $monitor( " INPUT = %b MIN_POSITION = %d", bit_detect, bit_position);
25 #1 bit_detect = 32'h1000_1000;
26
    #1 bit_detect = 32'h1100_0000;
    #1 bit detect = 32'h1000 1010;
28
    #10 $finish;
29end
```

#### 30 31 endmodule

In above example, BIT\_DETECT is the named block and it is disabled when ever the bit position is detected.

## **NOTES**

# PROCEDURAL TIMING CONTROL CHAPTER 10

#### Procedural blocks and timing controls.

- Delays controls.
- Edge-Sensitive Event controls
- Level-Sensitive Event controls-Wait statements
- Named Events

## Delay Controls

Delays the execution of a procedural statement by specific simulation time.

#< time > < statement >;

#### Example – clk\_gen

#### **Simulation Output**

```
TIME = 0 RESET = 0 CLOCK = 0
TIME = 1 RESET = 0 CLOCK = 1
TIME = 2 RESET = 1 CLOCK = 0
TIME = 3 RESET = 1 CLOCK = 1
TIME = 4 RESET = 1 CLOCK = 0
TIME = 5 RESET = 1 CLOCK = 1
TIME = 6 RESET = 1 CLOCK = 0
TIME = 7 RESET = 0 CLOCK = 1
TIME = 8 RESET = 0 CLOCK = 0
TIME = 9 RESET = 0 CLOCK = 1
TIME = 10 RESET = 0 CLOCK = 0
TIME = 11 RESET = 0 CLOCK = 1
TIME = 12 RESET = 0 CLOCK = 0
TIME = 13 RESET = 0 CLOCK = 1
TIME = 14 RESET = 0 CLOCK = 0
TIME = 15 RESET = 0 CLOCK = 1
```

#### ♦ Waveform



## Edge sensitive Event Controls

Delays execution of the next statement until the specified transition on a signal.

syntax : @ (< posedge >|< negedge > signal) < statement >;



#### Example – Edge Wait

```
1 module edge_wait_example();
 3reg enable, clk, trigger;
 5 always @ (posedge enable) 6 begin
   trigger = 0;
   // Wait for 5 clock cycles
    repeat (5) begin
       @ (posedge clk);
    end
12 trigger = 1;
13<mark>end</mark>
15//Testbench code here
16initial begin
    $monitor ( "TIME : %g CLK : %b ENABLE : %b TRIGGER : %b" ,$time, clk,enable,trigger);
18 clk = 0;
19 enable = 0;
20 #5 enable = 1;
    #1 enable = 0;
    #10 enable = 1;
```

```
23 #1 enable = 0;

24 #10 $finish;

25end

26

27always

28#1 clk = ~clk;

29

30endmodule
```

#### **Simulator Output**

```
TIME: 0 CLK: 0 ENABLE: 0 TRIGGER: x
TIME: 1 CLK: 1 ENABLE: 0 TRIGGER: x
TIME: 2 CLK: 0 ENABLE: 0 TRIGGER: x
TIME: 3 CLK: 1 ENABLE: 0 TRIGGER: x
TIME: 4 CLK: 0 ENABLE: 0 TRIGGER: x
TIME: 5 CLK: 1 ENABLE: 1 TRIGGER: 0
TIME: 6 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 7 CLK: 1 ENABLE: 0 TRIGGER: 0
TIME: 8 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 9 CLK: 1 ENABLE: 0 TRIGGER: 0
TIME: 10 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 11 CLK: 1 ENABLE: 0 TRIGGER: 0
TIME: 12 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 13 CLK: 1 ENABLE: 0 TRIGGER: 0
TIME: 14 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 15 CLK: 1 ENABLE: 0 TRIGGER: 1
TIME: 16 CLK: 0 ENABLE: 1 TRIGGER: 0
TIME: 17 CLK: 1 ENABLE: 0 TRIGGER: 0
TIME: 18 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 19 CLK: 1 ENABLE: 0 TRIGGER: 0
TIME: 20 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 21 CLK: 1 ENABLE: 0 TRIGGER: 0
TIME: 22 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 23 CLK: 1 ENABLE: 0 TRIGGER: 0
TIME: 24 CLK: 0 ENABLE: 0 TRIGGER: 0
TIME: 25 CLK: 1 ENABLE: 0 TRIGGER: 1
TIME: 26 CLK: 0 ENABLE: 0 TRIGGER: 1
```

#### Waveform



## Level-Sensitive Even Controls ( Wait statements )

Delays execution of the next statement until the evaluates as true **syntax**: wait ();

#### Example – Level Wait

```
1 module wait_example();
 3reg mem_read, data_ready;
 4reg [7:0] data_bus, data;
 6always @ (mem_read or data_bus or data_ready)
 7begin
    data = 0;
    while (mem read == 1'b1) begin
10
      // #1 is very important to avoid infinite loop
      wait (data ready == 1) #1 data = data bus;
12
   end
13end
14
15// Testbench Code here
16 initial begin
17
    $monitor ( "TIME = %g READ = %b READY = %b DATA = %b", $time, mem_read, data_ready, data);
18 data bus = 0;
19
   mem read = 0;
20 data_ready = 0;
21
    #10 data bus = 8'hDE;
22 #10 mem read = 1;
23
    #20 data ready = 1;
24 #1 mem read = 1;
    #1 data_ready = 0;
26 #10 data bus = 8'hAD;
27
    #10 mem_read = 1;
28 #20 data_ready = 1;
29
    #1 \text{ mem read} = 1;
30 #1 data_ready = 0;
31 #10 $finish;
32end
33
34endmodule
```

#### **Simulator Output**

```
TIME = 0 READ = 0 READY = 0 DATA = 00000000

TIME = 20 READ = 1 READY = 0 DATA = 00000000

TIME = 40 READ = 1 READY = 1 DATA = 00000000

TIME = 41 READ = 1 READY = 1 DATA = 11011110

TIME = 42 READ = 1 READY = 0 DATA = 11011110

TIME = 82 READ = 1 READY = 1 DATA = 11011110

TIME = 83 READ = 1 READY = 1 DATA = 10101101

TIME = 84 READ = 1 READY = 0 DATA = 10101101
```

## Intra-Assignment Timing Controls

Intra-assignment controls evaluate the right side expression right always and assigns the result after the delay or event control.

In non-intra-assignment controls (delay or event control on the left side) right side expression evaluated after delay or event control.

#### Example – Intra–Assignment

#### **Simulation Output**

```
TIME = 0 A = 1 B = 0
TIME = 10 A = 0 B = 0
TIME = 30 A = 0 B = 0
```

#### Waveform



## Modeling Combo Logic with Continuous Assignments

Whenever any signal changes on the right hand side, the entire right-hand side is re-evaluated and the result is assigned to the left hand side

## ★ Example – Tri–state Buffer

#### **Simulation Output**

```
TIME = 0 ENABLE = x DATA : x PAD x

TIME = 1 ENABLE = 0 DATA : x PAD z

TIME = 2 ENABLE = 0 DATA : 1 PAD z

TIME = 3 ENABLE = 1 DATA : 1 PAD 1

TIME = 4 ENABLE = 1 DATA : 0 PAD 0

TIME = 5 ENABLE = 0 DATA : 0 PAD z
```

#### Waveform



#### Example – Mux

#### **Simulation Output**

```
TIME = 0 SEL = 0 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 1 SEL = 0 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 2 SEL = 0 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 3 SEL = 0 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 4 SEL = 0 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 5 SEL = 0 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 6 SEL = 0 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 7 SEL = 0 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 8 SEL = 0 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 9 SEL = 0 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 10 SEL = 1 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 11 SEL = 1 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 12 SEL = 1 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 13 SEL = 1 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 14 SEL = 1 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 15 SEL = 1 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 16 SEL = 1 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 17 SEL = 1 DATA0 = 1 DATA1 = 1 OUT = 1
TIME = 18 SEL = 1 DATA0 = 0 DATA1 = 0 OUT = 0
TIME = 19 SEL = 1 DATA0 = 1 DATA1 = 1 OUT = 1
```

#### Waveform



## **NOTES**

# TASK AND FUNCTIONS CHAPTER 11

#### Task

Tasks are used in all programming languages, generally known as Procedures or sub routines. Many lines of code are enclosed in task....end task brackets. Data is passed to the task, the processing done, and the result returned to a specified value. They have to be specifically called, with data in and outs, rather than just wired in to the general netlist. Included in the main body of code they can be called many times, reducing code repetition.

- task are defined in the module in which they are used. it is possible to define task in separate file and use compile directive 'include to include the task in the file which instantiates the task.
- task can include timing delays, like posedge, negedge, # delay and wait.
- task can have any number of inputs and outputs.
- The variables declared within the task are local to that task. The order of declaration within the task defines how the variables passed to the task by the caller are used.
- task can take, drive and source global variables, when no local variables are used. When local variables are used, it basically assigned output only at the end of task execution.
- task can call another task or function.
- task can be used for modeling both combinational and sequential logic.
- A task must be specifically called with a statement, it cannot be used within an expression as a function can.

## Syntax

- task begins with keyword task and end's with keyword endtask
- input and output are declared after the keyword task.
- local variables are declared after input and output declaration.

## Example – Simple Task

```
1 module simple_task();
2
3 task convert;
4 input [7:0] temp_in;
5 output [7:0] temp_out;
6 begin
7    temp_out = (9/5) *( temp_in + 32)
8 end
9 endtask
10
11 endmodule
```

## Example – Task using Global Variables

```
1module task_global();
2
3reg [7:0] temp_out;
4reg [7:0] temp_in;
5
6task convert;
7begin
8    temp_out = (9/5) *( temp_in + 32);
9end
10endtask
11
12endmodule
```

## Calling a Task

Lets assume that task in example 1 is stored in a file called mytask.v. Advantage of coding task in separate file is that, it can be used in multiple module's.

```
1 module task_calling (temp_a, temp_b, temp_c, temp_d);
2 input [7:0] temp_a, temp_c;
3 output [7:0] temp_b, temp_d;
4 reg [7:0] temp_b, temp_d;
5 include "mytask.v"
6
7 always @ (temp_a)
8 begin
9 convert (temp_a, temp_b);
10 end
11
12 always @ (temp_c)
13 begin
14 convert (temp_c, temp_d);
15 end
16
17 endmodule
```

## Example – CPU Write / Read Task

Below is the waveform used for writing into memory and reading from memory. We make assumption that there is need to use this interface from multiple agents. So we write the read/write as tasks.



```
1 module bus_wr_rd_task();
 3 reg clk,rd,wr,ce;
 4reg [7:0] addr,data wr,data rd;
 5reg [7:0] read_data;
 7 initial begin
    clk = 0;
   read data = 0;
10
    rd = 0;
11 wr = 0;
12
    ce = 0;
13 addr = 0;
14 data wr = 0;
data rd = 0;
16 // Call the write and read tasks here
17 #1 cpu write(8'h11,8'hAA);
18 #1 cpu read(8'h11,read data);
19 #1 cpu_write(8'h12,8'hAB);
20 #1 cpu_read(8'h12,read_data);
21 #1 cpu_write(8'h13,8'h0A);
22 #1 cpu_read(8'h13,read_data);
23 #100 $finish;
24end
25// Clock Generator
26 always
27#1 clk = \simclk;
28// CPU Read Task
29task cpu read;
30input [7:0] address;
31 output [7:0] data;
32begin
33 $display ( "%g CPU Read task with address : %h", $time, address);
34
    $display ( "%g -> Driving CE, RD and ADDRESS on to bus", $time);
35
    @ (posedge clk);
36 addr = address;
37 ce = 1;
38 	 rd = 1;
39
    @ (negedge clk);
40
    data = data_rd;
41 @ (posedge clk);
42 addr = 0;
43 ce = 0;
44 rd = 0;
$\frac{45}{\$display} ( "\%g CPU Read data : \%h" , \$time, data);
46 $display ( "==
47end
48<mark>endtask</mark>
49// CU Write Task
50task cpu_write;
51input [7:0] address;
52 input [7:0] data;
53begin
    $display ( "%g CPU Write task with address : %h Data : %h", $time, address,data);
55
   $display ( "%g -> Driving CE, WR, WR data and ADDRESS on to bus", $time);
```

```
@ (posedge clk);
57
    addr = address:
58 ce = 1;
59
    wr = 1;
60 data_wr = data;
@ (posedge clk);
62 addr = 0:
63 ce = 0;
64 wr = 0;
65 $display (
66end
67endtask
68
69// Memory model for checking tasks
70reg [7:0] mem [0:255];
72 always @ (addr or ce or rd or wr or data_wr)
73if (ce) begin
74 if (wr) begin
       mem[addr] = data wr;
    end
   if (rd) begin
      data rd = mem[addr];
79
80end
81
82 endmodule
```

#### **Simulation Output**

```
1 CPU Write task with address: 11 Data: aa
1 -> Driving CE, WR, WR data and ADDRESS on to bus
_____
4 CPU Read task with address : 11
4 -> Driving CE, RD and ADDRESS on to bus
7 CPU Read data
8 CPU Write task with address: 12 Data: ab
8 -> Driving CE, WR, WR data and ADDRESS on to bus
12 CPU Read task with address: 12
12 -> Driving CE, RD and ADDRESS on to bus
                   : ab
15 CPU Read data
16 CPU Write task with address: 13 Data: 0a
16 -> Driving CE, WR, WR data and ADDRESS on to bus
=============
20 CPU Read task with address: 13
20 -> Driving CE, RD and ADDRESS on to bus
23 CPU Read data
                      : 0a
_____
```

## Function

A Verilog HDL function is same as task, with very little difference, like function cannot drive more

than one output, can not contain delays.

- function are defined in the module in which they are used. it is possible to define function in separate file and use compile directive 'include to include the function in the file which instantiates the task.
- function can not include timing delays, like posedge, negedge, # delay. Which means that function should be executed in "zero" time delay.
- function can have any number of inputs and but only one output.
- The variables declared within the function are local to that function. The order of declaration within the function defines how the variables passed to the function by the caller are used.
- function can take drive and source global variables, when no local variables are used. When local variables are used, it basically assigned output only at the end of function execution.
- function can be used for modeling combinational logic.
- function can call other functions, but can not call task.

## Syntax

- function begins with keyword function and end's with keyword endfunction
- input are declared after the keyword function.

## Example – Simple Function

```
module simple_function();

function myfunction;
finput a, b, c, d;
begin
  myfunction = ((a+b) + (c-d));

fend
endfunction

number of the function of the
```

## Example – Calling a Function

```
1 module function_calling(a, b, c, d, e, f);
2
3input a, b, c, d, e;
4output f;
5wire f;
6`include "myfunction.v"
7
8assign f = (myfunction (a,b,c,d)) ? e :0;
9
10endmodule
```

## **NOTES**

# SYSTEM TASK AND FUNCTION CHAPTER 12

#### Introduction

There are tasks and functions that are used to generate input and output during simulation. Their names begin with a dollar sign (\$). The synthesis tools parse and ignore system functions, and hence can be included even in synthesizable models.

## \$display, \$strobe, \$monitor

These commands have the same syntax, and display text on the screen during simulation. They are much less convenient than waveform display tools like GTKWave. or Undertow. \$display and \$strobe display once every time they are executed, whereas \$monitor displays every time one of its parameters changes. The difference between \$display and \$strobe is that \$strobe displays the parameters at the very end of the current simulation time unit rather than exactly where it is executed. The format string is like that in C/C++, and may contain format characters. Format characters include %d (decimal), %h (hexadecimal), %b (binary), %c (character), %s (string) and %t (time), %m (hierarchy level). %5d, %5b etc. would give exactly 5 spaces for the number instead of the space needed. Append b, h, o to the task name to change default format to binary, octal or hexadecimal.

#### Syntax

- \$display ("format\_string", par\_1, par\_2, ... );
- \$strobe ("format\_string", par\_1, par\_2, ...);
- \$monitor ("format\_string", par\_1, par\_2, ... );
- \$displayb ( as above but defaults to binary..);
- \$strobeh (as above but defaults to hex..);
- \$monitoro (as above but defaults to octal..);

## \$time, \$stime, \$realtime

These return the current simulation time as a 64-bit integer, a 32-bit integer, and a real number, respectively.

## \$reset, \$stop, \$finish

\$reset resets the simulation back to time 0; \$stop halts the simulator and puts it in the interactive mode where the user can enter commands; \$finish exits the simulator back to the operating system.

## \$scope, \$showscope

\$scope(hierarchy\_name) sets the current hierarchical scope to hierarchy\_name. \$showscopes(n) lists all modules, tasks and block names in (and below, if n is set to 1) the current scope.

## \$random

\$random generates a random integer every time it is called. If the sequence is to be repeatable, the first time one invokes random give it a numerical argument (a seed). Otherwise the seed is derived from the computer clock.

## \$dumpfile, \$dumpvar, \$dumpon, \$dumpoff, \$dumpall

These can dump variable changes to a simulation viewer like Debussy. The dump files are capable of dumping all the variables in a simulation. This is convenient for debugging, but can be very slow.

#### Syntax

- \$dumpfile("filename.dmp")
- \$dumpvar dumps all variables in the design.
- \$dumpvar(1, top) dumps all the variables in module top and below, but not modules instantiated in top.
- \$dumpvar(2, top) dumps all the variables in module top and 1 level below.
- \$dumpvar(n, top) dumps all the variables in module top and n-1 levels below.
- \$dumpvar(0, top) dumps all the variables in module top and all level below.
- \$dumpon initiates the dump.
- \$dumpoff stop dumping.

## \$fopen, \$fdisplay, \$fstrobe \$fmonitor and \$fwrite

These commands write more selectively to files.

- \$fopen opens an output file and gives the open file a handle for use by the other commands.
- \$fclose closes the file and lets other programs access it.
- \$fdisplay and \$fwrite write formatted data to a file whenever they are executed. They are the same except \$fdisplay inserts a new line after every execution and \$write does not.
- \$strobe also writes to a file when executed, but it waits until all other operations in the time step are complete before writing. Thus initial #1 a=1; b=0; \$fstrobe(hand1, a,b); b=1; will write write 1 1 for a and b.
- \$monitor writes to a file whenever any one of its arguments changes.

#### ♦ Syntax

- handle1=\$fopen("filenam1.suffix")
- handle2=\$fopen("filenam2.suffix")
- \$fstrobe(handle1, format, variable list) //strobe data into filenam1.suffix
- \$fdisplay(handle2, format, variable list) //write data into filenam2.suffix
- \$fwrite(handle2, format, variable list) //write data into filenam2.suffix all on one line. Put in the format string where a new line is desired.

## **NOTES**

| <br> |  |  |
|------|--|--|
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |

# ART OF WRITING TESTBENCHES CHAPTER 13

#### Introduction

Writing testbench is as complex as writing the RTL code itself. This days ASIC's are getting more and more complex and thus the challenge to verify this complex ASIC. Typically 60–70% of time in any ASIC is spent on verification/validation/testing. Even though above facts are well know to most of the ASIC engineers, but still engineers think that there is no glory in verification.

I have picked up few examples from the VLSI classes that I used to teach during 1999–2001, when I was in Chennai. Please feel free to give your feedback on how to improve below tutorial.

## Before you Start

For writing testbench it is important to have the design specification of "design under test" or simply DUT. Specs need to be understood clearly and test plan is made, which basically documents the test bench architecture and the test scenarios (test cases) in detail.

## Example – Counter

Lets assume that we have to verify a simple 4-bit up counter, which increments its count when ever enable is high and resets to zero, when reset is asserted high. Reset is synchronous to clock.

## Code for Counter

## Test Plan

We will write self checking test bench, but we will do this in steps to help you understand the concept of writing automated test benches. Our testbench env will look something like shown in below figure.



DUT is instantiated in testbench, and testbench will contain a clock generator, reset generator, enable logic generator, compare logic, which basically calculate the expected count value of counter and compare the output of counter with calculated value.

## Test Cases

- Reset Test: We can start with reset deasserted, followed by asserting reset for few clock ticks and deasserting the reset, See if counter sets its output to zero.
- Enable Test : Assert/deassert enable after reset is applied.
- Random Assert/deassert of enable and reset.

We can add some more test cases, but then we are not here to test the counter, but to learn how to write test bench.

## Writing TestBench

First step of any testbench creation is to creating a dummy template which basically declares inputs to DUT as reg and outputs from DUT as wire, instantiate the DUT as shown in code below. Note there is no port list for the test bench.

## Test Bench

```
1 module counter_tb;
2 reg clk, reset, enable;
3 wire [3:0] count;
4
5 counter U0 (
6 .clk (clk),
7 .reset (reset),
8 .enable (enable),
9 .count (count)
10);
11
12 endmodule
```

Next step would be to add clock generator logic, this is straight forward, as we know how to generate clock. Before we add clock generator we need to drive all the inputs to DUT to some know state as shown in code below.

#### Test Bench with Clock gen

```
module counter tb;
 2reg clk, reset, enable;
 3wire [3:0] count;
 counter U0 (
 clk (clk),
 7.reset (reset),
 8.enable (enable),
 9.count (count)
10);
12initial
13begin
14 	 clk = 0;
15 reset = 0;
16 enable = 0;
17end
18
19 always
20 \# 5 clk = !clk;
22endmodule
```

Initial block in verilog is executed only once, thus simulator sets the value of clk, reset and enable to 0, which by looking at the counter code (of course you will be referring to the the DUT specs) could be found that driving 0 makes all this signals disabled.

There are many ways to generate clock, one could use forever loop inside a initial block as an alternate to above code. You could add parameter or use 'define to control the clock frequency. You may writing complex clock generator, where we could introduce PPM (Parts per million, clock width drift), control the duty cycle. All the above depends on the specs of the DUT and creativity of a "Test Bench Designer".

At this point, you would like test if the testbench is generating the clock correctly, well you can compile with the Veriwell command line compiler found here. You need to give command line option as shown below. (Please let me know if this is illegal to have this compiler local to this website).

C:\www.asic-world.com\veridos counter.v counter tb.v

Of course it is a very good idea to keep file names same as module name. Ok, coming back to compiling, you will see that simulator does not come out, or print anything on screen or does it dump any waveform. Thus we need to add support for all the above as shown in code below.

#### Test Bench continues...

```
1 module counter tb:
 2reg clk, reset, enable;
 3wire [3:0] count;
 5counter U0 (
 6.clk (clk),
 7.reset (reset),
 8.enable (enable),
 9.count (count)
10);
12 initial begin
13 clk = 0;
14 reset = 0;
15 enable = 0;
16end
17
18<mark>always</mark>
19\#5 \text{ clk} = !\text{clk};
21 initial begin
$\text{dumpfile ( "counter.vcd" );}
23 $dumpvars;
24end
25
26 initial begin
$\frac{27} \$\display( \"\t\time,\tclk,\treset,\tenable,\tcount" );
28 $monitor( "%d,\t%b,\t%b,\t%d",$time, clk,reset,enable,count);
29end
30
31 initial
32#100 $finish;
34//Rest of testbench code after this line
36endmodule
```

\$dumpfile is used for specifying the file that simulator will use to store the waveform, that can be used later to view using waveform viewer. (Please refer to tools section for freeware version of viewers.) \$dumpvars basically instructs the Verilog compiler to start dumping all the signals to "counter.vcd".

\$display is used for printing text or variables to stdout (screen), \t is for inserting tab. Syntax is same as printf. Second line \$monitor is bit different, \$monitor keeps track of changes to the variables that are in the list (clk, reset, enable, count). When ever anyone of them changes, it prints their value, in the respective radix specified.

\$finish is used for terminating simulation after #100 time units (note, all the initial, always blocks start execution at time 0)

Now that we have written basic skeleton, lets compile and see what we have just coded. Output of the simulator is shown below.

```
C:\www.asic-world.com>veridos counter.v counter tb.v
VeriWell for Win32 HDL Version 2.1.4 Fri Jan 17 21:33:25 2003
This is a free version of the VeriWell for Win32 Simulator
Distribute this freely; call 1-800-VERIWELL for ordering information
See the file "!readme.1st" for more information
Copyright (c) 1993-97 Wellspring Solutions, Inc.
All rights reserved
Memory Available: 0
Entering Phase I...
Compiling source file: counter.v
Compiling source file: counter_tb.v
The size of this model is [2%, 5%] of the capacity of the free version
Entering Phase II...
Entering Phase III...
No errors in compilation
Top-level modules:
counter tb
  time
          clk, reset, enable, count
              0,
  0.
                   0,
                         0.
                              Х
                         0,
  5,
                   0,
                              Х
                    0.
  10.
          0,
             0,
                          Х
             0,
  15,
                    0,
          1,
              0,
                     0,
  20,
          0,
  25,
              0,
                     0,
  30.
          0,
              0,
                     0,
  35.
          1,
               0,
                     0,
                          Х
          0.
              0,
  40.
                     0.
                          Х
              0,
  45,
          1,
                     0.
                          Х
              0,
  50,
          0,
                     0,
                          Χ
             0,
  55,
                     0,
          1,
             0,
  60,
          0,
                     0,
                          Χ
  65,
             0,
                     0,
             0,
  70,
          0,
                    0,
         1, 0,
                   0,
  75,
          0,
             0,
                    0,
  80,
  85,
         1, 0,
                     0,
  90,
          0,
             0,
                     0,
               0,
  95,
          1,
                     0,
Exiting VeriWell for Win32 at time 100
0 Errors, 0 Warnings, Memory Used: 0
Compile time = 0.0 Load time = 0.0 Simulation time = 0.1
Normal exit
Thank you for using VeriWell for Win32
```

Once we have the basic logic to allow us to see what our testbench is doing, we can next add the reset logic, If we look at the testcases, we see that we had added a constraint that it should be possible to activate reset anytime during simulation. To achieve this we have many approaches, but I am going to teach something that will go long way. There is something called 'events' in Verilog, events can be triggered, and also monitored to see, if a event has occurred.

Lets code our reset logic in such a way that it waits for the trigger event "reset\_trigger" to happen, when this event happens, reset logic asserts reset at negative edge of clock and de-asserts on next negative edge as shown in code below. Also after de-asserting the reset, reset logic triggers another event called "reset\_done\_trigger". This trigger event can then be used at some where else in test bench to sync up.

## **Code of reset logic**

```
levent reset_trigger;
event reset_done_trigger;

initial begin
forever begin

( (reset_trigger);
( (negedge clk);
    reset = 1;
( (negedge clk);
    reset = 0;
    reset = 0;
    -> reset_done_trigger;
    end
end
end
```

## Adding test case logic

Moving forward, lets add logic to generate the test cases, ok we have three testcases as in the first part of this tutorial. Lets list them again.

- Reset Test: We can start with reset deasserted, followed by asserting reset for few clock ticks and deasserting the reset, See if counter sets its output to zero.
- Enable Test: Assert/deassert enable after reset is applied.
- Random Assert/deassert of enable and reset.

Repeating it again "There are many ways" to code a test case, it all depends on the creativity of the Test bench designer. Lets take a simple approach and then slowly build upon it.

#### ★ Test Case 1 – Asserting/ Deasserting reset

In this test case, we will just trigger the event reset\_trigger after 10 simulation units.

```
1initial
2begin: TEST_CASE
3 #10 -> reset_trigger;
4end
```

#### Test Case 2 – Assert/ Deassert enable after reset is applied.

In this test case, we will trigger the reset logic and wait for the reset logic to complete its operation, before we start driving enable signal to logic 1.

```
initial
begin: TEST_CASE

#10 -> reset_trigger;

(@ (reset_done_trigger);
(@ (negedge clk);
enable = 1;
repeat (10) begin
(@ (negedge clk);
end
enable = 0;

11end
```

#### → Test Case 3 – Assert/Deassert enable and reset randomly.

In this testcase we assert the reset, and then randomly drive values on to enable and reset signal.

```
linitial
login: TEST_CASE
    #10 -> reset_trigger;
    @ (reset_done_trigger);
    fork
    repeat (10) begin
    @ (negedge clk);
    enable = $random;
    end
    repeat (10) begin
    @ (negedge clk);
    reset = $random;
    end
    repeat (10) begin
    @ (negedge clk);
    reset = $random;
    end
    ioin
    ioin
```

Well you might ask, are all this three test case exist in same file, well the answer is no. If we try to have all three test cases on one file, then we end up having race condition due to three initial blocks driving reset and enable signal. So normally, once test bench coding is done, test cases are coded separately and included in testbench as `include directive as shown below. ( There are better ways to do this, but you have to think how you want to do it).

If you look closely all the three test cases, you will find that, even through test case execution is not complete, simulation terminates. To have better control, what we can do is, add a event like "terminate\_sim" and execute \$finish only when this event is triggered. We can trigger this event at the end of test case execution. The code for \$finish now could look as below.

```
levent terminate_sim;

initial begin

@ (terminate_sim);

#5 $finish;

5end
```

and the modified test case #2 would like.

```
linitial
logouple logoupl
```

Second problem with the approach that we have taken till now it that, we need to manually check the waveform and also the output of simulator on the screen to see if the DUT is working correctly. Part IV shows how to automate this.

## Adding compare Logic

To make any testbench self checking/automated, first we need to develop model that mimics the DUT in functionality. In our example, to mimic DUT, it going to be very easy, but at times if DUT is complex, then to mimic the DUT will be a very complex and requires lot of innovative techniques to make self checking work.

```
1reg [3:0] count_compare;
2
3always @ (posedge clk)
4if (reset == 1'b1) begin
5    count_compare <= 0;
6end else if ( enable == 1'b1) begin
7    count_compare <= count_compare + 1;
8end</pre>
```

Once we have the logic to mimic the DUT functionality, we need to add the checker logic, which at any given point keeps checking the expected value with the actual value. Whenever there is any error, it print's out the expected and actual value, and also terminates the simulation by triggering

the event "terminate sim".

```
lalways @ (posedge clk)

2 if (count_compare != count) begin

3  $display ( "DUT Error at time %d" , $time);

4  $display ( " Expected value %d, Got Value %d" , count_compare, count);

5  #5 -> terminate_sim;

6end
```

Now that we have the all the logic in place, we can remove \$display and \$monitor, as our testbench have become fully automatic, and we don't require to manually verify the DUT input and output. Try changing the count\_compare = count\_compare +2, and see how compare logic works. This is just another way to see if our testbench is stable.

We could add some fancy printing as shown in the figure below to make our test env more friendly.

```
C:\Download\work>veridos counter.v counter_tb.v
VeriWell for Win32 HDL Sat Jan 18 20:10:35 2003
This is a free version of the VeriWell for Win32 Simulator
Distribute this freely; call 1-800-VERIWELL for ordering information
See the file "!readme.1st" for more information
Copyright (c) 1993-97 Wellspring Solutions, Inc.
All rights reserved
Memory Available: 0
Entering Phase I...
Compiling source file: counter.v
Compiling source file: counter tb.v
The size of this model is [5%, 6%] of the capacity of the free version
Entering Phase II...
Entering Phase III...
No errors in compilation
Top-level modules:
counter tb
Applying reset
Came out of Reset
Terminating simulation
Simulation Result: PASSED
Exiting VeriWell for Win32 at time 96
0 Errors, 0 Warnings, Memory Used: 0
Compile time = 0.0, Load time = 0.0, Simulation time = 0.0
Normal exit
Thank you for using VeriWell for Win32
```

I know, you would like to see the test bench code that I used to generate above output, well you can find it <u>here</u> and counter code <u>here</u>.

There are lot of things that I have not covered, may be when I find time, I may add some more details on this subject.

As of books, I am yet to find a good book on writing test benches.

## **NOTES**

### MODELING MEMORIES AND FSM CHAPTER 14

#### Memory Modeling

To help modeling of memory, Verilog provides support of two dimension arrays. Behavioral models of memories are modeled by declaring an array of register variables, any word in the array may be accessed by using an index into the array. A temporary variable is required to access a discrete bit within the array.

#### Syntax

reg [wordsize:0] array\_name [0:arraysize]

#### Examples

#### Declaration

reg [7:0] my\_memory [0:255];

Here [7:0] is width of memory and [0:255] is depth of memory with following parameters

• Width: 8 bits, little endian

• Depth: 256, address 0 corresponds to location 0 in array.

#### Storing Values

my\_memory[address] = data\_in;

#### Reading Values

data\_out = my\_memory[address];

#### Bit Read

Sometime there may be need to just read only one bit. Unfortunately Verilog does not allow to read only or write only one bit, the work around for such a problem is as shown below.

data\_out = my\_memory[address];

data\_out\_it\_0 = data\_out[0];

#### Nitializing Memories

A memory array may be initialized by reading memory pattern file from disk and storing it on the memory array. To do this, we use system task \$readmemb and \$readmemh. \$readmemb is used for binary representation of memory content and \$readmemh for hex representation.

#### Syntax

\$readmemh("file\_name",mem\_array,start\_addr,stop\_addr);

Note: start\_addr and stop\_addr are optional.

#### Example – Simple memory

#### Example – Memory.list file

```
1//Comments are allowed
21100_1100 // This is first address i.e 8'h00
31010_1010 // This is second address i.e 8'h01
4@ 55 // Jump to new address 8'h55
50101_1010 // This is address 8'h55
60110 1001 // This is address 8'h56
```

\$readmemh system task can also be used for reading test bench vectors. I will cover this in detail in test bench section. When I find time.

Refer to the examples section for more details on different types of memories.

#### Introduction to FSM

State machine or FSM are the heart of any digital design, of course counter is a simple form of FSM. When I was learning Verilog, I use to wonder "How do I code FSM in Verilog" and "What is the best way to code it". I will try to answer the first part of the question below and second part of the question could be found in the tidbits section.

#### State machine Types

There are two types of state machines as classified by the types of outputs generated from each. The first is the Moore State Machine where the outputs are only a function of the present state, the second is the Mealy State Machine where one or more of the outputs are a function of the present state and one or more of the inputs.

#### Mealy Model



### **Moore Model**



State machines can also be classified based on type state encoding used. Encoding style is also a critical factor which decides speed, and gate complexity of the FSM. Binary, gray, one hot, one cold, and almost one hot are the different types of encoding styles used in coding FSM states.

#### Modeling State machines.

One thing that need to be kept in mind when coding FSM is that, combinational logic and sequence logic should be in two different always blocks. In the above two figures, next state logic is always the combinational logic. State Registers and Output logic are sequential logic. It is very important that any asynchronous signal to the next state logic should be synchronized before feeding to FSM. Always try to keep FSM in separate Verilog file.

Using constants declaration like parameter or `define to define states of the FSM, this makes code more readable and easy to manage.

#### Example – Arbiter

We will be using the arbiter FSM to study FSM coding styles in Verilog.



#### Verilog Code

FSM code should have three sections,

- Encoding style.
- Combinational part.
- Sequential part.

### Encoding Style

There are many encoding styles around, some of which are

- Binary Encoding
- One Hot Encoding
- One Cold Encoding
- Almost One Hot Encoding
- Almost One Cold Encoding
- Gray Encoding

Of all the above types we normally use one hot and binary encoding.

#### One Hot Encoding

```
1parameter [4:0] IDLE = 5'b0_0001;

2parameter [4:0] GNT0 = 5'b0_0010;

3parameter [4:0] GNT1 = 5'b0_0100;

4parameter [4:0] GNT2 = 5'b0_1000;

5parameter [4:0] GNT3 = 5'b1_0000;
```

#### Binary Encoding

```
1parameter [2:0] IDLE = 3'b000;

2parameter [2:0] GNT0 = 3'b001;

3parameter [2:0] GNT1 = 3'b010;

4parameter [2:0] GNT2 = 3'b011;

5parameter [2:0] GNT3 = 3'b100;
```

#### Gray Encoding

```
1parameter [2:0] IDLE = 3'b000;

2parameter [2:0] GNT0 = 3'b001;

3parameter [2:0] GNT1 = 3'b011;

4parameter [2:0] GNT2 = 3'b010;

5parameter [2:0] GNT3 = 3'b110;
```

#### Combinational Section

This section can be modeled using function, assign statement or using always block with case statement. For time being lets see always block version

```
1 always @ (state or req_0 or req_1 or req_2 or req_3)
 2begin
    next_state = 0;
    case(state)
       IDLE: if (req_0 == 1'b1) begin
          next state = GNT0;
       end else if (req_1 == 1'b1) begin
         next_state= GNT1;
       end else if (req_2 == 1'b1) begin
10
          next state= GNT2;
       end else if (req_3 == 1'b1) begin
          next state= GNT3;
       end else begin
          next state = IDLE;
16
       GNT0 : if (req_0 == 1'b0) begin
          next state = IDLE;
18
       end else begin
19
          next state = GNT0;
20
21
       GNT1 : if (req_1 == 1'b0) begin
22
          next state = IDLE;
23
       end else begin
24
          next state = GNT1;
25
26
       GNT2 : if (req_2 == 1'b0) begin
27
         next_state = IDLE;
28
       end else begin
29
          next state = GNT2;
30
       GNT3 : if (req_3 == 1'b0) begin
```

```
next_state = IDLE;
end else begin
next_state = GNT3;
end
default : next_state = IDLE;
end
default : next_state = IDLE;
end
send
```

#### Sequential Section

This section has be modeled using only edge sensitive logic such as always block with posedge or negedge of clock

```
always @ (posedge clock)
 2begin: OUTPUT LOGIC
   if (reset == 1'b1) begin
       gnt_0 <= #1 1'b0;
       gnt_1 <= #1 1'b0;
       gnt_2 <= #1 1'b0;
      gnt_3 <= #1 1'b0;
      state <= #1 IDLE;
   end else begin
10
      state <= #1 next_state;
      case(state)
         IDLE: begin
13
           gnt_0 <= #1 1'b0;
14
           gnt_1 <= #1 1'b0;
           gnt_2 <= #1 1'b0;
16
           gnt_3 <= #1 1'b0;
17
         end
18
         GNT0: begin
19
           gnt_0 <= #1 1'b1;
20
         end
21
         GNT1: begin
22
           gnt_1 <= #1 1'b1;
23
         end
24
         GNT2: begin
25
           gnt_2 <= #1 1'b1;
26
         end
27
         GNT3: begin
28
           gnt_3 <= #1 1'b1;
29
         end
30
         default : begin
31
           state <= #1 IDLE;
32
         end
33
      endcase
34
    end
35end
```

```
1 module fsm_full(
 2clock, // Clock
 3reset, // Active high reset
 4req_0 , // Active high request from agent 0
 5req 1, // Active high request from agent 1
 6req_2, // Active high request from agent 2
 7req 3, // Active high request from agent 3
 8gnt 0, // Active high grant to agent 0
 9gnt_1, // Active high grant to agent 1
10gnt 2, // Active high grant to agent 2
11gnt_3 // Active high grant to agent 3
13// Port declaration here
14input clock; // Clock
15 input reset; // Active high reset
16input req_0; // Active high request from agent 0
17 input req 1; // Active high request from agent 1
18input req_2; // Active high request from agent 2
19 input req 3; // Active high request from agent 3
20 output gnt_0; // Active high grant to agent 0
21 output gnt_1; // Active high grant to agent 1
22 output gnt_2; // Active high grant to agent 2
23 output gnt_3; // Active high grant to agent
24
25// Internal Variables
26 reg gnt 0; // Active high grant to agent 0
27 reg gnt_1; // Active high grant to agent 1
28reg gnt_2; // Active high grant to agent 2
29reg gnt_3; // Active high grant to agent
31parameter [2:0] IDLE = 3'b000;
32_{parameter} [2:0] GNT0 = 3'b001;
33parameter [2:0] GNT1 = 3'b010;
34 parameter [2:0] GNT2 = 3'b011;
35 parameter [2:0] GNT3 = 3'b100;
37reg [2:0] state, next_state;
39 always @ (state or req_0 or req_1 or req_2 or req_3)
40 begin
41 next_state = 0;
42 case(state)
       IDLE: if (req_0 == 1'b1) begin
          next state = GNT0;
       end else if (req 1 == 1'b1) begin
          next state= GNT1;
       end else if (req_2 == 1'b1) begin
          next state= GNT2;
       end else if (req 3 == 1'b1) begin
50
          next state= GNT3;
51
       end else begin
52
          next state = IDLE;
```

```
53
        end
54
        GNT0 : if (req_0 == 1'b0) begin
 55
          next_state = IDLE;
56
        end else begin
57
          next_state = GNT0;
58
59
        GNT1 : if (req_1 == 1'b0) begin
60
          next_state = IDLE;
61
        end else begin
 62
          next_state = GNT1;
63
        end
 64
        GNT2 : if (req_2 == 1'b0) begin
 65
          next_state = IDLE;
 66
        end else begin
67
          next_state = GNT2;
68
 69
        GNT3 : if (req_3 == 1'b0) begin
 70
          next_state = IDLE;
       end else begin
 72
          next_state = GNT3;
73
        end
 74
       default : next_state = IDLE;
 75
    endcase
 76end
77
78always @ (posedge clock)
79begin: OUTPUT_LOGIC
80 if (reset) begin
81
        gnt_0 <= #1 1'b0;
82
        gnt_1 <= #1 1'b0;
83
        gnt_2 <= #1 1'b0;
84
        gnt_3 <= #1 1'b0;
85
        state <= #1 IDLE;
86
     end else begin
87
        state <= #1 next_state;
88
        case(state)
89
          IDLE: begin
90
            gnt 0 <= #1 1'b0;
91
            gnt_1 <= #1 1'b0;
 92
            gnt_2 <= #1 1'b0;
93
            gnt_3 <= #1 1'b0;
94
          end
95
          GNT0: begin
96
            gnt_0 <= #1 1'b1;
97
          end
98
          GNT1: begin
99
            gnt_1 <= #1 1'b1;
100
          end
101
          GNT2: begin
102
            gnt_2 <= #1 1'b1;
103
          end
```

```
104
          GNT3: begin
105
            gnt_3 <= #1 1'b1;
106
          end
107
          default : begin
108
            state <= #1 IDLE;
109
          end
110
       endcase
111
    end
112end
113
114 endmodule
```

#### **Testbench**

```
1`include "fsm_full.v"
 3 module fsm full tb();
 4reg clock, reset;
 5reg req_0 , req_1 , req_2 , req_3;
 6wire gnt_0 , gnt_1 , gnt_2 , gnt_3 ;
 8initial begin
    $display( "Time\t R0 R1 R2 R3 G0 G1 G2 G3" );
10 $monitor( "%g\t %b %b", $time, req_0, req_1, req_2, req_3, gnt_0, gnt_1, gnt_2, gnt_3);
11 clock = 0;
12 reset = 0;
13 req_0 = 0;
14 \text{ req}_1 = 0;
15 req_2 = 0;
16 req_3 = 0;
17 #10 reset = 1;
18 #10 \text{ reset} = 0;
19 #10 req_0 = 1;
20 #20 req_0 = 0;
21 #10 req_1 = 1;
22 #20 req_1 = 0;
23 #10 req_2 = 1;
24 #20 req 2 = 0;
25 #10 req_3 = 1;
26 #20 req_3 = 0;
27 #10 $finish;
28<mark>end</mark>
29
30<mark>always</mark>
31#2 clock = ~clock;
33
34fsm_full U_fsm_full(
35 clock, // Clock
36 reset , // Active high reset
37req_0 , // Active high request from agent 0
38req_1 , // Active high request from agent 1
39req_2, // Active high request from agent 2
40req_3, // Active high request from agent 3
```

```
41 gnt_0 , // Active high grant to agent 0
42 gnt_1 , // Active high grant to agent 1
43 gnt_2 , // Active high grant to agent 2
44 gnt_3 // Active high grant to agent 3
45);
46
47
48
49 endmodule
```

#### **Simulator Output**

```
R0 R1 R2 R3 G0 G1 G2 G3
0
    0 0 0 0 x x x x
    00000000
30
     1 0 0 0 0 0 0 0
35
     1 0 0 0 1 0 0 0
50
     00001000
55
     00000000
60
     0 1 0 0 0 0 0 0
67
     0 1 0 0 0 1 0 0
80
     00000100
87
     0000000
90
     00100000
95
     0 0 1 0 0 0 1 0
110
     0000010
115
     00000000
     00010000
120
127
     00010001
140
     0000001
147
     0 0 0 0 0 0 0
```

## **NOTES**

# PARAMETERIZED MODULES CHAPTER 15

#### Introduction

Lets assume that we have a design, which requires us to have counters of various width, but of same functionality. May be we can assume that we have a design which requires lot of instants of different depth and width of RAM's of same functionality. Normally what we do is, create counters of different widths and then use them. Same rule applies to RAM that we talked about.

But Verilog provides a powerful way to work around this problem, it provides us with something called parameter, these parameters are like constants local to that particular module.

We can override the default values with either using defparam or by passing new set of parameters during instantiating. We call this as parameter over riding.

#### Parameters

A parameter is defined by Verilog as a constant value declared within the module structure. The value can be used to define a set of attributes for the module which can characterize its behavior as well as its physical representation.

- Defined inside a module.
- Local scope.
- May be overridden at instantiation time
  - ◆ If multiple parameters are defined, they must be overridden in the order they were defined. If an overriding value is not specified, the default parameter declaration values are used.
- May be changed using the defparam statement

#### Parameter Override using defparam

### **%**

Parameter Override during instantiating.

### Passing more than one parameter

```
1 module ram_sp_sr_sw (
2 clk , // Clock Input
3 address , // Address Input
4 data , // Data bi-directional
5 cs , // Chip Select
6 we , // Write Enable/Read Enable
7 oe // Output Enable
8);
9
10 parameter DATA_WIDTH = 8 ;
11 parameter ADDR_WIDTH = 8 ;
12 parameter RAM_DEPTH = 1 << ADDR_WIDTH;
13 // Actual code of RAM here
14
15 endmodule</pre>
```

When instantiating more than the one parameter, parameter values should be passed in order they are declared in sub module.

```
1 module ram_controller (); //Some ports
2
3// Controller Code
4
5ram_sp_sr_sw #(16,8,256) ram(clk,address,data,cs,we,oe);
6
7endmodule
```

#### Verilog 2001

In Verilog 2001, above code will work, but the new feature makes the code more readable and error free.

```
module ram_controller (); //Some ports

gram_sp_sr_sw #(
4.DATA_WIDTH(16),
5.ADDRE_WIDTH(8),
6.RAM_DEPTH(256)) ram(clk,address,data,cs,we,oe);

gendmodule
```

Was this copied from VHDL?

## **NOTES**

## VERILOG SYNTHESIS TUTORIAL CHAPTER 16

#### What is logic synthesis?

Logic synthesis is the process of converting a high–level description of design into an optimized gate–level representation. Logic synthesis uses standard cell library which have simple cells, such as basic logic gates like and, or, and nor, or macro cells, such as adder, muxes, memory, and flip–flops. Standard cells put together is called technology library. Normally technology library is know by the transistor size (0.18u, 90nm).

A circuit description is written in Hardware description language (HDL) such as Verilog. The designer should first understand the architectural description. Then he should consider design constraints such as timing, area, testability, and power.

We will see a typical design flow with a large example in last chapter of Verilog tutorial.



#### Life before HDL (Logic synthesis)

As you must have experienced in college, every thing (all the digital circuits) is designed manually. Draw K-maps, optimize the logic, Draw the schematic. This is how engineers used to design digital logic circuits in early days. Well this works fine as long as the design is few hundred gates.

#### Impact of HDL and Logic synthesis.

High-level design is less prone to human error because designs are described at a higher level of abstraction. High-level design is done without significant concern about design constraints. Conversion from high-level design to gates is done by synthesis tools, while doing so it used various algorithms to optimize the design as a whole. This removes the problem with varied designer styles for the different blocks in the design and suboptimal designs. Logic synthesis tools allow technology independent design. Design reuse is possible for technology-independent descriptions.

#### What do we discuss here?

When it comes to Verilog, the synthesis flow is same as rest of the languages. What we intent to look in next few pages is how particular code gets translated to gates. As you must have wondered while reading earlier chapters, how could this be represented in Hardware. Example would be "delays". There is no way we could synthesize delays, but of course we can add delay to particular

signal by adding buffers. But then this becomes too dependent on synthesis target technology. (More on this in VLSI section).

First we will look at the constructs that are not supported by synthesis tools, Table below shows the constructs that are supported by the synthesis tool.

#### Constructs Not Supported in Synthesis

| <b>Construct Type</b> | Notes                                                                                             |
|-----------------------|---------------------------------------------------------------------------------------------------|
| initial               | Used only in test benches.                                                                        |
| events                | Events make more sense for syncing test bench components                                          |
| real                  | Real data type not supported.                                                                     |
| time                  | Time data type not supported                                                                      |
| force and release     | Force and release of data types not supported                                                     |
| assign and deassign   | assign and deassign of reg data types is not supported. But assign on wire data type is supported |
| fork join             | Use nonblocking assignments to get same effect.                                                   |
| primitives            | Only gate level primitives are supported                                                          |
| table                 | UDP and tables are not supported.                                                                 |

#### Example of Non-Synthesizable Verilog construct.

Any code that contains above constructs are not synthesizable, but within synthesizable constructs, bad coding could cause synthesis issues. I have seen codes where engineers code a flip-flop with both posedge of clock and negedge of clock in sensitivity list.

Then we have another common type of code, where one reg variable is driven from more than one always blocks. Well it will surely cause synthesis error.

#### ★ Example – Initial Statement

```
1module synthesis_initial(
2clk,q,d);
3input clk,d;
4output q;
5reg q;
6
7initial begin
8   q <= 0;
9end
10
11always @ (posedge clk)
12begin
13   q <= d;</pre>
```

```
14end
15
16endmodule
```

#### Delays

a = #10 b; This code is useful only for simulation purpose.

Synthesis tool normally ignores such constructs, and just assumes that there is no #10 in above statement. Thus treating above code as below.

a = b;

#### Comparison to X and Z are always ignored

```
1 module synthesis_compare_xz (a,b);
2 output a;
3 input b;
4 reg a;
5
6 always @ (b)
7 begin
8    if ((b == 1'bz) || (b == 1'bx)) begin
9         a = 1;
10    end else begin
11         a = 0;
12    end
13 end
14
15 endmodule
```

There seems to a common problem with all the new to hardware design engineers. They normally tend to compare variables with X and Z. In practice it is worst thing to do. So please avoid comparing with X and Z. Limit your design to two state's, 0 and 1. Use tri–state only at chip IO pads level. We will see this as a example in next few pages.

#### Constructs Supported in Synthesis

Verilog is such a simple language, you could easily write code which is easy to understand and easy to map to gates. Code which uses if, case statements are simple and cause little headache's with synthesis tools. But if you like fancy coding and like to have some trouble. Ok don't be scared, you could use them after you get some experience with Verilog. Its great fun to use high level constructs, saves time.

Most common way to model any logic is to use either assign statement or always block. assign statement can be used for modeling only combinational logic and always can be used for modeling both combinational and Sequential logic.

| Construct Type        | <b>Keyword or Description</b>             | Notes                                                                 |
|-----------------------|-------------------------------------------|-----------------------------------------------------------------------|
| ports                 | input, inout, output                      | Use inout only at IO level.                                           |
| parameters            | parameter                                 | This makes design more generic                                        |
| module definition     | module                                    |                                                                       |
| signals and variables | wire, reg, tri                            | Vectors are allowed                                                   |
| instantiation         | module instances primitive gate instances | Eg- nand (out,a,b) bad idea to code RTL this way.                     |
| function and tasks    | function, task                            | Timing constructs ignored                                             |
| procedural            | always, if, else, case, casex, casez      | initial is not supported                                              |
| procedural blocks     | begin, end, named blocks, disable         | Disabling of named blocks allowed                                     |
| data flow             | assign                                    | Delay information is ignored                                          |
| named Blocks          | disable                                   | Disabling of named block supported.                                   |
| loops                 | for, while, forever                       | While and forever loops must contain @(posedge clk) or @(negedge clk) |

#### Operators and their Effect.

One common problem that seems to occure, getting confused with logical and Reduction operators. So watch out.

| Operator Type | Operator Symbol | Operation Performed   |
|---------------|-----------------|-----------------------|
| Arithmetic    | *               | Multiply              |
|               | /               | Division              |
|               | +               | Add                   |
|               | _               | Subtract              |
|               | %               | Modulus               |
|               | +               | Unary plus            |
|               | -               | Unary minus           |
| Logical       | !               | Logical negation      |
|               | &&              | Logical and           |
|               | II              | Logical or            |
| Relational    | >               | Greater than          |
|               | <               | Less than             |
|               | >=              | Greater than or equal |
|               | <=              | Less than or equal    |
| Equality      | ==              | Equality              |
|               | !=              | inequality            |

| Reduction     | &     | Bitwise negation |
|---------------|-------|------------------|
|               | ~&    | nand             |
|               |       | or               |
|               | ~     | nor              |
|               | ۸     | xor              |
|               | ^~ ~^ | xnor             |
| Shift         | >>    | Right shift      |
|               | <<    | Left shift       |
| Concatenation | {}    | Concatenation    |
| Conditional   | ?     | conditional      |

#### Logic Circuit Modeling

From what we have learn in digital design, we know that there could be only two types of digital circuits. One is combinational circuits and second is sequential circuits. There are very few rules that need to be followed to get good synthesis output and avoid surprises.

#### Combinational Circuit Modeling using assign

Combinational circuits modeling in Verilog can be done using assign and always blocks. Writing simple combination circuit in Verilog using assign statement is very straight forward. Like in example below

assign  $y = (a\&b) | (c^d);$ 

#### ★ Tri-state buffer



```
1 module tri_buf (a,b,enable);
2 input a;
3 output b;
4 input enable;
5 wire b;
6
7 assign b = (enable) ? a : 1'bz;
8
9 endmodule
```

#### ♦ Mux

```
b sel deeps@deeps.org
```

```
1 module mux_21 (a,b,sel,y);
2 input a, b;
3 output y;
4 input sel;
5 wire y;
6
7 assign y = (sel) ? b : a;
8
9 endmodule
```

#### ♦ Simple Concatenation



```
1module bus_con (a,b);
2input [3:0] a, b;
3output [7:0] y;
4wire [7:0] y;
5
6assign y = {a,b};
7
8endmodule
```

#### ♦ 1 bit adder with carry

```
1 module addbit (
2a , // first input
3b , // Second input
4ci , // Carry input
5sum , // sum output
6co // carry output
7);
8//Input declaration
9input a;
10input b;
11input ci;
12//Ouput declaration
13 output sum;
14 output co;
15//Port Data types
```

```
16wire a;
17wire b;
18wire ci;
19wire sum;
20wire co;
21//Code starts here
22assign {co,sum} = a + b + ci;
23
24endmodule // End of Module addbit
```

#### Multiply by 2

```
1module muliply (a,product);
2input [3:0] a;
3output [4:0] product;
4wire [4:0] product;
5
6assign product = a << 1;
7
8endmodule</pre>
```

#### ♦ 3 is to 8 decoder

```
Immodule decoder (in,out);

2 input [2:0] in;

3 output [7:0] out;

4 wire [7:0] out;

5 assign out = (in == 3'b000) ? 8'b0000_0001:

6 (in == 3'b001) ? 8'b0000_0100:

7 (in == 3'b011) ? 8'b0000_1000:

8 (in == 3'b101) ? 8'b0001_0000:

9 (in == 3'b100) ? 8'b0010_0000:

10 (in == 3'b101) ? 8'b0100_0000:

11 (in == 3'b111) ? 8'b0100_0000:

12 (in == 3'b111) ? 8'b1000_0000: 8'h00;

13

14 endmodule
```

#### Combinational Circuit Modeling using always

While modeling using always statement, there is chance of getting latch after synthesis if proper care is not taken care. (no one seems to like latches in design, though they are faster, and take lesser transistor. This is due to the fact that timing analysis tools always have problem with latches and second reason being, glitch at enable pin of latch is another problem).

One simple way to eliminate latch with always statement is, always drive 0 to the LHS variable in the beginning of always code as shown in code below.

#### ♦ 3 is to 8 decoder using always

```
module decoder always (in,out);
 2input [2:0] in;
 3 output [7:0] out;
 4reg [7:0] out;
 6 always @ (in)
 7<mark>begin</mark>
8 out
    out = 0;
    case (in)
10
       3'b001 : out = 8'b0000 0001;
       3'b010 : out = 8'b0000 0010;
       3'b011 : out = 8'b0000 0100;
       3'b100 : out = 8'b0000 1000;
       3'b101 : out = 8'b0001 0000;
       3'b110: out = 8'b0100 0000;
16
       3'b111: out = 8'b1000 0000;
    endcase
18end
19
20endmodule
```

#### Sequential Circuit Modeling

Sequential logic circuits are modeled by use of edge sensitive elements in sensitive list of always blocks. Sequential logic can be modeled only by use of always blocks. Normally we use nonblocking assignments for sequential circuits.

#### ♦ Simple Flip-Flop

```
1 module flif_flop (clk,reset, q, d);
2 input clk, reset, d;
3 output q;
4 reg q;
5
6 always @ (posedge clk )
7 begin
8    if (reset == 1) begin
9         q <= 0;
10    end else begin
11         q <= d;
12    end
13 end
14
15 endmodule</pre>
```

#### Verilog Coding Style

If you look at the above code, you will see that I have imposed coding style that looks cool. Every company has got its own coding guidelines and tools like linters to check for this coding guidelines. Below is small list of guidelines.

- Use meaningful names for signals and variables
- Don't mix level and edge sensitive in one always block
- Avoid mixing positive and negative edge-triggered flip-flops
- Use parentheses to optimize logic structure
- Use continuous assign statements for simple combo logic.
- Use nonblocking for sequential and blocking for combo logic
- Don't mix blocking and nonblocking assignments in one always block. (Though Design compiler supports them!!).
- Be careful with multiple assignments to the same variable
- Define if-else or case statements explicitly.

**Note:** Suggest if you want more details.

## **NOTES**

| <br> |  |  |  |
|------|--|--|--|
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |

# VERILOG PLI TUTORIAL CHAPTER 17

#### Introduction

Verilog PLI( Programming Language Interface) is a mechanism to invoke C or C++ functions from Verilog code.

The function invoked in Verilog code is called a system call. An example of a built-in system call is \$display, \$stop, \$random. PLI allows the user to create custom system calls, Something that Verilog syntax does not allow us to do. Some of this are:-

- Power analysis.
- Code coverage tools.
- Can modify the Verilog simulation data structure more accurate delays.
- Custom output displays.
- Co-simulation.
- Design debug utilities.
- Simulation analysis.
- C-model interface to accelerate simulation.
- Testbench modeling.

To achieve above few application of PLI, C code should have the access to the internal data structure of the Verilog simulator. To facilitate this Verilog PLI provides with something called acc routines or simply access routines.

There is second set of routines, which are called tf routines, or simply task and function routines. The tf and acc are PLI 1.0 routines and is very vast and very old routines. The next set of routine, which was introduced with latest release of Verilog 2001 is called vpi routines. This is small and crystal clear PLI routines and thus the new version PLI 2.0.

You can get Verilog 2001 LRM or PLI 1.0 IEEE document for details of each and every functions provided. Verilog IEEE LRM's are written in such a way that anyone with hardware background can understand. If you are unable to get hold of above IEEE docs, then you can buy PLI books listed in books section.

#### How it Works

- Write the functions in C/C++ code.
- Compile them to generate shared lib (\*.DLL in Windows and \*.so in UNIX). Simulator like VCS allows static linking.
- Use this Functions in Verilog code (Mostly Verilog Testbench).
- Based on simulator, pass the C/C++ function details to simulator during compile process of Verilog Code (This is called linking, and you need to refer to simulator user guide to understand how this is done).
- Once linked just run the simulator like any other Verilog simulation.



During execution of the Verilog code by the simulator, when ever the simulator encounters the user defines system tasks (the one which starts with \$), the execution control is passed to PLI routine (C/C++ function).

#### Example – Hello World

We will define a function hello, which when called will print "Hello Deepak". This example does not use any of the PLI standard functions (ACC, TF and VPI). For exact linking details, please refer to simulator manuals. Each simulator implements its own way for linking C/C++ functions to simulator.

#### C Code

```
1#include <stdio.h>
2
3void hello () {
4    printf ( "\nHello Deepak\n" );
5}
```

#### Verilog Code

```
module hello_pli ();

initial begin

shello;

#10 $finish;

end

module
```

#### Running the Simulation

Once linking is done, simulation is run as a normal simulation as we had seen earlier with slight modification to the command line options. Like we need to tell the simulator that we are using PLI (Modelsim needs to know which shared objects to load in command line).

#### Writing PLI Application

Example that we saw was too basic and is no good for any practical purpose. Lets consider our infamous counter example and write the DUT reference model and Checker in C and link that to Verilog Testbench. First lets list out the requirements for writing a C model using PLI.

- Means of calling the C model, when ever there is change in input signals (Could be wire or reg or types).
- Means to get the value of the changes signals in Verilog code or any other signals in Verilog code from inside the C code.
- Means to drive the value on any signal inside the Verilog code from C code.

There are set of routines (functions), that Verilog PLI provides which satisfy above requirements.

#### PLI Application Specification.

Lets define the requirements for our infamous counter testbench requirements using PLI. We will call out PLI function as \$counter\_monitor.

- Implements a Counter logic in C.
- Implements Checker logic in C.
- Terminates the simulation, when ever checker fails.



#### Calling the C function.

Writing counter in C is so cool, but when do we increment the counter value. Well we need to monitor the change in clock signal. (Note: By the way, it normally good idea to drive reset and clock from Verilog code.) When ever the clock changes, counter function needs to be executed. This can be achieved by using below routine.

• Use acc vcl add routine. The syntax of which can be found in Verilog PLI LRM.

acc\_vcl\_add routines basically allows us to monitor list of signals, and when ever any of the monitor signals change, it calls the user defined function (i.e this function is called Consumer C routine). VCL routine has four arguments

- Handle to the monitored object
- Consumer C routine to call when the object value changes
- String to be passed to consumer C routine
- Predefined VCL flags: vcl\_verilog\_logic for logic monitoring vcl\_verilog\_strength for strength monitoring

acc\_vcl\_add(net, display\_net, netname, vcl\_verilog\_logic);

Lets look at the code below, before we go into details.

#### \*

#### C Code - Basic

Counter\_monitor is our C function, which will be called from the Verilog Testbench. As like any another C code, we need to include the header files, specific to application that we are developing. In our case we need to include acc routines include file.

The access routine acc\_initialize initializes the environment for access routines and must be called from your C-language application program before the program invokes any other access routines. and before exiting a C-language application program that calls access routines, it is necessary to also exit the access routine environment by calling acc\_close at the end of the program.

```
1#include "acc_user.h"
 3handle clk;
 4handle reset;
 5handle enable;
 6handle dut count;
 7 void counter ();
 9void counter monitor() {
10 acc_initialize();
11   clk = acc_handle_tfarg(1);
12 reset = acc_handle_tfarg(2);
13 enable = acc_handle_tfarg(3);
14 dut_count = acc_handle_tfarg(4);
15 acc_vcl_add(clk,counter,null,vcl_verilog_logic);
16
    acc close();
17}
19 void counter () {
    io_printf( "Clock changed state\n" );
```

For accessing the Verilog objects, we use handle, A handle is a predefined data type that is a pointer to a specific object in the design hierarchy. Each handle conveys information to access routines about a unique instance of an accessible object information about the objects type, plus how and where to find data about the object. But how do we pass the information of specific object to handle. Well we can do this by number of ways, but for now, we will pass it from Verilog as parameters to \$counter\_monitor, this parameters can be accessed inside the C-program with acc handle tfarg() routine. Where the argument is numbers as in the code.

So clk = acc\_handle\_tfarg(1) basically makes the clk as the handle to first parameter passed. Similarly we assign all the handle's. Now we can add clk to the signal list that need to be monitored using the routine acc\_vcl\_add(clk,counter,null,vcl\_verilog\_logic). Here clk is the handle, counter is the user function to execute, when clk changes.

The function counter() does not require any explation, it is simple Hello world type code.

## ♦ Verilog Code

Below is the code of the simple testbench for the counter example. We call the C-function using the syntax shown in code below. If object thats been passed is a instant, then it should be passed inside double quotes. Since all our objects are nets or wires, there is no need to pass them inside double quote.

```
1 module counter tb();
 2reg enable;
 3 reg reset;
 4reg clk_reg;
 5wire clk;
 6wire [3:0] count;
 8 initial begin
    enable = 0;
10 clk_reg = 0;
11 reset = 0;
$display( "%g , Asserting reset" , $time);
13 #10 reset = 1;
14 #10 reset = 0;
$\text{sdisplay} ( "\text{\gamma}g, Asserting Enable" , \text{\text{stime}});
16 #10 enable = 1;
17 #55 enable = 0;
$\text{display ( "\%g, Deasserting Enable" , \text{$time});}
    #1 $display ( "%g, Terminating Simulator", $time);
20
    #1 $finish;
21end
23 always begin
24  #5 clk_reg = !clk_reg;
25end
26
27assign clk = clk_reg;
28
     $counter monitor(counter tb.clk, counter tb.reset, counter tb.enable, counter tb.count);
```

```
31end
32
33counter U(
34.clk (clk),
35.reset (reset),
36.enable (enable),
37.count (count)
38);
39
40endmodule
```

Depending on the simulator in use, the compile and running various. When you run the code above with the C code seen earlier we get following output

```
0, Asserting reset
Clock changed state
Clock changed state
Clock changed state
20, Asserting Enable
Clock changed state
85, Deasserting Enable
Clock changed state
86, Terminating Simulator
```

## & C Code - Full

So now that we see that our function gets called when there is change in clock, we can write the counter code. But wait, there is a problem, every time counter function makes a exit, the local variables will loose its value. There are couple of ways we can preserve state of the variables.

- Declare the counter variable as global
- Use tf\_setworkarea() and tf\_getworkarea() routine to store and restore the values of the local variables.

Since we have only one variable, we can use the first solution. i.e. declare count as global variable.

To write equivalent model for the counter, clock, reset, enable signal input to DUT is required and to code checker, out of the DUT count is required. To read the values from the Verilog code, we have PLI routine.

```
acc_fetch_value(handle,"format")
```

But the value returned is a string, so we need to convert that into integer if, muli-bit vector signal is read using this routine. pli\_conv is a function which does this conversion. Routine tf\_dofinish() is used for terminating simulation, when DUT and TB count value does not match or in other words, when simulation mismatch occurs.

```
1#include "acc user.h"
 3typedef char * string;
 4handle clk;
 5handle reset :
 6 handle enable ;
 handle dut count;
 8int count;
9int sim_time;
10<sub>string</sub> high = "1";
11 void counter ();
12 int pli_conv (string in_string, int no_bits);
14 void counter monitor() {
15 acc_initialize();
16  clk = acc_handle_tfarg(1);
reset = acc_handle_tfarg(2);
18 enable = acc_handle_tfarg(3);
19 dut_count = acc_handle_tfarg(4);
20 acc_vcl_add(clk,counter,null,vcl_verilog_logic);
    acc_close();
22
23
24void counter () {
p_acc_value value;
26 sim time = tf gettime();
27 string i reset = acc_fetch_value(reset, "%b" ,value);
string i_enable = acc_fetch_value(enable, "%b" ,value);
string i count = acc_fetch_value(dut_count, "%b" ,value);
30
    string i clk = acc fetch value(clk, "
                                       '%b" ,value);
31 int size_in_bits= acc_fetch_size (dut_count);
32 int tb count = 0;
33 // Counter function goes here
34 if (*i_reset == *high) {
35
       count = 0;
36
       io_printf( "%d, dut_info : Counter is reset\n" , sim_time);
37
38
    else if ((*i_enable == *high) && (*i_clk == *high)) {
39
       if ( count == 15 ) {
40
         count = 0;
41
      } else {
42
         count = count + 1;
43
```

```
// Counter Checker function goes checker logic goes here
46
    if ((*i_clk != *high) && (*i_reset != *high)) {
       tb_count = pli_conv(i_count,size_in_bits);
       if (tb count != count) {
          io_printf( "%d, dut_error : Expect value %d, Got value %d\n" , sim_time, count, tb_count);
50
          tf_dofinish();
51
       } else {
52
          io_printf( "%d, dut_info : Expect value %d, Got value %d\n" , sim_time, count, tb_count);
53
54 }
55}
57// Multi-bit vector to integer conversion.
58int pli_conv (string in_string, int no_bits) {
    int conv = 0;
60 int i = 0;
61 int j = 0;
62 int bin = 0;
63 for (i = no\_bits-1; i >= 0; i = i - 1)
64
      if (*(in\_string + i) == 49) {
65
          bin = 1;
66
      } else if (*(in_string + i) == 120) {
67
          io_printf ( "%d, Warning : X detected\n" , sim_time);
68
          bin = 0;
69
       } else if (*(in_string + i) == 122) {
          io_printf ( "%d, Warning : Z detected\n", sim_time);
71
72
73
74
75
76
77
          bin = 0;
       } else {
          bin = 0;
       conv = conv + (1 << j)*bin;
       j ++;
     return conv;
```

You can compile and simulate the above code with Simulator you have as in next few paragraphs.

## Linking With Simulator

The counter example we saw, we will link with below simulators, If you want to see with any other simulator let me know.

- VCS
- Modelsim

I use linux for my tutorials, so if you want to read how to link in windows or solaris, then refer to simulator manual for details.

#### ♦ VCS

With VCS simulator you need to create a tab file. For our example tab file looks like below.

#### \$counter monitor call=counter monitor acc=rw:\*

Here \$counter\_monitor is name of user defined function that will be used in Verilog code, call=counter\_monitor is the C function which will be called when \$counter\_monitor is called in Verilog. acc=rw:\* is telling that we are using access routines with read and write access to simulator intenal data. :\* means that this should be applicable to all the modules in design.

Command line options for compiling the code is as below.

```
vcs -R -P pli_counter.tab pli_counter_tb.v counter.v pli_full_example.c -CFLAGS "-g -I$VCS HOME/`vcs -platform`/lib" +acc+3
```

Since we are using callbacks we have to use +acc+3, rest of the options are simple, you can refer to VCS user guide.

## ♦ Modelsim

Like VCS, modelsim simulator has its own way for communicating with PLI. We need to create function listing all userdefined function that will be refered in verilog and corresponding C function to call. Unlike VCS, we need to do it in C file as shown below.

vlib work

```
vlog pli_counter_tb.v counter.v
gcc -c -g -l$MODEL/include pli_full_example_modelsim.c
ld -shared -E -o pli_full_example.sl pli_full_example_modelsim.o
vsim -c counter_tb -pli pli_full_example.sl
```

In vsim command line, type "run –all" to start the simulation.

Refer to modelsim user guide for details or for how to compile and link in Windows.

## Counter Simulation Output

```
0 , Asserting reset
10, dut_info : Counter is reset
15, dut_info : Counter is reset
20, Asserting Enable
20, dut_info : Expect value 0, Got value 0
30, dut_info : Expect value 0, Got value 0
40, dut_info : Expect value 1, Got value 1
50, dut_info : Expect value 2, Got value 2
60, dut_info : Expect value 3, Got value 3
70, dut_info : Expect value 4, Got value 4
80, dut_info : Expect value 5, Got value 5
85, Deasserting Enable
86, Terminating Simulator
```

## PLI Routines.

PLI 1.0 provides two types of routines, they are

- access routine
- task and function routine.

PLI 2.0 combined access routines and task and function routines into VPI routines, and also clarified the confusion in PLI 1.0.

## Access Routines

Access routines are C programming language routines that provide procedural access to information within Verilog–HDL. Access routines perform one of two operations

Read Operation: read data about particular objects in your circuit design directly from internal data structures. Access routines can read information about the following objects

- Module instances
- Module ports
- Module paths
- Inter-module paths
- Top-level modules
- Primitive instances
- Primitive terminals
- Nets
- Registers
- Parameters
- Specparams
- Timing checks

- Named events
- Integer, real and time variables

Write Operation: Write new information about objects in your circuit design into the internal data structures. Access routines can write to following objects.

- Inter-module paths.
- Module paths.
- Primitive instances.
- Timing checks.
- Register logic values.
- Sequential UDP logic values.

Based on the operation performed by access routines, they are classified into 6 categories as shown below.

- Fetch: This routines return a variety of information about different objects in the design hierarchy.
- Handle: This routines return handles to a variety of objects in the design hierarchy.
- Modify: This routines alter the values of a variety of objects in the design hierarchy.
- Next: When used inside a loop construct, next routines find each object of a given type that is related to a particular reference object in the design hierarchy.
- Utility: This routines perform a variety of operations, such as initializing and configuring the access routine environment.
- Vcl : The Value Change Link (VCL) allows a PLI application to monitor the value changes of selected objects.

## Access Routines Reference

| Routine              | Description                                                                                                                                                    |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| acc_handle_scope()   | This function returns the handle to the scope of an object. The scope can be either a module, task, function, named parallel block, or named sequential block. |
| acc_handle_by_name() | This routine returns the handle to a Verilog-HDL object based on the specified name and scope.                                                                 |
| acc_handle_parent()  | This function returns handle for the parent primitive instance or module instance of an object                                                                 |
| acc_handle_port()    | This function returns handle for a module port                                                                                                                 |
| acc_handle_hiconn()  | This function returns the hierarchically higher net connection to a scalar module port or a bit of a vector port                                               |
| acc_handle_loconn()  | This function returns the hierarchically lower net connection to a scalar module port or a bit of a vector                                                     |

|                            | port.                                                                                                                                                       |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| acc_handle_path()          | This function returns a handle to an inter-module path that represents the connection from an output port to an input port                                  |
| acc_handle_modpath()       | This function returns handle to the path of a module                                                                                                        |
| acc_handle_datapath()      | This function returns a handle to a datapath for a module instance for the specified edge-sensitive module path                                             |
| acc_handle_pathin()        | This function returns handle for the first net connected to a module path source                                                                            |
| acc_handle_pathout()       | This function returns handle for the first net connected to a module path destination                                                                       |
| acc_handle_condition()     | This function returns a handle to the conditional expression for the specified path                                                                         |
| acc_handle_tchk()          | This function returns handle for the specified timing check of a module (or cell)                                                                           |
| acc_handle_tchkarg1()      | This function returns handle for the net connected to the first argument of a timing check                                                                  |
| acc_handle_tchkarg2()      | This function returns handle for the net connected to the second argument of a timing check                                                                 |
| acc_handle_simulated_net() | This function returns the simulated net associated with the collapsed net passed as an argument                                                             |
| acc_handle_terminal()      | This function returns handle for a primitive_terminal                                                                                                       |
| acc_handle_conn()          | This function returns handle to the net connected to a primitive terminal                                                                                   |
| acc_handle_tfarg()         | This function returns handle for the specified argument of the system task or function associated (through the PLI mechanism) with your C-language routine` |
| acc_fetch_attribute()      | This function returns the value of a parameter or specparam named as an attribute in your source description                                                |
| acc_fetch_paramtype()      | This function returns the data type of a parameter as one of three predefined integer constants.                                                            |
| acc_fetch_paramval()       | This function returns the value of a parameter or specparam                                                                                                 |
| acc_fetch_defname()        | This function returns a pointer to the defining name of a module instance or primitive instance                                                             |
| acc_fetch_fullname()       | This function returns a pointer to the full hierarchical name of any named object or module path                                                            |
| acc_fetch_name()           | This function returns a pointer to the instance name of any named object or module path                                                                     |
| acc_fetch_delays()         | This function fetches different delay values for different objects                                                                                          |
| acc_fetch_size()           |                                                                                                                                                             |

|                          | This function returns the bit size of a net, register, or port.                                                                                                |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| acc_fetch_range()        | This function retrieves the most significant bit and least significant bit range values for a vector.                                                          |
| acc_fetch_tfarg()        | This function returns value of the specified argument of<br>the system task or function associated (through the PLI<br>mechanism) with your C-language routine |
| acc_fetch_direction()    | This function returns the direction of a port or terminal as one of three predefined integer constants.                                                        |
| acc_fetch_index()        | This function returns a zero-based integer index for a port or terminal                                                                                        |
| acc_fetch_edge()         | This function returns the edge specifier (type) of a path input or output terminal as one of these predefined integer constants.                               |
| acc_set_value()          | This function returns a pointer to a character string indicating the logic or strength value of a net, register or variable.                                   |
| acc_initialize()         | This function initializes the environment for access routines                                                                                                  |
| acc_close()              | This function frees internal memory used by access routines; resets all configuration parameters to default values                                             |
| acc_configure()          | This function sets parameters that control the operation of various access routines                                                                            |
| acc_product_version()    | This function returns a pointer to a character string that indicates what version of a Verilog simulator is linked to the access routines                      |
| acc_version()            | This function returns a pointer to a character string that indicates version number of your access routine software                                            |
| acc_count()              | This function returns an integer count of the number of objects related to a particular reference object                                                       |
| acc_collect()            | This function returns a pointer to an array that contains handles for all objects related to a particular reference object                                     |
| acc_free()               | This function frees memory allocated by acc_collect                                                                                                            |
| acc_compare_handles()    | This function returns true if the two input handles refer to the same object                                                                                   |
| acc_object_in_typelist() | This function determines whether an object fits a type or fulltype or exhibits a property specified in an input array                                          |
| acc_object_of_type()     | This function determines whether an object fits a specified type or fulltype, or exhibits a specified property                                                 |
| acc_next_cell()          | This function returns the next cell instance within the region that includes the entire hierarchy below a module                                               |

| acc_next_child()     | This function returns the next child of a module                                                               |
|----------------------|----------------------------------------------------------------------------------------------------------------|
| acc_next_modpath()   | This function returns the next path of a module                                                                |
| acc_next_net()       | This function returns the next net of a module                                                                 |
| acc_next_parameter() | This function returns the next parameter within a module                                                       |
| acc_next_port()      | This function returns the next input, output or inout port of a module in the order specified by the port list |
| acc_next_portout()   | This function returns the next output or inout port of a module in the order specified by the port list        |
| acc_next_primitive() | This function returns the next gate, switch or user-defined primitive (UDP) within a module                    |
| acc_next_specparam() | This function returns the next specparam within a module                                                       |
| acc_next_tchk()      | This function returns the next timing check within a module                                                    |
| acc_next_terminal()  | This function returns the next terminal of a gate, switch or user-defined primitive (UDP)                      |
| acc_next()           | This function within a scope, returns the next object of each type specified in object_type_array              |
| acc_next_topmod()    | This function returns the next top-level module                                                                |
| acc_next_cell_load() | This function returns the next load on a net inside a cell                                                     |
| acc_next_load()      | This function returns the next primitive terminal driven by a net                                              |
| acc_next_driver()    | This function returns the next primitive terminal that drives a net                                            |
| acc_next_hiconn()    | This function returns the next hierarchically higher net connection to a port of a module                      |
| acc_next_loconn()    | This function returns the next hierarchically lower net connection to a port of a module                       |
| acc_next_bit()       | This function returns the handles of each bit in an expanded vector port or expanded vector net                |
| acc_next_input()     | This function returns a handle to the next input path terminal of the specified module path or datapath        |
| acc_next_output()    | This function returns a handle to the next output path terminal of the specified module path or datapath       |

## ♦ Program Flow using access routines

As seen in the earlier example, there set of steps that need to be performed before we could write a user application. This can be shown as in the below program.

```
1#include <acc_user.h>
2
3void pli_func() {
4    acc_initialize();
5    // Main body: Insert the user application code here
6    acc_close();
7}
```

- acc user.h: all data-structure related to access routines
- acc\_initialize(): initialize variables and set up environment
- main body : User-defined application
- acc close(): Undo the actions taken by the function acc initialize()

## Handle to Objects

Handle is a predefined data type, is similar to that of a pointer in C, can be used to point to an object in the design database, can be used to refer to any kind of object in the design database. Handle is backbone of access routine methodology and the most important new concept introduced in this part of PLI 1.0.

#### **Declarations**

- handle my\_handle;
- handle clock;
- handle reset;

#### Value change link(VCL)

The Value Change Link (VCL) allows a PLI application to monitor the value changes of selected objects. The VCL can monitor value changes for the following objects.

- Events.
- Scalar and vector registers.
- Scalar nets.
- Bit-selects of expanded vector nets.
- Unexpanded vector nets.

The VCL cannot extract information about the following objects:

- Bit–selects of unexpanded vector nets or registers.
- Part-selects.
- Memories.
- Expressions.

## **West** Utility Routines

Interaction between the Verilog system and the user's routines is handled by a set of routines that are supplied with the Verilog system. Library functions defined in PLI1.0 Perform a wide variety of operations on the parameters passed to the system call is used to do a simulation synchronization or to implement conditional program breakpoint .

This routines are also called Utility routines. Most of these routines are in two forms: one dealing with the current call, or instance, and another dealing with an instance other than the current one and referenced by an instance pointer.

## Classification of Utiliy Routines

| Routine             | Description                                                                                                              |
|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| tf_getp()           | Get integer value of a task or function argument (parameter) for the current instance.                                   |
| tf_putp()           | Passes a 32-bit integer value to an argument of the current task or function.                                            |
| tf_getrealp()       | Get real value of a task or function argument for the current instance.                                                  |
| tf_putrealp()       | Passes a 64-bit floating point value to an argument of the current task or function.                                     |
| tf_getlongp()       | Get long argument value (64 bits) for the current instance.                                                              |
| tf_putlongp()       | Passes a 64-bit integer argument value to the current instance of a task or function.                                    |
| tf_strgetp()        | Get formatted argument values.                                                                                           |
| tf_getcstringp()    | Get a parameter value as a character string.                                                                             |
| tf_strdelputp()     | Write a value to an argument with the specified delay, where the write value is specified as a character string.         |
| tf_strlongdelputp() | Write value to an argument with specified long (64-bit) delay, where the write value is specified as a character string. |
| tf_strrealdelputp() | Write value to an argument with specified long (64-bit) delay, where the write value is specified as a character string. |
| tf_copypvc_flag()   | Copy parameter value change flag                                                                                         |
| tf_movepvc_flag()   | Move argument value change flag.                                                                                         |
| tf_testpvc_flag()   | Test argument value change flag for the current task/function instance.                                                  |
| tf_getpchange()     | Get number of the next argument that changed value in the current task or function instance.                             |
| tf_gettime()        | Get the current simulation time.                                                                                         |
| tf_getlongtime()    | Gets current simulation time as a 64-bit integer value, in the timescale of the calling task or function.                |

| tf_getrealtime()      | Get the current simulation time scaled to the calling module's timescale.                                                                       |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| tf_strgettime()       | Get current simulation time as a character string.                                                                                              |
| tf_gettimeunit()      | Get the timescale units for the module that contains the current task call.                                                                     |
| tf_gettimeprecision() | Get the timescale precision of the module that contains the current task call.                                                                  |
| tf_synchronize()      | Synchronize processing of the current system task or function's arguments.                                                                      |
| tf_rosynchronize()    | Synchronize processing of the current system task or function's arguments to the end of the current time slot with event generation suppressed. |
| tf_getnextlongtime()  | Get the time of the next scheduled simulation event.                                                                                            |
| tf_setdelay()         | Reactivate a user task at a particular integer simulation time.                                                                                 |
| tf_setlongdelay()     | Reactivate user task at a particular simulation time specified by a 64-bit integer.                                                             |
| tf_setrealdelay()     | Activate user task at a particular simulation time.                                                                                             |
| tf_clearalldelays()   | Clear all scheduled reactivation delays.                                                                                                        |
| io_printf             | Print a formatted message to the output channel of the software product that invoked the PLI application and to a log file.                     |
| io_mcdprintf()        | Write a formatted message to one or more files.                                                                                                 |
| tf_warning()          | Report a warning.                                                                                                                               |
| tf_error()            | Report error.                                                                                                                                   |
| tf_text()             | Stores error information for later display by tf_message.                                                                                       |
| tf_message()          | Reports user-generated error message in standard error-message syntax.                                                                          |
| tf_getinstance()      | Get current instance pointer.                                                                                                                   |
| tf_mipname()          | Get hierarchical path name of the current module instance.                                                                                      |
| tf_spname()           | Get a scope's hierarchical path name as a string.                                                                                               |
| tf_setworkarea()      | Store a work area pointer for the current user task/function instance in a cell.                                                                |
| tf_getworkarea()      | Get the work area pointer stored by the routine tf_setworkarea().                                                                               |
| tf_nump()             | Get number of arguments in the argument list of the current task or function instance.                                                          |
| tf_typep()            | Get data type of an argument of the current task or function.                                                                                   |
| tf_sizep()            | Get size of an argument of the current task/function instance.                                                                                  |
| tf_dostop()           | Enable interactive mode.                                                                                                                        |
| tf_dofinish()         | Finish simulation.                                                                                                                              |
| mc_scan_plusargs()    | Get command line plus (+) options.                                                                                                              |
| tf_compare_long()     | Compare two 64-bit integer values.                                                                                                              |

| tf_add_long()       | Add two 64-bit integer values.                                                      |
|---------------------|-------------------------------------------------------------------------------------|
| tf_subtract_long()  | Subtract one 64-bit integer value from another.                                     |
| tf_multiply_long()  | Multiply two 64 bit integer values.                                                 |
| tf_divide_long()    | Divide two 64-bit integer values.                                                   |
| tf_long_to_real()   | Convert a long integer to a real (double-precision floating point) number.          |
| tf_longtime_tostr() | Convert 64-bit integer time value to string.                                        |
| tf_real_tf_long()   | Convert a real (double precision floating point) number to a long (64-bit) integer. |
| tf_write_save()     | Append a block of data to the save file.                                            |
| tf_read_restart()   | Get a block of data from a previously written save file.                            |

## Other Usefull functions

Other then acc\_\* and tf\_\* routines, simulators provide other functions as listed below.

- veriusertfs
- endofcompile routines
- err\_intercept

#### veriusertfs

For all the simulator other then VCS, veriusertfs should be provided. The veriusertfs array is a table that the PLI uses to associate Verilog Simulator system tasks or functions with user–written applications. Below table shows the fields in the array that you fill in for each new system task or function you wish to create. The fields appear in the array in the order shown.

| Field   | Description                                                                                                                                                                                                                                                    |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| type    | Keyword that indicates whether the routine is a system task or function, usertask defines a system task or userfunction defines a system function that can return a user-defined value or userrealfunction defines a system function that returns a real value |
| data    | Data argument (0 means do not pass a data argument).                                                                                                                                                                                                           |
| checktf | Pointer to optional user-supplied routine that checks parameters of the system task or function (0 means no checktf routine).                                                                                                                                  |
| sizetf  | Pointer to a user-supplied routine that returns the size in bits of<br>the value returned by a system function (0 means no sizetf<br>routine).                                                                                                                 |
| calltf  | Pointer to user-supplied application—the main routine that is called when the Veritool executes the system task or function during simulation (0 means no calltf routine).                                                                                     |
| misctf  |                                                                                                                                                                                                                                                                |

|          | Pointer to optional miscellaneous routine (0 means no misctf routine).                                                                                                                 |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| \$tfname | Quoted literal string defining the name of the system task or function; \$ must be the first character, followed by any combination of letters, numbers and underscore (_) characters. |

#### endofcompile routines

This data structure, as the name suggests, can be used for declaring functions that will be invoked at the end of the simulation. The present example does not need it. Nonetheless there has to be a default definition on as shown below.

int (\*endofcompile\_routines[])() ={0};

## err\_intercept

This function, which returns either true or false (i.e. a boolean type), can be used to enhance the error detection mechnism of the code and can be ignored for small applications. A typical example of this routine would be as shown below.

```
bool err_intercept(level, facility,code)
int level; char * facility; char *code;
{ return (true); }
```

## PLI Example

As in rest of the tutorial, lets verify counter example with test vector generation, monitor, checker everything build with C code. Most of the common pli functions have been used to show usage of these functions.

Testbench will have below components.

- Clock generation in C
- Clock generator HDL wrapper
- Test Generation in C
- Test Gen HDL Wrapper
- Monitor and Checker in C
- Monitor Checker HDL Wrapper
- DUT/Monitor/Clock/Test Generation instance in Verilog

It is good idea to write HDL wrappers for the C functions that will be calling them.

#### Clock Generator

Normally we don't want to have clock generators in PLI, it is always to put them in Verilog.

```
1#include "acc_user.h"
 2#include "veriuser.h"
 4// Define the ON and OFF time of clock
 5#define PERIOD 5
 7// Data structure
 8struct clkData {
 9 int clk;
10 int clkCnt;
11};
13// Main routine which toggles the clock
14void clkGen () {
15 // Get the stored workarea
struct clkData *data = ( struct clkData * )tf_igetworkarea(tf_getinstance());
17
   if (data->clkCnt == PERIOD) {
18
       data \rightarrow clk = (data \rightarrow clk == 0) ? 1 : 0;
19
       data->clkCnt = 0;
20
       //io_printf("%d Current clk = %d\n",tf_gettime(), data->clk);
21 } else {
22
       data->clkCnt ++;
23 }
24 // Drive the clock signal in HDL
25 tf_putp (1, data->clk);
26}
27
28// checktf() routine
29// This function inits the objects and also stores the object in workarea
30void clkInit() {
struct clkData *data = ( struct clkData * )malloc( sizeof( struct clkData ) );
32 data \rightarrow clkCnt = 0;
33
    data \rightarrow clk = 0;
   tf_setworkarea(data);
36
37// misctf() routine
38// This routine is called after 1 tick
39 void clkReactive (int data, int reason, int paramvc) {
40 // if callback reason is reactive, then call clkGen function
41
   if (reason == reason_reactivate) {
42
       clkGen();
43 }
   // Set the callback delay to 1 tick
    tf_setdelay(1);
```

## Clock Generator HDL Wrapper

```
1module clkGen(clk);
2output clk;
3reg clk;
4
5initial $clkGen(clk);
6
7endmodule
```

#### **♦** Counter Monitor

```
#include "acc_user.h"
 2#include "veriuser.h"
 3#include <malloc.h>
 4#include <string.h>
 6struct myCounter {
                   handle count;
8
9
10
11
12
13
14
15
16
17
18
19
20);
                   handle enable;
                   handle reset;
                   handle clk;
                   char *count_value;
                   char *enable value;
                   char *reset_value;
                   char *clk value;
                   char *clk_last_value;
                   int checker_count;
                   int count_width;
                   int error;
                   int error time;
21
22// Multi-bit vector to integer conversion.
23int pliConv (char *in_string, int no_bits, int sim_time) {
24
                   int conv = 0;
25
                   int i = 0;
26
                   int j = 0;
27
                   int bin = 0;
28
                   for (i = no\_bits-1; i >= 0; i = i - 1) {
29
                                    if (*(in_string + i) == 49) {
30
                                                     bin = 1;
31
                                    else if (*(in\_string + i) == 120) {
                                                     io_printf ( "%d counterMonitor : WARNING : X detected\n",
32
                                                     sim time);
33
                                                     bin = 0;
34
                                    } else if (*(in_string + i) == 122) {
                                                     io_printf ( "%d counterMonitor : WARNING : Z detected\n",
35
                                                     sim_time);
36
                                                     bin = 0;
37
                                    } else {
38
                                                     bin = 0;
39
                                    conv = conv + (1 << j)*bin;
```

```
41
42
                                  j ++;
                  return conv;
44}
45
46void counterModel (struct myCounter *counter) {
47
48
49
                  int current_value ;
                  int time = tf_gettime();
                  // Our model checks only at posedge
50
                  if ((strcmp(counter->clk_value, "1" ) == 0) && (strcmp(counter->clk_last_value, "0" ) == 0)) {
51
                  // Conver the current count value
52
                  current_value = pliConv(counter->count_value,counter->count_width,time);
53
                  // Check input control signal to floating or UnKnown
54
                  if (strcmp(counter->reset_value, "x" ) == 0) {
55
                  io_printf( "%d counterMonitor : WARNING : reset is x\n" , time);
57if (strcmp(counter->reset_value, "z" ) == 0) {
58io_printf( "%d counterMonitor : WARNING : reset is z\n" , time);
60if (strcmp(counter->enable_value, "x") == 0) {
61io_printf( "%d counterMonitor : WARNING : enable is x\n" , time);
63if (strcmp(counter->enable_value, "z" ) == 0) {
64io_printf( "%d counterMonitor : WARNING : enable is z\n" , time);
66// Increment monitor counter and compare only if enable is 1 and reset is not active
67if (strcmp(counter->enable_value, "1") == 0 && strcmp(counter->reset_value, "0") == 0) {
68if (counter->checker_count != current_value) {
                  io_printf( "%d counterMonitor : ERROR : Current value of monitor is %d dut is %d\n",
70
                  time, counter->checker_count, current_value);
71
72
73)
74
75
                  counter->error ++;
                  if (counter->error == 1) counter->error_time = time;
                  io_printf( "%d counterMonitor : INFO : Current value of monitor is %d dut is %d\n",
                  time, counter->checker_count, current_value);
77counter->checker count = (counter->checker count == 15) ? 0 : counter->checker count + 1;
78// Reset monitor counter if reset is active
79} else if (strcmp(counter->reset_value, "1" ) == 0) {
                 counterMonitor: INFO: Reset is asserted\n", time);
81counter->checker_count = 0;
82
84// Update the clock state
85strcpy(counter->clk_last_value,counter->clk_value);
86
87
88// misctf
89void counterMonitor(int data, int reason, int paramvc) {
90
                  struct myCounter *counter = (struct myCounter *) tf_igetworkarea(tf_getinstance());
91
                  if ((reason == reason_paramvc) || (reason == reason_paramdrc)) {
92
                                  tf_synchronize();
93
                  } else if (reason == reason_synch) {
                                  counter->clk = acc_handle_tfarg(1);
```

```
95
                                   counter->reset = acc_handle_tfarg(2);
 96
                                   counter->enable = acc handle tfarg(3);
 97
                                   counter->count = acc_handle_tfarg(4);
 98
                                   // Get the values
99
                                   counter->clk_value = acc_fetch_value(counter->clk, "%b", 0);
100
                                   counter->reset_value = acc_fetch_value(counter->reset, "%b", 0);
101
                                   counter->enable_value = acc_fetch_value(counter->enable, "%b", 0);
102
                                   counter->count_value = acc_fetch_value(counter->count, "%b", 0);
103
                                   counter->count_width = acc_fetch_size (counter->count);
104
                                   // Call the counter model
105
                                   counterModel (counter);
106
107
                   // Print simulation stats when $finish is called
108
                   if (reason == reason finish) {
109
                                   io printf( "
110
                                   if (counter->error != 0) {
                                                  io printf ( " Simulation : FAILED\n" );
112
                                                  io_printf ( " Mismatched %d\n" ,counter->error);
113
                                                  io_printf ( " First Mismatch at time %d\n", counter->error_time);
114
                                  } else {
115
                                                  io_printf ( " Simulation : PASSED\n" );
116
117
                                   io_printf( "==
118
                  }
119
120
121// calltf()
122 void initCounter(int data, int reason) {
123
                   struct myCounter *counter;
124
                   // Allocate memory for all variables necessary to manage a
125
                   // single instance of the model.
126
                   counter = (struct myCounter *) malloc (sizeof(struct myCounter));
127
                   // Initialize this instance of the model.
128
                   counter->clk = acc handle tfarg(1);
129
                   counter->reset = acc_handle_tfarg(2);
130
                   counter->enable = acc_handle_tfarg(3);
131
                   counter->count = acc_handle_tfarg(4);
132
                   // Save a copy of the present clk value.
133
                   counter->clk_last_value = acc_fetch_value(counter->clk, "%b", 0);
134
                   // Enable callback of `counter_monitor` whenever
135
                   // any argument to `$counter_monitor` changes.
136
                   tf asynchon();
137
                   // Set initial counter value to 0.
138
                   counter->checker_count = 0;
139
                   counter->error = 0;
140
                   counter-> error time = 0;
141
                   // Save the model data with this instance of `$counterMonitor`.
                   tf setworkarea((char *)counter);
```

## **♦** Counter Monitor HDL Wrapper

```
Imodule counterMonitor (clk, reset, enable, count);

Zinput clk, reset, enable;

Sinput [3:0] count;

Wire clk, reset, enable;

wire [3:0] count;

initial $counterMonitor(clk,reset,enable,count);

Cendmodule
```

#### Counter TestGen

Syntax for test file

delay: Command = Value

Where

Delay: Delay in clock ticks Command: reset or enable

Value: 0 or 1

```
1#include "acc_user.h"
 2#include "veriuser.h"
 3#include "string.h"
 4#include "stdio.h"
 6#define IDLE 0
 7#define INCR 1
 8#define WAIT 2
 9#define DRIVE 3
10#define DONE 4
12struct testGenObject {
13
           char* testFile;
14
           int debug;
           char cmdArray[100] [100];
16
           int cmdSize;
           int CmdPointer;
18
           char* command;
19
           int wait;
20
           int value;
21
22
23
24
           int clkCnt;
           int state;
           handle count;
           handle enable;
25
           handle reset;
           handle clk;
           char* clk_value;
```

```
char *clk_last_value;
29};
30
31 static struct testGenObject *object;
33// Increment counter
34 void waitTicks () {
           object->clkCnt = object->clkCnt + 1;
36
37
38// This function loads the content of test file into
39// object command array
40 void loadTest() {
41
           FILE *testFile;
           char currentLine [100];
           object->cmdSize = 0;
           if((testFile = fopen(object->testFile, "r" )) == NULL) {
45 printf( "Error Opening File.\n" );
46}
47while (fgets(currentLine, sizeof(currentLine), testFile) != NULL ) {
48
           // Store the line cmdArray
49
           strcpy(object->cmdArray[object->cmdSize], currentLine);
50
           // print the line number and data
51
           if (object->debug) printf( "Line %d: %s\n", object->cmdSize, object->cmdArray[object->cmdSize]);
52
           // Get each line from the test file
53
           object->cmdSize ++;
55// Close the test file
56fclose(testFile);
57
59// This function process command line options
60 void processCmdOptions () {
           // Get debug option
62
           if (mc_scan_plusargs( "plidebug" ) != NULL) {
63
           object->debug = 1;
64} else {
65
           object->debug = 0;
66
67// Get test file name
68if (mc scan plusargs( "test=" ) == NULL) {
69printf( "ERROR: No test file option passed, use +test=testfile\n");
70} else {
71object->testFile = mc_scan_plusargs( "test=" );
72if (object->debug) printf( "Test file name %s\n" ,object->testFile);
73
74
75
76<mark>void doTest() {</mark>
           char* ptoks;
           char* tcmd;
79
           s setval delay delay s;
80
           s setval value value s;
81
           // Get current clock value
82
           object->clk_value = acc_fetch_value(object->clk, "%b", 0);
           // BFM drives only at rising edge of clock
```

```
84
            if (!strcmp(object->clk_last_value, "1" ) && !strcmp(object->clk_value, "0" )) {
85
            switch (object->state) {
86
                    case IDLE : if (object->debug) printf( "%d Current state is IDLE\n" , tf_gettime());
87
                    if (object->CmdPointer < object->cmdSize) {
88
                             tcmd = object->cmdArray[object->CmdPointer];
                             if (object->debug) printf ( "Test line %d current command-%s"
89
                             ,object->CmdPointer, tcmd);
90
                             ptoks = strtok(tcmd, ":");
91
                             int lcnt = 0;
92
                             while(ptoks != NULL) {
93
                                      if (*ptoks != '=') {
94
                                              if (lcnt == 0) {
95
                                                       object->wait = atoi(ptoks);
96
                                                       if (object->debug) printf( "Wait : %d\n" , object->wait);
97
98
                                              } else if (lcnt == 1) {
                                                       object->command = ptoks;
99
                                                       if (object->debug) printf( "Command : %s\n" , ptoks);
100
                                              } else {
101
                                                       object->value = atoi(ptoks);
102
                                                       if (object->debug) printf( "Value : %d\n" , object->value);
103
104
                                              Icnt ++;
105
106
                                      ptoks = strtok(NULL, " " );
107
108
                             object->CmdPointer ++;
109
                             if (object->wait == 0) {
110
                                      if (object->debug) printf( "%d Next State DRIVE\n", tf_gettime());
                                      object->state = DRIVE;
112
                                      doTest();
113
                             } else {
114
                                      if (object->debug) printf( "%d Next State WAIT\n" , tf_gettime());
                                      object->state = WAIT;
116
117
                    } else {
118
                             if (object->debug) printf( "%d Next State DONE\n", tf_gettime());
119
                             object->state = DONE;
120
121
                    break;
                    case WAIT: if (object->debug) printf( "%d Current state is WAIT: %d\n", tf_gettime(),
122
                    object->clkCnt);
123
                    if ((object->clkCnt + 1) >= object->wait) {
124
                             object->wait = 0;
125
                             object->clkCnt = 0;
126
                             if (object->debug) printf( "%d Next State DRIVE\n", tf_gettime());
127
                             object->state = DRIVE;
128
                             doTest();
129
                    } else {
130
                             waitTicks();
131
132
                    break;
```

```
133
                    case DRIVE : if (object->debug) printf( "%d Current state is DRIVE\n" , tf_gettime());
134
                    value s.format = accIntVal;
135
                    delay_s.model = accNoDelay;
136
                    delay s.time.type = accTime;
137
                    delay s.time.low = 0;
138
                    delay_s.time.high = 0;
139
                    if (!strcmp(object->command, "reset" )) {
140
                    value_s.value.integer = object->value;
141
                    acc_set_value(object->reset,&value_s,&delay_s);
142
            } else if (!strcmp(object->command, "enable")) {
143
            value_s.value.integer = object->value;
144
            acc set value(object->enable,&value s,&delay s);
145} else {
146
            if (object->debug) printf( "ERROR: What command do you want\n");
147
148if (object->debug) printf( "%d Next State IDLE\n", tf_gettime());
149object->state = IDLE:
150break:
151case DONE: if (object->debug) printf( "%d Current state is DONE\n", tf_gettime());
152tf_dofinish();
153break;
154default : object->state = IDLE;
155<mark>break</mark>;
156}
157
158 object->clk_last_value = acc_fetch_value(object->clk, "%b", 0);
159
160
161 void initCounterTestGen () {
162
            //acc_initialize();
163
            //acc configure( accDisplayErrors, "false" );
164
            object = (struct testGenObject *) malloc (sizeof(struct testGenObject));
165
            // Load the initial and defaule values
166
            object->testFile = "simple.tst";
167
            object->cmdSize = 0;
168
            object->CmdPointer = 0;
169
            object->clkCnt = 0;
170
            object->state = IDLE;
171
            // Initialize this instance of the model.
172
            object->clk = acc_handle_tfarg(1);
173
            object->reset = acc handle tfarg(2);
174
            object->enable = acc_handle_tfarg(3);
175
            object->count = acc handle tfarg(4);
176
            // Drive inactive signals on all inputs
177
            tf_putp (2, 0);
178
            tf putp (3, 0);
179
            // Save a copy of the present clk value.
180
            object->clk last value = acc fetch value(object->clk, "%b", 0);
181
            // Get the command line testfile name and debug option
182
            processCmdOptions();
183
            // Open the testfile and make array of command
184
            loadTest(object);
185
            // Add callback when ever clock changes
```

```
acc_vcl_add( object_>clk, doTest, object_>clk_value, vcl_verilog_logic );

// All acc routines should have this
acc_close();

188
```

#### Counter TestGen HDL Wrapper

```
1 module counterTestGen (clk, reset, enable, count);
2 input clk;
3 output reset, enable;
4 input [3:0] count;
5
6 wire clk;
7 reg reset, enable;
8 wire [3:0] count;
9
10 initial $counterTestGen(clk,reset,enable,count);
11
12 endmodule
```

## HDL TestBench Top

```
1 module top();
 2wire clk;
 3wire [3:0] count;
 4wire enable;
 5wire reset;
 7// Connect the clk generator
 8clkGen clkGen(.clk (clk));
10// Connect the DUT
11counter dut(
12.clk (clk),
13.reset (reset),
14.enable (enable),
15.count (count)
16);
18// Connect the Monitor/Checker
19counterMonitor monitor(
20.clk (clk),
21.reset (reset),
22.enable (enable),
23.count (count)
24);
26// Connect the Test Generator
27counterTestGen test(
28.clk (clk),
29.reset (reset),
30.enable (enable),
31.count (count)
32);
34endmodule
```

#### Sample : Test File

```
1 : reset = 1

10 : reset = 0

5 : enable = 1

20 : enable = 0
```

## Sample Ouput

```
5 counterMonitor: WARNING: X detected
17 counterMonitor: WARNING: X detected
29 counterMonitor: INFO: Reset is asserted
41 counterMonitor: INFO: Reset is asserted
53 counterMonitor: INFO: Reset is asserted
65 counterMonitor: INFO: Reset is asserted
77 counterMonitor: INFO: Reset is asserted
89 counterMonitor: INFO: Reset is asserted
101 counterMonitor: INFO: Reset is asserted
113 counterMonitor: INFO: Reset is asserted
125 counterMonitor: INFO: Reset is asserted
137 counterMonitor: INFO: Reset is asserted
149 counterMonitor: INFO: Reset is asserted
233 counterMonitor: INFO: Current value of monitor is 0 dut is 0
245 counterMonitor: INFO: Current value of monitor is 1 dut is 1
257 counterMonitor: INFO: Current value of monitor is 2 dut is 2
269 counterMonitor: INFO: Current value of monitor is 3 dut is 3
281 counterMonitor: INFO: Current value of monitor is 4 dut is 4
293 counterMonitor: INFO: Current value of monitor is 5 dut is 5
305 counterMonitor: INFO: Current value of monitor is 6 dut is 6
317 counterMonitor: INFO: Current value of monitor is 7 dut is 7
329 counterMonitor: INFO: Current value of monitor is 8 dut is 8
341 counterMonitor: INFO: Current value of monitor is 9 dut is 9
353 counterMonitor: INFO: Current value of monitor is 10 dut is 10
365 counterMonitor: INFO: Current value of monitor is 11 dut is 11
377 counterMonitor: INFO: Current value of monitor is 12 dut is 12
389 counterMonitor: INFO: Current value of monitor is 13 dut is 13
401 counterMonitor: INFO: Current value of monitor is 14 dut is 14
413 counterMonitor: INFO: Current value of monitor is 15 dut is 15
425 counterMonitor: INFO: Current value of monitor is 0 dut is 0
437 counterMonitor: INFO: Current value of monitor is 1 dut is 1
449 counterMonitor: INFO: Current value of monitor is 2 dut is 2
461 counterMonitor: INFO: Current value of monitor is 3 dut is 3
473 counterMonitor: INFO: Current value of monitor is 4 dut is 4
_____
Simulation: PASSED
-----
```

## Verilog Procedural Interface (VPI)

The Verilog Procedural Interface (VPI) is a C-programming interface for the Verilog Hardware Description Language (HDL). VPI is the third-generation procedural interface to Verilog HDL. VPI provides consistent, object-oriented access to the complete Verilog HDL.

VPI consists of a set of access and utility routines that you call from standard C programming language functions. These routines interact with the instantiated simulation objects contained in your Verilog HDL design.

VPI is same as verilog PLI 1.0 and PLI 2.0, So if something is working in PLI 2.0, it can be easily ported over to VPI. VPI is cleaner then earlier PLI 2.0. All the functions and tasks are start with vpi \*. Example vpi printf().

## Steps : Writing Application Using VPI

Following steps needs to be performed to able to write a C application and interface with Verilog simulator.

- Write C function
- Associating C Functions with a New System Task
- Registering New System Tasks
- Invoking System Tasks

#### Write C function

Writing C function/routine is same as in PLI 2.0, only difference is we need to include vpi\_user.h instead of acc\_user.h and veriuser.h. Also we use vpi\_\* functions to access and modify objects in Verilog simulator.

Below is example code of a simple C function

```
1#include "vpi_user.h"
2
3void hello() {
4    vpi_printf( "\n\nHello Deepak\n\n" );
5}
```

## Associating C Functions with a New System Task

To associate your C function with a system task, create a data structure of type s\_vpi\_systf\_data and a pointer to that structure. The vpi\_systf\_data data type is defined in the vpi\_user.h include file. Below is is data structure of s\_vpi\_systf\_data.

```
1typedef struct t_vpi_systf_data {
2   PLI_INT32 type; // vpiSysTask, vpiSysFunc
3   PLI_INT32 sysfunctype; // vpiSysTask, vpi[Int,Real,Time,Sized, SizedSigned]Func
4   PLI_BYTE8 *tfname; // First character must be `$'
5   PLI_INT32 (*calltf)(PLI_BYTE8 *);
6   PLI_INT32 (*compiletf)(PLI_BYTE8 *);
7   PLI_INT32 (*sizetf)(PLI_BYTE8 *); // For sized function callbacks only
8   PLI_BYTE8 *user_data;
9} s_vpi_systf_data, *p_vpi_systf_data;
```

| Field Name  | Field Description                                                                                                                                                     |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| type        | task- That does not return a value. or function- That can return a value.                                                                                             |
| sysfunctype | If type is function, sysfunctype indicates the type of the value that the calltf function returns.                                                                    |
| tfname      | This quoted literal string defines the name of the system task or function. The first character must be \$.                                                           |
| calltf      | This field is a pointer to your application routine                                                                                                                   |
| compiletf   | This field is a pointer to a routine that the simulator calls once each time it compiles an instance of the task or function. Enter NULL if you have no such routine. |
| sizetf      | This field is a pointer to a routine that returns the size, in bits, of the value that the system task or function returns.                                           |
| user_data   | This field is a pointer to optional data. You can retrieve this data by calling the vpi_get_systf_info() routine.                                                     |

#### **Example for hello routine**

```
#include "hello_vpi.c"

// Associate C Function with a New System Task

// Void registerHelloSystfs() {

// s_vpi_systf_data task_data_s;

// p_vpi_systf_data task_data_p = &task_data_s;

// task_data_p->type = vpiSysTask;

// task_data_p->tfname = "$hello";

// task_data_p->calltf = hello;

// task_data_p->compiletf = 0;

// vpi_register_systf(task_data_p);

// Register the new system task here
// void ("vlog_startup_routines[]) () = {

// registerHelloSystfs,

// last entry must be 0

// last entry must be 0
```

#### Registering New System Tasks

After you initialize the s\_vpi\_systf\_data data structure, you must register your new system task so that the simulator can execute it. In the above example of hello routine, line number 14 to 17 does this.

#### Invoking System Tasks

You can call your new system tasks in initial block or in always block as shown in below code.

```
1 module hello_pli ();
2
3 initial begin
4 $hello;
5 #10 $finish;
6 end
7
8 endmodule
```

## Linking with Simulator

Like PLI1.0 and PLI2.0, each simulator has its own way of linking VPI routines into simulator. We will see following simulators as examples

- VCS
- Modelsim
- NCSim

#### ♦ VCS

With VCS simulator you need to create a tab file. For our example tab file looks like below.

#### \$hello call=hello

Here \$hello is name of user defined function that will be used in Verilog code, call=hello is the C function which will be called when \$hello is called in Verilog.

Command line options for compiling the code is as below.

vcs -R -P hello.tab hello\_vpi.c hello\_pli.v +vpi -CFLAGS "-I\$VCS\_HOME/`vcs -platform`/lib"

Only difference between VPI and PLI is option +vpi in command line.

#### Modelsim

Like VCS, modelsim simulator has its own way for communicating with PLI. We need to create function listing all userdefined function that will be refered in verilog and corresponding C function to call. Unlike VCS, we need to do it in C file as shown below. We discussed it already in

#### "Associating C Functions with a New System Task".

```
vlib work
vlog hello_pli.v
gcc -c -g -l$MODEL/include hello_vpi_modelsim.c
ld -shared -E -o hello_vpi.sl hello_vpi_modelsim.o
vsim -c hello_pli -pli hello_vpi.sl
```

In vsim command line, type "run –all" to start the simulation.

Refer to modelsim user guide for details.

## NCSim

Compiling, linking for nosim is some what close to modelsim. Unlike modelsim nosim supports many ways to link. Below are list of steps to perform.

```
gcc -c -g -l$CDS_INST_DIR/tools/include hello_vpi_modelsim.c ld -shared -E -o libvpi.so hello_vpi_modelsim.o ncverilog hello_pli.v
```

Refer to nosim or noverilog user manual for detail on linking vpi



| Routine               | Description                                                                                                       |
|-----------------------|-------------------------------------------------------------------------------------------------------------------|
| vpi_chk_error()       | Checks whether the previous VPI call has caused an error and retrieves information about that error.              |
| vpi_compare_objects() | Compares two object handles to determine whether they reference the same object.                                  |
| vpi_control()         | Passes information from user code to the simulator.                                                               |
| vpi_flush()           | Flushes the data from the stimulator output channel and log file output buffers.                                  |
| vpi_free_object()     | Frees the memory that is allocated for VPI objects.                                                               |
| vpi_get()             | Retrieves the value of an integer or Boolean property of an object.                                               |
| vpi_get_cb_info()     | Retrieves information about a simulation-related callback.                                                        |
| vpi_get_data()        | Gets data from an implementation's save/restart location.                                                         |
| vpi_get_delays()      | Retrieves the delays or timing limits of an object.                                                               |
| vpi_get_str()         | Retrieves the value of a string property of an object.                                                            |
| vpi_get_systf_info()  | Retrieves information about a user-defined system task or function.                                               |
| vpi_get_time()        | Retrieves the current simulation time, using the timescale of the object.                                         |
| vpi_get_userdata()    | Retrieves the user data value from an implementation's system task/function storage location.                     |
| vpi_get_value()       | Retrieves the simulation value of an object.                                                                      |
| vpi_handle()          | Returns a handle to an object that has a one-to-one relationship.                                                 |
| vpi_handle_by_index() | Returns a handle to an object, using the object's index number within a parent object.                            |
| vpi_handle_by_name()  | Returns a handle to an object that has a specific name.                                                           |
| vpi_handle_multi()    | Returns a handle to an object that has a many-to-one relationship.                                                |
| vpi_iterate()         | Returns an iterator handle that you use to access objects that are in a one-to-many relationship.                 |
| vpi_mcd_open()        | Opens a file for writing.                                                                                         |
| vpi_mcd_close()       | Close one or more files opened by the vpi_mcd_open() routine.                                                     |
| vpi_mcd_flush()       | Use this function to flush the data from the given MCD output buffers.                                            |
| vpi_mcd_name()        | Returns the name of a file that is represented by a channel descriptor.                                           |
| vpi_mcd_printf()      | Writes to one or more files opened by vpi_mcd_open().                                                             |
| vpi_printf()          | Writes to the output channel of the simulator that has invoked the VPI application and to the simulator log file. |
| vpi_put_data()        | Puts data into an implementation's save/restart location.                                                         |

| vpi_put_delays()     | Sets the delays or timing limits of an object.                                                                                                                 |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vpi_put_userdata()   | Puts the user data value into an implementation's system task/function storage location.                                                                       |
| vpi_put_value()      | Sets a value on an object.                                                                                                                                     |
| vpi_register_cb()    | Registers a simulation-related callback.                                                                                                                       |
| vpi_register_systf() | Registers a user-defined system task or function callback.                                                                                                     |
| vpi_remove_cb()      | Removes a simulation callback that has been registered with vpi_register_cb().                                                                                 |
| vpi_scan()           | Scans the Verilog HDL hierarchy for objects that have a one-to-many relationship.                                                                              |
| vpi_vprintf()        | Writes to the output channel of the simulator that has invoked<br>the VPI application and to the simulator log file using varargs<br>that are already started. |

## **NOTES**

# WHAT'S NEW IN VERILOG 2001 CHAPTER 18

## Introduction

Well most of the changes in Verilog 2001 are picked from other languages. Like generate, configuration, file operation was from VHDL. I am just adding a list of most commonly used Verilog 2001 changes. You may need simulator with Verilog 2001 support for testing examples listed below

## Comma used in sensitive list

In earlier version of Verilog, we use to use or to specify more than one sensitivity list elements. In the case of Verilog 2001, we use comma as shown in example below.

```
1 module comma example();
 3reg a, b, c, d, e;
 4reg [2:0] sum, sum95;
 6// Verilog 2k example for usage of comma
 7always @ (a, b, c, d, e)
 8begin: SUM_V2K
 9 sum = a + b + c + d + e;
10end
12// Verilog 95 example for above code
13 always @ (a or b or c or d or e)
14begin: SUM V95
15 sum95 = a + b + c + d + e;
16end
17
18 initial begin
19 $monitor ( "%g a=%b b=%b c=%b d=%b e=%b sum=%b sum95=%b",
20 $time, a, b, c, d, e, sum, sum95);
21 #1 a = 1;
22 #1 b = 1;
23 #1 c = 1;
24 #1 d = 1;
25 #1 e = 1;
26 #1 $finish;
27end
28
29 endmodule
```

We can use same for edge senstive code also as shown below code

```
module comma_edge_example();

reg clk, reset, d;

reg q, q95;

// Verilog 2k example for usage of comma

// always @ (posedge clk, posedge reset)

begin: V2K

if (reset) q <= 0;
```

```
else q <= d;
11end
13// Verilog 95 example for above code
14 always @ (posedge clk or posedge reset)
15begin: V95
16 if (reset) q95 \le 0;
17 else q95 <= d;
18<mark>end</mark>
19
20 initial begin
21 $monitor ( "%g clk=%b reset=%b d=%b q=%b q95=%b",
22 $time, clk, reset, d, q, q95);
23 clk = 0;
reset = 0;
25 	 d = 0;
26 #4 reset = 1;
27 #4 reset = 0:
28 #1 d = 1;
29 #10 $finish;
30end
31
32initial #1 forever clk = #1 ~clk;
34endmodule
```

## Combinational logic sensitive list

Verilog 2001 allows us to use star in sensitive list instead of listing all the variables in RHS. This kind of removed the typo mistakes and thus avoids simulation and synthesis mismatches.

```
1 module star example();
 3reg a, b, c, d, e;
 4reg [2:0] sum, sum95;
 6// Verilog 2k example for usage of star for combo logic
 7always @ (*)
 8begin: SUM_V2K
 9 sum = a + b + c + d + e;
10end
12// Verilog 95 example for above code
13 always @ (a or b or c or d or e)
14begin: SUM_V95
15 sum95 = a + b + c + d + e;
16end
17
18 initial begin
19 $monitor ( "%g a=%b b=%b c=%b d=%b e=%b sum=%b sum95=%b" ,
20 $time, a, b, c, d, e, sum, sum95);
21 #1 a = 1;
22 #1 b = 1;
23
   #1 c = 1;
24
    #1 d = 1;
```

```
25 #1 e = 1;

26 #1 $finish;

27end

28

29endmodule
```

## Wire Data type

In Verilog 1995, default data type is net and its width is always 1 bit. Where as in Verilog 2001. The width is adjusted automatically.

In Verilog 2001, we can disable default data type by `default net\_type none, This basically helps in catching the undeclared wires.

## Register Data type

Register data type is called as variable, as it created lot of confusion for beginners. Also it is possible to specify initial value to Register/variable data type. Reg data type can also be declared as signed.

```
1 module v2k_reg();
 3// v2k allows to init variables
 4 \text{reg a} = 0;
 \frac{5}{4} Here only last variable is set to 0, i.e d = 0
 6// Rest b, c are set to x
 7reg b, c, d = 0;
 8// reg data type can be signed in v2k
 9// We can assign with signed constants
10reg signed [7:0] data = 8'shF0;
12// Function can return signed values
13// Its ports can contain signed ports
14 function signed [7:0] adder;
15 input a in;
16 input b in;
17 input c in;
18 input signed [7:0] data_in;
19begin
20 adder = a_in + b_in + c_in + data_in;
21end
22endfunction
24endmodule
```

## New operators

Verilog 2001 introduced two new operator that are of interest to designers. They are

- <<< : Shift left, to be used on signed data type
- >>> : shift right, to be used on signed data type
- \*\* : exponential power operator.

#### Signed shift operator

```
1 module signed_shift();
 3reg [7:0] unsigned_shift;
 4reg [7:0] signed_shift;
 5reg signed [7:0] data = 8'hAA;
 7 initial begin
 8 unsigned_shift = data >> 4;
 9 $display ( "unsigned shift = %b" , unsigned_shift);
signed_shift = data >>> 4;
$\frac{11}{\$display} ( "signed shift = \%b" , signed_shift);
12 unsigned_shift = data << 1;</pre>
$\frac{13}{\text{sdisplay}} ( "unsigned shift = \%b" , unsigned_shift);
14 signed_shift = data <<< 1;</pre>
$\frac{15}{\text{signed shift}} = \%b", \text{signed_shift};
16 $finish;
17end
19endmodule
```

#### Power operator

```
1 module power_operator();
 3_{reg} [3:0] base = 2;
 4_{reg} [5:0] exponent = 1;
 5_{reg} [31:0] result = 0;
 7initial begin
    $monitor ( "base = %d exponent = %d result = %d", base, exponent, result);
   repeat (10) begin
       #1 exponent = exponent + 1;
11 end
12 #1 $finish;
13end
15always @ (*)
16begin
17 result = base ** exponent;
18end
20endmodule
```

## Port Declaration

Verilog 2001 allows to have port direction and data type in the port list of module as shown in below example.

```
1 module ansiport example();
 3reg read,write = 0;
 4 reg [7:0] data_in = 0;
 5_{reg} [3:0] address = 0;
 6wire [7:0] data_v95, data_notype, data_ansi;
 8initial begin
    $monitor ( "%g read=%b write=%b address=%b data_in=%h data_v95=%h data_notype=%h data_ansi=%h",
    $time, read, write, address, data in, data v95, data notype, data ansi);
    #1 read = 0; // why only for read
    #3 repeat (16) begin
13
       data in = $random;
14
       write = 1;
15
       #1 address = address + 1;
16 end
17
    write = 0;
18 address = 0;
19
    #3 repeat (16) begin
20
       read = 1;
21
       #1 address = address + 1:
22
   end
23
    read = 0;
    #1 $finish;
25end
26
27memory_v95 U (read, write, data_in, address, data_v95);
28 memory ansi notype W (read, write, data in, address, data notype);
29 memory ansi V (read, write, data in, address, data ansi);
31 endmodule
32// Verilog 95 code
33 module memory_v95 ( read, write, data_in, address, data_out);
34 input read;
35 input write;
36input [7:0] data_in;
37input [3:0] address;
38 output [7:0] data_out;
40reg [7:0] data out;
41<sub>reg</sub> [7:0] mem [0:15];
43always @ (*)
44begin
45 if (write) mem[address] = data in;
46end
47
48 always @ (read, address)
50 if (read) data_out = mem[address];
51end
52
53 endmodule
55// Verilog 2k with notype in port list
56 module memory_ansi_notype (
57 input read,
58 input write,
```

```
59 input [7:0] data in,
60input [3:0] address,
61 output [7:0] data_out
63reg [7:0] mem [0:15];
65always @ (*)
66begin
67 if (write) mem[address] = data_in;
68<mark>end</mark>
69
70assign data_out = (read) ? mem[address] : 0;
71
72<mark>endmodule</mark>
74// Verilog 2k with width and data type listed
75 module memory_ansi (
76 input wire read,
77 input wire write,
78input wire [7:0] data_in,
79input wire [3:0] address,
80output reg [7:0] data_out
81);
83reg [7:0] mem [0:15];
85<mark>always @ (*)</mark>
86begin
87 if (write) mem[address] = data in;
88end
89
90 always @ (read, address)
91 begin
92 if (read) data_out = mem[address];
93<mark>end</mark>
94
95endmodule
```

## Generate Blocks

This feature has been taken from VHDL with some modification. It is possible to use for loop to mimic multiple instants. Below code is example of usage of generate statement of Verilog 2001.

```
module generate_example();

reg read,write = 0;

reg [31:0] data_in = 0;

reg [3:0] address = 0;

wire [31:0] data_out;

initial begin

monitor ( "%g read=%b write=%b address=%b data_in=%h data_out=%h" ,

time, read, write, address, data_in, data_out);

#1 read = 0; // why only for read

#3 repeat (16) begin

data_in = $random;
```

```
write = 1;
15
       #1 address = address + 1;
16
   end
17
    write = 0:
18 address = 0;
19 #3 repeat (16) begin
20
       read = 1:
21
       #1 address = address + 1;
22 end
read = 0;
24 #1 $finish;
25end
26
27genvar i;
28
29generate
30for (i=0; i < 4; i=i+1) begin : MEM
31 memory U (read, write, data_in[(i*8)+7:(i*8)], address,data_out[(i*8)+7:(i*8)]);
33 endgenerate
34
35 endmodule
37// Lower module that will be connected muliple times
38 module memory (
39 input wire read,
40 input wire write,
41 input wire [7:0] data_in,
42 input wire [3:0] address,
43 output reg [7:0] data_out
44);
45
46<sub>reg</sub> [7:0] mem [0:15];
48 always @ (*)
49begin
50 if (write) mem[address] = data_in;
53 always @ (read, address)
54 begin
55 if (read) data_out = mem[address];
56<mark>end</mark>
58endmodule
```

## Multi Dimension Array

Verilog 1995 allows one-dimentional arrays of variables. Verilog 2001 allows more than two dimension with support for arrays of variable and net data types. While array assignments, Verilog 2001 allows part selection and variables to used in part selection as shown in below example.

```
1 module multi_array();
 3 reg read_v95, read_multi, read_bit;
 5// Verilog 1995 and Verilog 2001 allow
 6// 1 dimensional arrays
 7reg [7:0] address;
 8reg [7:0] memory [0:255];
9wire [7:0] data_out;
11assign data out = (read v95) ? memory[address] : 0;
13// Verilog 2001 allows multi dimention array
14reg [7:0] address1, address2;
15reg [15:0] array [0:255][0:255];
16wire [7:0] data_array = (read_multi) ? array[address1][address2] : 0;
18// Verilog 2001 allows bit and part select within arrays
19wire [7:0] data_bit = (read_bit) ? array[1][200][12:5] : 8'b0;
21// Verilog 2001 allows indexed vector part selects
22reg [31:0] double_word;
23reg [2:0] byte_no;
24wire [7:0] pos offset = double word[byte no*8 +:8];
25wire [7:0] neg_offset = double_word[byte_no*8 -:8];
27 initial begin
28 // Check bit and part select within array
29 #1 array[1][200] = 16'h1234;
30 #1 read_bit = 1;
31 #1 array[1][200] = 16'hAAAA;
32 // Check indexed vector part selects
33 double_word = 32'hDEAD_BEEF;
34 #1 byte_no = 2;
35 #1 byte_no = 1;
36 #1 $finish;
37end
39 always @ (*)
40 display ( "double_word : %h byte_no : %d pos_offset : %h neg_offset : %h", double_word, byte_no, pos_offset,
  neg_offset);
42 always @ (*)
43 display ( "array[1][200] : %h read_bit : %b data_bit : %h", array[1][200],read_bit, data_bit);
45endmodule
```

## Re-entrant tasks and recursive functions

Verilog 2001 adds a new keyword, automatic. This keyword when added to task, makes the taks re-entrant. All task declarations with automatic are allocated dynamically for each concurrent task entry.

A function with added automatic keyword allows the function to be called recursively.

## ♦ Example : Task

```
1 module re_entrant_task();
 3task automatic print_value;
 4input [7:0] value;
5input [7:0] delay;
 6begin
 #(delay) $display( "%g Passed Value %d Delay %d", $time, value, delay);
 9<mark>endtask</mark>
10
11 initial begin
12 fork
13
       #1 print_value (10,7);
14
       #1 print_value (8,5);
15
       #1 print_value (4,2);
16 join
17 #1 $finish;
18end
19
20endmodule
```

#### Example : Function

```
1 module recursuve function();
 3 function automatic [31:0] calFactorial;
 4input [7:0] number;
 5begin
 6 if (number == 1) begin
       calFactorial = 1;
   end else begin
       calFactorial = number * (calFactorial(number - 1));
10 end
11end
12endfunction
14 initial begin
$\text{display} ( "Factorial of 1 : \%d" , calFactorial(1));
$\fractorial of 4 : \%d" , calFactorial(4));
$\fractorial of 8 : \%d" , calFactorial(8));
18 $\text{$display}$ ( "Factorial of 16 : \%d" , calFactorial(16));
19 $\text{$display}$ ( "Factorial of 32 : \( \%\d" \), calFactorial(32));
20 #1 $finish;
21end
```

## In-line paramater passing by name

Verilog 1995 allows 2 ways to overide parameters declared in a module.

- defparam
- By using #

Verilog 2001 addes way to fix the problems that are introducted by # usage. This is done as same as port connection by name. i.e parameter are over riden by name unlike by position.

```
1 module parameter_v2k();
 2parameter D_WIDTH = 4;
 3parameter A_WIDTH = 9;
 5_{reg} [A WIDTH-1:0] address = 0;
 6reg [D WIDTH-1:0] data in = 0;
 7wire [D_WIDTH-1:0] data_out;
 8reg rd,wr;
10 initial begin
   $monitor ( "%g addr %d din %h dout %d read %b write %b",
12 $time, address, data in, data out, rd, wr);
13 rd = 0;
14 wr = 0;
15 #1 repeat (10) begin
16
      wr = 1;
17
      data in = $random;
18
      #1 address = address + 1;
19 end
20 wr = 0;
21 address = 0;
22 data_in = 0;
23 #1 repeat (10) begin
24
      rd = 1;
25
      #1 address = address + 1;
26 end
27
    rd = 0;
28 #1 $finish;
29end
30
31memory #(.AWIDTH(A_WIDTH),.DWIDTH(D_WIDTH)) U (address, data_in, data_out, rd, wr);
33 endmodule
34
35// Memory model
36 module memory (address, data_in, data_out, rd, wr);
37parameter DWIDTH = 8;
38 parameter AWIDTH = 8;
39 parameter DEPTH = 1 << AWIDTH;
41input [AWIDTH-1:0] address;
42input [DWIDTH-1:0] data_in;
43output [DWIDTH-1:0] data_out;
44 input rd, wr;
46reg [DWIDTH-1:0] mem [0:DEPTH-1];
48 always @ (*)
49if (wr) mem[address] = data_in;
```

```
50
51 assign data_out = (rd) ? mem[address] : 0;
52
53 endmodule
```

## Random Generator

In Verilog 1995, each simulator used to implement its own version of \$random. In Verilog 2001, \$random is standardized, so that simulations runs across all the simulators with out any inconsistency.

## **NOTES**

# ASSERTIONS IN VERILOG CHAPTER 19

#### Introduction

Verification with assertions refers to the use of an assertion language to specify expected behavior in a design, Tools that evaluate the assertions relative to the design under verification

Assertion-based verification is of most use to design and verification engineers who are responsible for the RTL design of digital blocks and systems. ABV lets design engineers capture verification information during design. It also enables internal state, datapath, and error precondition coverage analysis.

Simple example of assertion could be a FIFO, when ever ever FIFO is full and write happens, it is illegal. So designer of FIFO can write assertion which checks for this condition and asserts failure.

## **Assertions Languages**

Currently there are multiple ways available for writting assertions as shown below.

- Open Verification Library (OVL).
- Formal Property Language Sugar
- SystemVerilog Assertions

Most assertions can be written in HDL, but HDL assertions can be lengthy and complicated. This defeats the purpose of assertions, which is to ensure the correctness of the design. Lengthy, complex HDL assertions can be hard to create and subject to bugs themselves.

In this tutorial we will be seeing verilog based assertion (OVL) and PSL (sugar).

## Advantages of using assertions

- Testing internal points of the design, thus increasing observability of the design
- Simplifying the diagnosis and detection of bugs by constraining the occurrence of a bug to the assertion monitor being checked
- Allowing designers to use the same assertions for both simulation and formal verification.

## Implementing assertion monitors

Assertion monitors address design verification concerns and can be used as follows to increase design confidence.

• Combine assertion monitors to increase the coverage of the design (for example, in interface circuits and corner cases).

- Include assertion monitors when a module has an external interface. In this case, assumptions on the correct input and output behavior should be guarded and verified.
- Include assertion monitors when interfacing with third party modules, since the designer may not be familiar with the module description (as in the case of IP cores), or may not completely understand the module. In these cases, guarding the module with assertion monitors may prevent incorrect use of the module.

Normally assertions are implemented by the designers to safe gaurd their design, so they code the assertions into their RTL. Simple example of a assertion would be, writing into FIFO, when it is full. Traditionally verification engineers have been using assertions in their verification environments without knowing that they are assertion. For verification simple application of assertion would be checking protocols. Example, expecting the grant of a arbiter to be asserted after one clock cycle and before two cycles after the assertiong of request.

New few pages we will see simple examples on usage of assertions using Open Verification Library and PSL assertions.

## ♦ What You Need?

For using Open Verification Library examples you need Open Verification Library from <u>Accellera</u>. For running PSL examples you need simulator that can support PSL.

Then you need bit of patience to go through the manuals to learn in details Assertions and try out more examples.

#### Verification Of FIFO

Our first example is verification of synchronous FIFO. Here we will build simple testbench around the FIFO model and use simple assertions to show how they can be used to check simple protocol. If you have any better suggestion, please let me know.

## FIFO Model

Below code is orginal code found in examples directory.

```
15 empty, // FIFO empty
16full // FIFO full
17);
18
19// FIFO constants
20 parameter DATA WIDTH = 8;
21 parameter ADDR_WIDTH = 8;
22parameter RAM_DEPTH = (1 << ADDR_WIDTH);
23// Port Declarations
24 input clk;
25 input rst;
26input wr_cs;
27input rd_cs;
28 input rd_en;
29input wr_en;
30input [DATA_WIDTH-1:0] data_in;
31 output full;
32 output empty;
33 output [DATA_WIDTH-1:0] data_out;
34
35//–
                --Internal variables-
36reg [ADDR_WIDTH-1:0] wr_pointer;
37reg [ADDR_WIDTH-1:0] rd_pointer;
38reg [ADDR_WIDTH :0] status_cnt;
39reg [DATA WIDTH-1:0] data out;
40wire [DATA_WIDTH-1:0] data_ram;
                 -Variable assignments-
43assign full = (status_cnt == (RAM_DEPTH-1));
44assign empty = (status_cnt == 0);
46//--
                --Code Start-
47 always @ (posedge clk or posedge rst)
48begin: WRITE_POINTER
49 if (rst) begin
50
       wr pointer <= 0;
51
   end else if (wr_cs && wr_en ) begin
52
       wr_pointer <= wr_pointer + 1;</pre>
53
    end
54end
55
56 always @ (posedge clk or posedge rst)
57 begin: READ POINTER
58 if (rst) begin
59
       rd_pointer <= 0;
60
    end else if (rd cs && rd en ) begin
61
       rd_pointer <= rd_pointer + 1;</pre>
62 end
63<mark>end</mark>
64
65 always @ (posedge clk or posedge rst)
66begin: READ_DATA
67 if (rst) begin
68
       data out \leq 0;
69
    end else if (rd cs && rd en ) begin
70
       data out <= data ram;
72end
```

```
74always @ (posedge clk or posedge rst)
 75begin: STATUS_COUNTER
 76 if (rst) begin
       status cnt <= 0;
 78
       // Read but no write.
 79 end else if ((rd_cs && rd_en) && !(wr_cs && wr_en)
80 && (status_cnt != 0)) begin
81
       status_cnt <= status_cnt - 1;
82
       // Write but no read.
end else if ((wr_cs && wr_en) &&!(rd_cs && rd_en)
84 && (status cnt != RAM DEPTH)) begin
 85
       status_cnt <= status_cnt + 1;
86 end
87<mark>end</mark>
89ram_dp_ar_aw #(DATA_WIDTH,ADDR_WIDTH)DP_RAM (
90.address_0 (wr_pointer), // address_0 input
91.data_0 (data_in), // data_0 bi-directional
92.cs_0 (wr_cs) , // chip select
93.we_0 (wr_en) , // write enable
94.oe_0 (1'b0) , // output enable
95.address_1 (rd_pointer), // address_q input
96.data_1 (data_ram) , // data_1 bi-directional
97.cs_1 (rd_cs) , // chip select
98.we_1 (1'b0) , // Read enable
99.oe_1 (rd_en) // output enable
100);
101
102 endmodule
```

## Ram Model

```
2// Function : Asynchronous read write RAM
 3// Coder : Deepak Kumar Tala
 4// Date: 18-April-2002
 6module ram_dp_ar_aw (
 7address_0 , // address_0 Input
 8data_0 , // data_0 bi-directional
 9cs_0 , // Chip Select
10we_0 , // Write Enable/Read Enable
11 oe 0, // Output Enable
12address_1, // address_1 Input
13data_1, // data_1 bi-directional
14cs 1, // Chip Select
15we_1 , // Write Enable/Read Enable
16oe_1 // Output Enable
17);
19 parameter DATA WIDTH = 8;
```

```
20 parameter ADDR WIDTH = 8;
21parameter RAM_DEPTH = 1 << ADDR_WIDTH;
                                           --Input Ports-
24input [ADDR_WIDTH-1:0] address_0;
25input cs_0;
26input we_0;
27input oe_0;
28input [ADDR_WIDTH-1:0] address_1;
29input cs_1;
30 input we 1;
31input oe_1;
33//--
                                           --Inout Ports-
34inout [DATA WIDTH-1:0] data 0;
35inout [DATA_WIDTH-1:0] data_1;
37//-
                                             -Internal variables-
38reg [DATA_WIDTH-1:0] data_0_out;
39reg [DATA_WIDTH-1:0] data_1_out;
40reg [DATA WIDTH-1:0] mem [0:RAM DEPTH-1];
41
42//-
                                             –Code Starts Here––
43// Memory Write Block
44// Write Operation: When we_0 = 1, cs_0 = 1
45 always @ (address_0 or cs_0 or we_0 or data_0
46or address 1 or cs_1 or we_1 or data_1)
47begin: MEM_WRITE
48 if ( cs_0 <u>&&</u> we_0 ) begin
49
               mem[address 0] <= data 0;
50
        end else if (cs 1 && we 1) begin
51
               mem[address 1] <= data 1;
52
       end
53end
54
55// Tri-State Buffer control
56// output : When we_0 = 0, oe_0 = 1, cs_0 = 1
57assign data_0 = (cs_0 && oe_0 && !we_0) ? data_0_out : 8'bz;
59// Memory Read Block
60// Read Operation: When we 0 = 0, oe 0 = 1, cs 0 = 1
61 always @ (address 0 or cs 0 or we 1 or oe 0)
62begin: MEM_READ_0
63 if (cs_0 && !we_0 && oe_0) begin
64
               data_0_out <= mem[address_0];
65
        end else begin
66
               data_0_out <= 0;
67
        end
68<mark>end</mark>
69
70//Second Port of RAM
71// Tri-State Buffer control
72// output : When we_0 = 0, oe_0 = 1, cs_0 = 1
73 assign data 1 = (cs 1 & column 2 & column 3 e colu
74// Memory Read Block 1
75// Read Operation: When we 1 = 0, oe 1 = 1, cs 1 = 1
76 always @ (address 1 or cs 1 or we 1 or oe 1)
77begin: MEM_READ_1
        if (cs_1 && !we_1 && oe_1) begin
```

```
79    data_1_out <= mem[address_1];
80    end else begin
81    data_1_out <= 0;
82    end
83end
84
85endmodule // End of Module ram_dp_ar_aw</pre>
```

## Testbench Code

In below testbench code below, we are causing over flow and under flow condition. What I mean to say is, FIFO depth is 8, so we can do 8 writes, without reading from FIFO. If we do 9 writes then 9th data over writes the content of FIFO.

Similiarly if we read from FIFO, when fifo is empty it causes underflow. This kind of things happen when the code interface block is buggy. We can code assertion either in RTL or in the testbench. For assertions like our example, it is better that the RTL designer codes it along with his code.

```
module fifo_tb ();
 2parameter DATA WIDTH = 8;
 3// Limit depth to 8
 4parameter ADDR WIDTH = 3;
 6reg clk, rst, rd en, wr en;
 7reg [DATA_WIDTH-1:0] data_in;
 8wire [DATA_WIDTH-1:0] data_out;
 9wire empty, full;
10 integer i;
12 initial begin
    $monitor ( "%g wr:%h wr data:%h rd:%h rd data:%h", $time, wr en, data in, rd en, data out);
14 	 clk = 0;
15 rst = 0;
16 rd_en = 0;
17 	 wr_en = 0;
18 data_in = 0;
19 #5 rst = 1:
20 #5 rst = 0;
21 @ (negedge clk);
22 wr_en = 1;
23 // We are causing over flow
24 for (i = 0; i < 10; i = i + 1) begin
25
      data in = i;
26
      @ (negedge clk);
27 end
28
    wr en = 0;
29 @ (negedge clk);
30 rd en = 1;
31 // We are causing under flow
32
    for (i = 0; i < 10; i = i + 1) begin
       @ (negedge clk);
34
    end
```

```
rd_en = 0;
36
   #100 $finish;
37end
38
39 always #1 clk = !clk;
41syn fifo #(DATA WIDTH, ADDR WIDTH) fifo(
42.clk (clk), // Clock input
43.rst (rst), // Active high reset
44.wr cs (1'b1), // Write chip select
45.rd_cs (1'b1), // Read chipe select
46.data in (data in), // Data input
47.rd en (rd en), // Read enable
48.wr en (wr en), // Write Enable
49.data out (data out), // Data Output
50.empty (empty), // FIFO empty
51.full (full) // FIFO full
52);
54endmodule
```

#### Assertion with OVL

Now that we have seen the code of FIFO and the testbench, lets see the example of using OVL to build assertions for the FIFO. To use OVL, we need to first install the OVL package. Then we need include the assertion file that we need to use. In our example we are using assert\_fifo\_index.vlib, we use synopsys translate\_off to make the synthesis tools not to read the code within **synopsys** translate\_off and **synopsys translate\_on**. We want to do this, as this is simulation code and not meant for synthesis. Next we need to enable assertions by `define OVL\_ASSERT\_ON. There are many other define's that we can use to control the OVL assertion, details of each of the options can be found in the OVL manual.

## Assertion in RTL

In the below code, we use assert\_fifo\_index assertion, which prints error when ever there is over flow or under flow error. We can set the various parameters like

- severity\_level: `OVL\_ERROR, This can be set to fatal, or warning, so on.
- depth of FIFO: This is set to depth of FIFO.
- msg: Message that we want to print.

Details on usage of this assertion could be found from OVL manual. Now to compile we need to pass the +incdir path to VLIB install directory.

**Example:** Lets assume vlib is installed in home directory (/home/deepak) with vlib as name and we are using verilog XL to compile.

#### verilog +incdir+/home/deepak/vlib verilog file1.v verilog file2.v

```
2// Function : Synchronous (single clock) FIFO
 3// With Assertion
 4// Coder : Deepak Kumar Tala
 5// Date : 31-October-2002
 7// synopsys translate off
 8 define OVL_ASSERT_ON
 9`define OVL_INIT_MSG
10\`include "assert fifo index.vlib"
11// synopsys translate_on
12 module syn_fifo (
13clk, // Clock input
14rst, // Active high reset
15wr cs, // Write chip select
16rd_cs , // Read chipe select
17data_in , // Data input
18rd en , // Read enable
19wr en , // Write Enable
20 data out, // Data Output
21 empty, // FIFO empty
22full // FIFO full
23);
24
25// FIFO constants
26 parameter DATA WIDTH = 8;
27 parameter ADDR_WIDTH = 8;
28 parameter RAM DEPTH = (1 << ADDR WIDTH);
29// Port Declarations
30 input clk;
31 input rst;
32input wr_cs;
33input rd_cs;
34 input rd_en;
35input wr_en;
36input [DATA WIDTH-1:0] data in;
37 output full;
38 output empty:
39 output [DATA_WIDTH-1:0] data_out;
40
41//-
     -----Internal variables-
42reg [ADDR_WIDTH-1:0] wr_pointer;
43reg [ADDR WIDTH-1:0] rd pointer;
44reg [ADDR WIDTH:0] status cnt;
45reg [DATA_WIDTH-1:0] data_out;
46wire [DATA WIDTH-1:0] data ram;
               ––Variable assignments-
49 assign full = (status_cnt == (RAM_DEPTH-1));
50assign empty = (status_cnt == 0);
51
52//–
              --Code Start-
53 always @ (posedge clk or posedge rst)
54begin: WRITE_POINTER
55 if (rst) begin
56
       wr pointer \leq 0:
```

```
57
     end else if (wr_cs && wr_en ) begin
 58
        wr pointer <= wr pointer + 1;
 59
     end
 60end
 61
 62 always @ (posedge clk or posedge rst)
 63begin: READ_POINTER
 64 if (rst) begin
 65
        rd_pointer <= 0;
 66
    end else if (rd_cs && rd_en ) begin
 67
        rd_pointer <= rd_pointer + 1;</pre>
 68
     end
 69<mark>end</mark>
 70
 71 always @ (posedge clk or posedge rst)
 72begin: READ_DATA
 73 if (rst) begin
 74
        data out \leq 0;
 75
    end else if (rd_cs && rd_en ) begin
        data out <= data ram;
 77
 78end
 80 always @ (posedge clk or posedge rst)
 81 begin: STATUS_COUNTER
 82 if (rst) begin
 83
        status_cnt <= 0;
 84
        // Read but no write.
 end else if ((rd_cs && rd_en) && !(wr_cs && wr_en)
 86 && (status_cnt != 0)) begin
 87
        status_cnt <= status_cnt - 1;
 88
        // Write but no read.
 89 end else if ((wr_cs && wr_en) && !(rd_cs && rd_en)
 90
     && (status_cnt != RAM_DEPTH)) begin
 91
        status_cnt <= status_cnt + 1;
 92 end
 93<mark>end</mark>
 95ram_dp_ar_aw #(DATA_WIDTH,ADDR_WIDTH) DP_RAM (
 96.address_0 (wr_pointer), // address_0 input
 97.data_0 (data_in), // data_0 bi-directional
 98.cs_0 (wr_cs), // chip select
 99.we 0 (wr en), // write enable
100.oe_0 (1'b0) , // output enable
101.address_1 (rd_pointer), // address_q input
102.data_1 (data_ram), // data_1 bi-directional
103.cs 1 (rd cs), // chip select
104.we 1 (1'b0), // Read enable
105.oe_1 (rd_en) // output enable
106);
107
108// Add assertion here
109// synopsys translate_off
110 assert fifo index #(
```

```
111 OVL ERROR, // severity level
112(RAM DEPTH-1), // depth
1131, // push width
114<sub>1</sub>, // pop width
115 OVL ASSERT, // property type
116"my module err", // msg
117 OVL COVER NONE, //coverage level
1181) //simultaneous_push_pop (write and read)
119no_over_under_flow (
120.clk (clk), // Clock
121.reset_n (~rst), // Active low reset
122.pop (rd cs & rd en), // FIFO Write
123.push (wr_cs & wr_en) // FIFO Read
124);
125// synopsys translate on
126endmodule
```

## Simulator Output

First OVL message is init message, used to check if the OVL lib was included and ready. my\_module\_err is message user defined message, that OVL uses in print statements.

Rest of the messages are OVERFLOW and UNDERFLOW messages.

```
OVL NOTE: `OVL VERSION: ASSERT FIFO INDEX initialized
@ fifo tb.fifo.no over under flow.ovl init msg t Severity: 1, Message: my module err
0 wr:0 wr data:00 rd:0 rd data:xx
5 wr:0 wr data:00 rd:0 rd data:00
10 wr:1 wr data:00 rd:0 rd data:00
12 wr:1 wr data:01 rd:0 rd data:00
14 wr:1 wr data:02 rd:0 rd data:00
16 wr:1 wr data:03 rd:0 rd data:00
18 wr:1 wr data:04 rd:0 rd data:00
20 wr:1 wr data:05 rd:0 rd data:00
22 wr:1 wr data:06 rd:0 rd data:00
24 wr:1 wr data:07 rd:0 rd data:00
    OVL ERROR: ASSERT FIFO INDEX: my module err: OVERFLOW:
severity 1: time 25: fifo tb.fifo.no over under flow.ovl error t
26 wr:1 wr data:08 rd:0 rd data:00
    OVL ERROR: ASSERT FIFO INDEX: my module err: OVERFLOW:
severity 1: time 27: fifo tb.fifo.no over under flow.ovl error t
28 wr:1 wr data:09 rd:0 rd data:00
    OVL ERROR: ASSERT FIFO INDEX: my module err: OVERFLOW:
severity 1: time 29: fifo tb.fifo.no over under flow.ovl error t
30 wr:0 wr_data:09 rd:0 rd_data:00
32 wr:0 wr data:09 rd:1 rd data:00
33 wr:0 wr data:09 rd:1 rd data:08
35 wr:0 wr_data:09 rd:1 rd_data:09
39 wr:0 wr data:09 rd:1 rd data:03
41 wr:0 wr data:09 rd:1 rd data:04
43 wr:0 wr data:09 rd:1 rd data:05
45 wr:0 wr_data:09 rd:1 rd_data:06
    OVL_ERROR: ASSERT_FIFO_INDEX: my_module_err: UNDERFLOW:
severity 1 : time 47 : fifo_tb.fifo.no_over_under_flow.ovl_error_t
47 wr:0 wr data:09 rd:1 rd data:07
    OVL ERROR: ASSERT FIFO INDEX: my module err: UNDERFLOW:
```

```
severity 1: time 49: fifo_tb.fifo.no_over_under_flow.ovl_error_t
49 wr:0 wr_data:09 rd:1 rd_data:08
    OVL_ERROR: ASSERT_FIFO_INDEX: my_module_err: UNDERFLOW:
severity 1: time 51: fifo_tb.fifo.no_over_under_flow.ovl_error_t
51 wr:0 wr_data:09 rd:1 rd_data:09
52 wr:0 wr_data:09 rd:0 rd_data:09
L36 "fifo_tb.v": $finish at simulation time 152
```

#### Assertion with PSL

Now that we have seen the example of FIFO assertion using OVL, lets see the example of using PSL to build assertions for the FIFO. PSL assertions can be coding two ways.

- inline Coding: In this method, psl assertions are coded into verilog code as comment.
- External File: In this method, psl assertions are coded into seperate file with vunit as name.

#### inline Coding

- All assertions appear within a consecutive series of comments appropriate for the context
- The first assertion statement line must begin with the psl keyword.
- Both the psl keyword and the keyword that follows it must be on the same line.
- Specify a label followed by a colon.
- Assert the behavior described in the property by using the assert or assume keyword
- Describe the behavior of the design.
- Assertions cannot be embedded in Verilog tasks, functions, or UDPs
- Example : // psl label: assert behavior;

#### **External File**

- To add assertions to an existing design without modifying the source text, as with legacy IP.
- To experiment with assertions before embedding them in the source file.
- When you are working in teams where the assertions are not created by the HDL author.

```
vunit verification_unit_name (module_name) {
  default clock = clock_edge;
  property_name: assert behavior;
  property_name: cover {behavior};
}
```

For more details refer to PSL usage guide that comes with simulator.



In the below code, we use psl assertion to check if no write is done when FIFO is full and also check if no read is done when FIFO is empty.

We can code psl assertion inline with code with // or /\* \*/. Before we write any assertion, we need to declare the clock as in the example.

#### ncverilog +assert verilog\_file1.v verilog\_file2.v

```
2// Function : Synchronous (single clock) FIFO
 3// With Assertion
 4// Coder : Deepak Kumar Tala
 5// Date : 31-October-2002
 6//====
 7module syn_fifo (
 8clk, // Clock input
 9rst, // Active high reset
10wr cs, // Write chip select
11rd cs, // Read chipe select
12 data in , // Data input
13rd en , // Read enable
14wr en , // Write Enable
15data_out, // Data Output
16empty, // FIFO empty
17full // FIFO full
18);
19
20// FIFO constants
21 parameter DATA WIDTH = 8:
22parameter ADDR_WIDTH = 8;
23parameter RAM_DEPTH = (1 << ADDR_WIDTH);
24// Port Declarations
25 input clk;
26 input rst;
27 input wr_cs;
28 input rd cs;
29 input rd en ;
30 input wr en;
31 input [DATA WIDTH-1:0] data in;
32 output full;
33 output empty;
34 output [DATA_WIDTH-1:0] data_out;
36//----Internal variables-
37reg [ADDR_WIDTH-1:0] wr_pointer;
38reg [ADDR WIDTH-1:0] rd pointer;
39reg [ADDR_WIDTH :0] status_cnt;
40reg [DATA_WIDTH-1:0] data_out;
41wire [DATA_WIDTH-1:0] data_ram;
          -----Variable assignments-
44assign full = (status_cnt == (RAM_DEPTH-1));
45 assign empty = (status_cnt == 0);
46
               --Code Start-
48 always @ (posedge clk or posedge rst)
```

```
49begin: WRITE POINTER
50
    if (rst) begin
51
        wr_pointer <= 0;
52
    end else if (wr_cs && wr_en ) begin
53
       wr_pointer <= wr_pointer + 1;</pre>
 54 end
55<mark>end</mark>
56
57 always @ (posedge clk or posedge rst)
58begin: READ_POINTER
59 if (rst) begin
60
        rd pointer <= 0;
61
        data_out <= 0;
end else if (rd_cs && rd_en ) begin
 63
        rd pointer <= rd pointer + 1;
64
        data_out <= data_ram;</pre>
 65 end
66end
67
68always @ (posedge clk or posedge rst)
69begin: READ_DATA
70 if (rst) begin
       data_out <= 0;
 72
    end else if (rd_cs && rd_en ) begin
       data out <= data ram;
 74
     end
75<mark>end</mark>
 77 always @ (posedge clk or posedge rst)
 78 begin: STATUS COUNTER
79 if (rst) begin
80
       status_cnt <= 0;
81
       // Read but no write.
end else if ((rd_cs && rd_en) && !(wr_cs && wr_en)
84
       status cnt <= status cnt - 1;
85
       // Write but no read.
end else if ((wr_cs && wr_en) &&!(rd_cs && rd_en)
87
    && (status_cnt != RAM_DEPTH)) begin
88
       status_cnt <= status_cnt + 1;
89 end
90<mark>end</mark>
92ram_dp_ar_aw #(DATA_WIDTH,ADDR_WIDTH) DP_RAM (
93.address_0 (wr_pointer), // address_0 input
94.data 0 (data in), // data 0 bi-directional
 95.cs 0 (wr cs), // chip select
96.we_0 (wr_en), // write enable
97.oe 0 (1'b0), // output enable
98.address_1 (rd_pointer), // address_q input
99.data 1 (data ram), // data 1 bi-directional
100.cs 1 (rd cs), // chip select
101.we 1 (1'b0), // Read enable
```

```
102.oe_1 (rd_en) // output enable
103);
104
105// Add assertion here
106// psl default clock = (posedge clk);
107// psl ERRORwritefull: assert never {full && wr_en && wr_cs};
108// psl ERRORreadempty: assert never {empty && rd_en && rd_cs};
109
110endmodule
```

## Simulator Output

When ever there is violation, Assertion is printed.

```
0 wr:0 wr data:00 rd:0 rd data:xx
5 wr:0 wr data:00 rd:0 rd data:00
10 wr:1 wr data:00 rd:0 rd data:00
12 wr:1 wr data:01 rd:0 rd data:00
14 wr:1 wr data:02 rd:0 rd data:00
16 wr:1 wr data:03 rd:0 rd data:00
18 wr:1 wr data:04 rd:0 rd data:00
20 wr:1 wr data:05 rd:0 rd data:00
22 wr:1 wr data:06 rd:0 rd data:00
24 wr:1 wr data:07 rd:0 rd data:00
ncsim: *E,ASRTST (syn fifo psl.v,107): (time 25 NS)
Assertion fifo tb.fifo.ERRORwritefull has failed
26 wr:1 wr data:08 rd:0 rd data:00
28 wr:1 wr data:09 rd:0 rd data:00
30 wr:0 wr data:09 rd:0 rd data:00
32 wr:0 wr data:09 rd:1 rd data:00
33 wr:0 wr data:09 rd:1 rd data:08
35 wr:0 wr data:09 rd:1 rd data:09
39 wr:0 wr_data:09 rd:1 rd_data:03
41 wr:0 wr data:09 rd:1 rd data:04
43 wr:0 wr_data:09 rd:1 rd_data:05
45 wr:0 wr_data:09 rd:1 rd_data:06
47 wr:0 wr data:09 rd:1 rd data:07
ncsim: *E,ASRTST (syn fifo psl.v,108): (time 49 NS)
Assertion fifo tb.fifo.ERRORreadempty has failed
49 wr:0 wr data:09 rd:1 rd data:08
ncsim: *E,ASRTST (syn fifo psl.v,108): (time 51 NS)
Assertion fifo tb.fifo.ERRORreadempty has failed
51 wr:0 wr data:09 rd:1 rd data:09
52 wr:0 wr data:09 rd:0 rd data:09
Simulation complete via $finish(1) at time 152 NS + 0
fifo tb.v:36 #100 $finish;
```

## Post Processing

Like with any other simulation, we need to have post processing scripts to process the messages that are printed by simulator to declare if the simulation as passed or failed.

## **NOTES**

# COMPILER DIRECTIVES CHAPTER 20

#### Introduction

A compiler directive may be used to control the compilation of a Verilog description. The grave accent mark, `, denotes a compiler directive. A directive is effective from the point at which it is declared to the point at which another directive overrides it, even across file boundaries. Compiler directives may appear anywhere in the source description, but it is recommended that they appear outside a module declaration. This appendix presents those directives that are part of IEEE–1364.

As in any lanaguage, each compiler has its own way of handling command line options and supported compiler directives in code. Below we will see some standard and common compiler directives. For specific compiler directives, please refer to simulator manuals.

## include 🂸

The `include compiler directive lets you insert the entire contents of a source file into another file during Verilog compilation. The compilation proceeds as though the contents of the included source file appear in place of the `include command. You can use the `include compiler directive to include global or commonly—used definitions and tasks, without encapsulating repeated code within module boundaries.

## & `define

This compiler directive is used for defining text MACROS, this is normally defined in verilog file "name.vh". Where name cane be module that you are coding. Since `define is compiler directive, it can used across multiple files.

## w `undef

The `undef compiler directive lets you remove definitions of text macros created by the `define compiler directive and the +define+ command-line plus option. You can use the `undef compiler directive undefine a text macro that you use in more than one file.

## ifdef 🂸

Optionally includes lines of source code during compilation. The `ifdef directive checks that a macro has been defined, and if so, compiles the code that follows. If the macro has not been define, compiler compiles the code (if any) following the optional `else directive. You can control what code is compiled by choosing whether to define the text macro, either with `define or with +define+. The `endif directive marks the end of the conditional code.

## timescale

The `timescale compiler directive specifies the time unit and precision of the modules that follow the directive. The time unit is the unit of measurement for time values, such as the simulation time and delay values. The time precision specifies how simulator rounds time values. The rounded time values that simulator uses are accurate to within the unit of time that you specify as the time precision. The smallest–specified time precision determines the accuracy at which simulator must

run, and thus the precision affects similation performance and memory consumption.

| String | Unit         |
|--------|--------------|
| s      | Seconds      |
| ms     | Miliseconds  |
| us     | Microseconds |
| ns     | Nanoseconds  |
| ps     | Picoseconds  |
| fs     | femtoseconds |

## resetall 💸

The `resetall directive sets all compiler directives to their default values.

## odefaultnettype 💸

The `defaultnettype directive allows the user to override the ordinary default type (wire) of implicitly declared nets. It must be used outside a module. It specifies the default type of all nets that are declared in modules that are declared after the directive.

## `nounconnected\_drive and `unconnected\_drive

The `unconnected\_drive and `nounconnected\_drive directives cause all unconnected input ports of modules between the directives to be pulled up or pulled down, depending on the argument of the `unconnected\_drive directive. The allowed arguments are pull0 and pull1.

## **NOTES**

| <br> |  |  |  |
|------|--|--|--|
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |
|      |  |  |  |

# VERILOG QUICK REFERENCE CHAPTER 21

#### Verilog Quick Reference

This is still in very early stage, need time to add more on this.

## **MODULE**

```
module MODID[({PORTID,})];
[input | output | inout [range] {PORTID,};]
[{declaration}]
[{parallel_statement}]
[specify_block]
endmodule
range ::= [constexpr : constexpr]
```

## **DECLARATIONS**

```
parameter {PARID = constexpr,};
wire | wand | wor [range] {WIRID,};
reg [range] {REGID [range],};
integer {INTID [range],};
time {TIMID [range],};
real {REALID,};
realtime {REALTIMID,};
event {EVTID,};
task TASKID;
[{input | output | inout [range] {ARGID,};}]
[{declaration}]
begin
[{sequential_statement}]
end
endtask
function [range] FCTID;
{input [range] {ARGID,};}
[{declaration}]
begin
[{sequential_statement}]
end
endfunction
```

## **PARALLEL STATEMENTS**

assign [(strength1, strength0)] WIRID = expr;

```
initial sequential_statement
always sequential_statement
MODID [#({expr,})] INSTID
([{expr,} | {.PORTID(expr),}]);
GATEID [(strength1, strength0)] [#delay]
[INSTID] ({expr,});
defparam {HIERID = constexpr,};
strength ::= supply | strong | pull | weak | highz
delay ::= number | PARID | ( expr [, expr [, expr]] )
```

#### **GATE PRIMITIVES**

```
and (out, in1, ..., inN);
nand (out, in1, ..., inN);
or (out, in1, ..., inN);
nor (out, in1, ..., inN);
xor (out, in1, ..., inN);
xnor (out, in1, ..., inN);
buf (out1, ..., outN, in);
not (out1, ..., outN, in);
bufif1 (out, in, ctl);
bufif0 (out, in, ctl);
notif1 (out, in, ctl);
notif0 (out, in, ctl);
pullup (out);
pulldown (out);
[r]pmos (out, in, ctl);
[r]nmos (out, in, ctl);
[r]cmos (out, in, nctl, pctl);
[r]tran (inout, inout);
[r]tranif1 (inout, inout, ctl);
[r]tranif0 (inout, inout, ctl);
```

## SEQUENTIAL STATEMENTS

```
;
begin[: BLKID
[{declaration}]]
[{sequential_statement}]
end
if (expr) sequential_statement
```

```
[else sequential_statement]
case | casex | casez (expr)
[{{expr,}: sequential_statement}]
[default: sequential_statement]
endcase
forever sequential_statement
repeat (expr) sequential_statement
while (expr) sequential_statement
for (lvalue = expr; expr; lvalue = expr)
sequential_statement
#(number | (expr)) sequential_statement
@ (event [{or event}]) sequential_statement
Ivalue [
Ivalue [
-> EVENTID;
fork[: BLKID
[{declaration}]]
[{sequential_statement}]
join
TASKID[({expr,})];
disable BLKID | TASKID;
assign lvalue = expr;
deassign Ivalue;
Ivalue ::=
ID[range] | ID[expr] | {{Ivalue,}}
event ::= [posedge | negedge] expr
```

## **SPECIFY BLOCK**

```
specify_block ::= specify
{specify_statement}
endspecify
```

## **SPECIFY BLOCK STATEMENTS**

```
specparam {ID = constexpr,};
(terminal => terminal) = path_delay;
((terminal,} *> {terminal,}) = path_delay;
if (expr) (terminal [+|-]=> terminal) = path_delay;
if (expr) ({terminal,} [+|-]*> {terminal,}) =
path_delay;
```

```
[if (expr)] ([posedge|negedge] terminal =>
(terminal [+|-]: expr)) = path delay;
[if (expr)] ([posedge|negedge] terminal *>
(\{terminal,\} [+|-]: expr)) = path_delay;
$setup(tevent, tevent, expr [, ID]);
$hold(tevent, tevent, expr [, ID]);
$setuphold(tevent, tevent, expr, expr [, ID]);
$period(tevent, expr [, ID]);
$width(tevent, expr, constexpr [, ID]);
$skew(tevent, tevent, expr [, ID]);
$recovery(tevent, tevent, expr [, ID]);
tevent ::= [posedge | negedge] terminal
[&&& scalar expr]
path delay ::=
expr | (expr, expr [, expr [, expr, expr, expr]])
terminal ::= ID[range] | ID[expr]
```

## **EXPRESSIONS**

```
primary
unop primary
expr binop expr
expr ? expr : expr
primary ::=
literal | Ivalue | FCTID({expr,}) | ( expr )
```

## **WARY OPERATORS**

- +, Positive, Negative
- ! Logical negation
- ~ Bitwise negation
- &, ~& Bitwise and, nand
- |, ~| Bitwise or, nor
- ^, ~^, ^~ Bitwise xor, xnor

## **BINARY OPERATORS**

Increasing precedence:

- ?: if/else
- || Logical or
- && Logical and
- | Bitwise or

```
^, ^~ Bitwise xor, xnor
& Bitwise and
==, != , ===, !== Equality
, >= Inequality
<> Logical shift
+, - Addition, Subtraction
*, /, % Multiply, Divide, Modulo
```

#### **SIZES OF EXPRESSIONS**

```
unsized constant 32 sized constant as specified i op j +,-,*,/,%,&,|,^,^~ max(L(i), L(j)) op i +, -, ~ L(i) i op j ===, !==, ==, != &&, ||, >, >=, op i &, ~&, |, ~|, ^, ~^ 1 i op j >>, << L(i) i ? j : k max(L(j), L(k)) \{i,...,j\} L(i) + ... + L(j) \{i\{j,...k\}\} i * (L(j)+...+L(k)) i = i L(i)
```

#### SYSTEM TASKS

\* indicates tasks not part of the IEEE standard but mentioned in the informative appendix.

## 🔅 INPUT

```
$readmemb("fname", ID [, startadd [, stopadd]]);
$readmemh("fname", ID [, startadd [, stopadd]]);
$sreadmemb(ID, startadd, stopadd {, string});
$sreadmemh(ID, startadd, stopadd {, string});
```

## **OUTPUT**

```
$display[defbase]([fmtstr,] {expr,});
$write[defbase] ([fmtstr,] {expr,});
$strobe[defbase] ([fmtstr,] {expr,});
$monitor[defbase] ([fmtstr,] {expr,});
$fdisplay[defbase] (fileno, [fmtstr,] {expr,});
$fwrite[defbase] (fileno, [fmtstr,] {expr,});
```

```
$fstrobe(fileno, [fmtstr,] {expr,});
$fmonitor(fileno, [fmtstr,] {expr,});
fileno = $fopen("filename");
$fclose(fileno);
defbase ::= h | b | o
```

## **♦** TIME

\$time "now" as TIME

\$stime "now" as INTEGER

\$realtime "now" as REAL

\$scale(hierid) Scale "foreign" time value

\$printtimescale[(path)] Display time unit & precision

\$timeformat(unit#, prec#, "unit", minwidth)

Set time %t display format

## SIMULATION CONTROL

\$stop Interrupt

\$finish Terminate

\$save("fn") Save current simulation

\$incsave("fn") Delta-save since last save

\$restart("fn") Restart with saved simulation

\$input("fn") Read commands from file

\$log[("fn")] Enable output logging to file

\$nolog Disable output logging

\$key[("fn")] Enable input logging to file

\$nokey Disable input logging

\$scope(hiername) Set scope to hierarchy

\$showscopes Scopes at current scope

\$showscopes(1) All scopes at & below scope

\$showvars Info on all variables in scope

\$showvars(ID) Info on specified variable

\$countdrivers(net)>1 driver predicate

\$list[(ID)] List source of [named] block

\$monitoron Enable \$monitor task

\$monitoroff Disable \$monitor task

\$dumpon Enable val change dumping

\$dumpoff Disable val change dumping

\$dumpfile("fn") Name of dump file

\$dumplimit(size) Max size of dump file

\$dumpflush Flush dump file buffer

\$dumpvars(levels [{, MODID | VARID}])

Variables to dump

\$dumpall Force a dump now

\$reset[(0)] Reset simulation to time 0

\$reset(1) Reset and run again

\$reset(0|1, expr) Reset with reset\_value\*\$reset\_value Reset\_value of last \$reset

\$reset\_count # of times \$reset was used

## **MISCELLANEOUS**

\$random[(ID)]

\$getpattern(mem) Assign mem content

\$rtoi(expr) Convert real to integer

\$itor(expr) Convert integer to real

\$realtobits(expr) Convert real to 64-bit vector

\$bitstoreal(expr) Convert 64-bit vector to real

## **ESCAPE SEQUENCES IN FORMAT STRINGS**

\n, \t, \\, \" newline, TAB, "\", """

\xxx character as octal value

%% character "%"

%[w.d]e, %[w.d]E display real in scientific form

%[w.d]f, %[w.d]F display real in decimal form

%[w.d]g, %[w.d]G display real in shortest form

%[0]h, %[0]H display in hexadecimal

%[0]d, %[0]D display in decimal

%[0]o, %[0]O display in octal

%[0]b, %[0]B display in binary

%[0]c, %[0]C display as ASCII character

%[0]v, %[0]V display net signal strength

%[0]s, %[0]S display as string

%[0]t, %[0]T display in current time format

%[0]m, %[0]M display hierarchical name

## **LEXICAL ELEMENTS**

hierarchical identifier ::= {INSTID .} identifier

identifier ::= letter | \_ { alphanumeric | \$ | \_}

escaped identifer ::= \ {nonwhite}

decimal literal ::=

[+|-]integer [. integer] [E|e[+|-] integer]

based literal ::= integer " base  $\{hexdigit \mid x \mid z\}$ 

base ::= b | o | d | h

comment ::= // comment newline comment block ::= /\* comment \*/

## **NOTES**

| <br> |  |  |
|------|--|--|
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |
|      |  |  |

# VERILOG IN ONE DAY CHAPTER 22

#### Introduction

Every new learner's dream is to understand Verilog in one day, at least enough to use it. The next few pages are my attempt to make this dream into a reality. There will be some theory and examples followed by some exercise. This tutorial will not teach you to program; it is designed for those with some programming experience. Even though Verilog executes different code blocks concurrently as opposed to the sequential execution of most programming languages, there are still many parallels. Some background in digital design is also helpful.

Life before Verilog was a life full of Schematics. Every design, regardless of complexity, was desgiend through schematics. They were difficult to verify and error-prone, resulting in long, tedious development cycles of design, verification... design, verification...

When Verilog arrived, we suddenly had a different way of thinking of logic circuits. The Verilog design cycle is more like a traditional programming one, and it is what this tutorial will walk you through. Here's how it goes:

- Specifications (specs)
- High level design
- Low level (micro) design
- RTL coding
- Verification
- Synthesis.

First on the list is **specifications** – what are the restrictions and requirements we will place on our design? What are we trying to build? For this tutorial, we'll be building a two agent arbiter; or a device that selects among two agents competing for mastership. Here are some specs we might write up.

- Two agent arbiter.
- Active high asynchronous reset.
- Fixed priority, with agent 0 having priority over agent 1
- Grant will be asserted as long as request is asserted.

Once we have the specs, we can draw the block diagram, which is basically an abstraction of the data flow through a system (what goes into or comes out of the black boxes?). Since the example that we have taken is a simple one, we can have a block diagram as shown below. We don't worry about what's inside the magical black boxes just yet.



#### Block diagram of arbiter



Now, if we were designing this machine without Verilog, the standard procedure would dictate that we draw a state machine. From there, we'd make a truth table with state transitions for each flip-flop. And after that we'd draw Karnaugh maps, and from K-maps we could get the optimized circuit. This method works just fine for small designs, but with large designs this flow becomes complicated and error prone. This is where Verilog comes in and shows us another way.

## Low level design

To see how Verilog helps us design our arbiter, let's go on to our state machine – now we're getting into the low–level design and peeling away the cover of the previous diagram's black box to see how our inputs affect the machine.



Each of the circles represents a **state** that the machine can be in. Each state corresponds to an output. The arrows between the states are state transistions, labeled by the event that causes the transition. For instance, the leftmost orange arrow means that if the machine is in state GNT0 (outputting the signal that corresponds to GNT0) and recieves an input of !req\_0, the machine moves to state IDLE and outputs the signal that corresponds to that. This state machine describes all the logic of the system that you'll need. The next step is to put it all in Verilog.

## Modules

We'll need to backtrack a bit to do this. If you look at the arbiter block in the first picture, we can see that it has got a name ("arbiter") and input/output ports (req\_0 and req\_1).

Since Verilog is a HDL (hardware description language – one used for the conceptual design of integrated circuits), it also needs to have these things. In Verilog, we call our "black boxes" **module**. This is a reserved word within the program used to refer to things with inputs, outputs, and internal logic workings; they're the rough equivalents of functions with returns in other programming languages.



#### Code of module "arbiter"

If you look closely at the arbiter block we see that there are arrow marks, (incoming for inputs and outgoing for outputs). In Verilog, after we have declared the module name and port names, we can define the direction of each port. (version note: In Verilog 2001 we can define ports and port directions at the same time) The code for this is shown below.

```
1 module arbiter (
 2// Two slashes make a comment line.
Sclock . // clock
 4reset, // Active high, syn reset
5req 0, // Request 0
6req 1, // Request 1
 gnt_0 , // Grant 0
8gnt_1
                  —Input Ports—
11// Note: all commands are semicolon-delimited
12 input clock;
13 input reset;
14input req_0;
15input req_1;
                    –Output Ports-
17 output gnt_0;
18 output gnt 1;
```

Here we have only two types of ports, input and output. In real life, we can have bi-directional ports as well. Verilog allows us to define bi-directional ports as "inout."

#### Bi-Directional Ports Example -

inout read enable; // port named read enable is bi-directional

How do you define vector signals (signals composed of sequences of more than one bit)? Verilog provides a simple way to define these as well.

#### Vector Signals Example –

inout [7:0] address; //port "address" is bidirectional

Note the [7:0] means we're using the little-endian convention – you start with 0 at the rightmost bit to begin the vector, then move to the left. If we had done [0:7], we would be using the big-endian convention and moving from left to right. Endianness is a purely arbitrary way of deciding which way your data will "read," but does differ between systems, so using the right endianness consistently is important. As an analogy, think of some languages (English) that are written left-to-right (big-endian) versus others (Arabic) written right-to-left (little-endian). Knowing which way the langauge flows is crucial to being able to read it, but the direction of flow itself was arbitrarily set years back.

#### Summary

- We learn how a block/module is defined in Verilog
- We learn how to define ports and port directions.
- How to declare vector/scalar ports.

#### Data Type

What do data types have to do with hardware? Nothing, actually. People just wanted to write one more language that had data types in it. It's completely gratituous; there's no point.

But wait... hardware does have two kinds of drivers.

(Drivers? What are those?)

A **driver** is a data type which can drive a load. Basically, in a physical circuit, a driver would be anything that electrons can move through/into.

- Driver that can store a value (example flip-flop).
- Driver that can not store value, but connects two points (example wire).

The first type of driver is called a reg in Verilog (short for "register"). The second data type is called a wire (for... well, "wire"). You can refer to tidbits section to understand it better.

There are lot of other data types – for instance, registers can be signed, unsigned, floating point... as a newbie, don't worry about them right now.

#### **Examples:**

```
wire and_gate_output; // "and_gate_output" is a wire that only outputs reg d_flip_flop_output; // "d_flip_flop_output" is a register; it stores and outputs a value reg [7:0] address_bus; // "address_bus" is a little-endian 7-bit register
```

#### **Summary**

- wire data type is used for connecting two points.
- reg data type is used for storing values.
- May god bless rest of the data types. You'll see them someday.

### Operators

Operators, thankfully, are the same things here as they are in other programming languages. They take two values and compare (or otherwise operate on) them to yield a third result – common examples are addition, equals, logical–and... To make life easier for us, nearly all operators (at least the ones in the below list) are exactly the same as their counterparts in the C programming language.

| <b>Operator Type</b> | Operator Symbol | <b>Operation Performed</b> |
|----------------------|-----------------|----------------------------|
| Arithmetic           | *               | Multiply                   |
|                      | /               | Division                   |
|                      | +               | Add                        |
|                      | _               | Subtract                   |
|                      | %               | Modulus                    |
|                      | +               | Unary plus                 |
|                      | -               | Unary minus                |
| Logical              | !               | Logical negation           |
|                      | &&              | Logical and                |
|                      | II              | Logical or                 |
| Relational           | >               | Greater than               |
|                      | <               | Less than                  |
|                      | >=              | Greater than or equal      |
|                      | <=              | Less than or equal         |
| Equality             | ==              | Equality                   |
|                      | !=              | inequality                 |
| Reduction            | &               | Bitwise negation           |
|                      | ~&              | nand                       |
|                      | l               | or                         |
|                      | ~               | nor                        |
|                      | ۸               | xor                        |
|                      | ^~ ~^           | xnor                       |
| Shift                | >>              | Right shift                |
|                      | <<              | Left shift                 |
| Concatenation        | {}              | Concatenation              |
| Conditional          | ?               | conditional                |

#### Example -

261

- a = b + c; // That was very easy
- $a = 1 \ll 5$ ; // Hum let me think, ok shift '1' left by 5 position.
- a = !b; // Well does it invert b???
- a = ~b; // How many times do you want to assign to 'a', it could cause multiple–drivers.

#### **Summary**

Lets attend C language training again, They're (almost) just like C.

#### Control Statements

Wait, what's this? **if**, **else**, **repeat**, **while**, **for**, **case** – it's Verilog that looks exactly like C (and probably whatever other language you're used to programming in)! Even though the functionality appears to be the same as C, Verilog is an HDL, so the descriptions should translate to hardware. This means you've got to be careful when using control statements (otherwise your designs might not be implementable in hardware).

## 🂸 if-else

if—else statements check a condition to decide whether or not to execute a portion of code. If a condition is satisfied, the code is executed. Else, it runs this other portion of code.

```
1// begin and end act like curly braces in C/C++.

2if (enable == 1'b1) begin

3    data = 10; // Decimal assigned

4    address = 16'hDEAD; // Hexadecimal

5    wr_enable = 1'b1; // Binary

6end else begin

7    data = 32'b0;

8    wr_enable = 1'b0;

9    address = address + 1;

10end
```

One could use any operators in the condition checking as in the case of C language. If needed we can have nested if else statements, statements without else is also ok, but then it has its own problem when modeling combinational logic, if statement without else results in a Latch (this is not always true).

## case

Case statements are used where we have one variable which needs to be checked for multiple values. ike a address decoder, where input is address and it needs to checked for all the values that it can take. Instead of using multiple nested if–else statements, one for each value we're looking for, we use a single case statement, this is similar to switch statements in languages like C++.

Case statements begin with the reserved word **case** and end with the reserved word **endcase** (Verilog does not use brackets to delimit blocks of code). The cases, followed with a colon and the statements you wish executed, are listed within these two delimiters. It's also a good idea to have a **default** case. Just like with a finite state machine (FSM), if the Verilog machine enters into a non–covered statement, the machine hangs. Defaulting the statement with a return to idle keeps us safe.

```
1 case(address)
2 0: $display ( "It is 11:40PM" );
3 1: $display ( "I am feeling sleepy" );
4 2: $display ( "Let me skip this tutorial" );
5 default: $display ( "Need to complete" );
6endcase
```

Looks like address value was 3 and so I am still writing this tutorial.

**Note:** One thing that is common to if–else and case statement is that, if you don't cover all the cases (don't have else in if–else or default in case), and you are trying to write a combination statement, the synthesis tool will infer Latch.

## **♦** While

A while statement executes the code within it repeatedly if the condition it is assigned to check returns true. While loops are not normally used for models in real life, but they are used in test benches. As with other statement blocks, they are delimited by begin and end.

As long as free\_time variable is set, code within the begin and end will be executed. i.e print "Continue with web development". Lets looks at a more strange example, which uses most of the constructs of Verilog. Well you heard it right. Verilog has very few reserve words then VHDL, and in this few, we use even lesser few for actual coding. So good of Verilog....right.

```
Imodule counter (clk,rst,enable,count);

Input clk, rst, enable;

Joutput [3:0] count;

Ireg [3:0] count;

always @ (posedge clk or posedge rst)

If (rst) begin

Count <= 0;

Jend else begin : COUNT

while (enable) begin

count <= count + 1;

disable COUNT;

and

and

and

and

and

and
```

The example above uses most of the constructs of Verilog. You'll notice a new block called always – this illustrates one of the key features of Verilog. Most software languages, as we mentioned before, execute sequentially – that is, statement by statement. Verilog programs, on the other hand, often have many statements executing in parallel. All blocks marked always will run – simultaneously – when one or more of the conditions listed within it is fulfilled.

In the example above, the always block will run when either rst or clk reaches a **positive edge** – that is, when their value has risen from 0 to 1. You can have two or more **always** blocks in a program going at the same time (not shown here, but commonly used).

We can disable a block of code, by using the reserve word disable. In the above example, after each incrementation of the counter, the COUNT block of code (not shown here) is disabled.

## for loop

For loops in Verilog are almost exactly like for loops in C or  $C_{++}$ . The only difference is that the ++ and -- operators are not supported in Verilog. Instead of writing i++ as you would in C, you need to write out its full operational equivalent, i = i + 1.

```
for (i = 0; i < 16; i = i +1) begin

2 $display ( "Current value of i is %d" , i);

3end
```

This code will print the numbers from 0 to 15 in order. Be careful when using for loops for register transfer logic (RTL) and make sure your code is actually sanely implementable in hardware.. and that your loop is not infinite.

## repeat

Repeat is similar to the for loop we just covered. Instead of explicitly specifying a variable and incrementing it when we declare the for loop, we tell the program how many times to run through the code, and no variables are incremented (unless we want them to be, like in this example).

```
1repeat (16) begin

2 $display ( "Current value of i is %d" , i);

3 i = i + 1;

4end
```

The output is exactly the same as the previous for-loop program example. It is relatively rare to use a repeat (or for-loop) in actual hardware implementation.

## Summary

- while, if-else, case(switch) statements are same as C language.
- if-else and case statements requires all the cases to covered for combinational logic.
- for-loop same as C, but no ++ and -- operators.
- repeat is the same as for-loop but without the incrementing variable.

## Variable Assignment

In digital there are two types of elements, combinational and sequential. Of course we know this. But the question is "how do we model this in Verilog". Well Verilog provides two ways to model the combinational logic and only one way to model sequential logic.

- Combination elements can be modeled using assign and always statements.
- Sequential elements can be modeled using only always statement.
- There is third type, which is used in test benches only, it is called initial statement.

## Initial Blocks

initial block as name suggests, is executed only once and that too, when simulation starts. This is useful in writing test bench. If we have multiple initial blocks, then all of them are executed at beginning of simulation.

#### **Example**

```
1 initial begin
2 clk = 0;
3 reset = 0;
4 req_0 = 0;
5 req_1 = 0;
6end
```

In the above example at the beginning of simulation, (i.e when time = 0), all the variables inside the begin and end and driven zero.

Go on to the next page for the discussion of assign and always statements.

## Always Blocks

As name suggest, always block executes always. Unlike initial block, which executes only once, at the beginning of simulation. Second difference is always block should have sensitive list or delay associated with it.

Sensitive list is the one which tells the always block when to execute the block of code, as shown in figure below. @ symbol after the always reserved word indicates that always block will be triggers "at" condition in parenthesis after symbol @.

265

One important note about always block is, it can not drive a wire data type, but can drive reg and integer data type.

```
      1always @ (a or b or sel)

      2begin

      3      y = 0;

      4      if (sel == 0) begin

      5      y = a;

      6      end else begin

      7      y = b;

      8      end

      9end
```

Above example is a 2:1 mux, with input a and b, sel is the select input and y is mux output. In any combination logic output is changes, whenever the input changes. This theory when applied to always blocks means that, the code inside always block needs to be executed when ever the input variables (or output controlling variables) change. This variables are the one which are included in the sensitive list, namely a, b and sel.

There are two types of sensitive list, the one which are level sensitive (like combinational circuits) and the one which are edge sensitive (like flip-flops). below the code is same 2:1 Mux but the output y now is output of a flip-flop.

```
lalways @ (posedge clk)

2 if (reset == 0) begin

3  y <= 0;

4 end else if (sel == 0) begin

5  y <= a;

6 end else begin

7  y <= b;

8 end
```

We normally have reset to flip-flops, thus every time clock makes transition from 0 to 1 (posedge), we check if reset is asserted (synchronous reset), and followed by normal logic. If look closely we see that in the case of combinational logic we had "=" for assignment, and for the sequential block we had "<=" operator. Well "=" is block assignment and "<=" is nonblocking assignment. "=" executes code sequentially inside a begin and end, where as nonblocking "<=" executes in parallel.

We can have always block without sensitive list, in that case we need to have delay as shown in code below.

```
1always begin
2 #5 clk = ~clk;
3<mark>end</mark>
```

#5 in front of the statement delays the execution of the statement by 5 time units.

## Assign Statement

assign statement is used for modeling only combinational logic and it is executed continuously. So assign statement called continuous assignment statement as there is no sensitive list.

```
assign out = (enable) ? data : 1'bz;
```

Above example is a tri-state buffer. When enable is 1, data is driven to out, else out is pulled to high-impedance. We can have nested conditional operator to construct mux, decoders and encoders.

```
lassign out = data;
```

Above example is a simple buffer.

#### Task and Function

Just repeating same old thing again and again, Like any other programming language, Verilog provides means to address repeated used code, this are called Task and Functions. I wish I had something similar for the webpage, just call it to print this programming language stuff again and again.

Below code is used for calculating even parity.

```
function parity;
input [31:0] data;
integer i;
begin

parity = 0;
for (i= 0; i < 32; i = i + 1) begin

parity = parity ^ data[i];
end

end

end

dend

parity;
</pre>
```

Function and task have same syntax, few difference is task can have delays, where function can not have any delay. Which means function can be used for modeling combination logic.

## Test Benches

Ok, now we have code written according to the design document, now what?

Well we need to test it to see if it works according to specs. Most of the time, its same as we use to do in digital labs in college days. Drive the inputs, match the outputs with expected values. Lets look at the arbiter testbench.

```
1 module arbiter_tb;
 3reg clock, reset, req0,req1;
 4wire gnt0,gnt1;
 6initial begin
    $monitor ( "req0=%b, req1=%b, gnt0=%b,gnt1=%b" , req0,req0,gnt0,gnt1);
    clock = 0;
10 reset = 0;
11 req0 = 0;
12 req1 = 0;
13 #5 reset = 1;
14 #15 reset = 0;
15 #10 \text{ req0} = 1;
16 #10 \text{ req0} = 0;
17 #10 \text{ req1} = 1;
18 #10 \text{ req1} = 0;
19 #10 {req0,req1} = 2'b11;
20 #10 {req0,req1} = 2'b00;
21 #10 $finish;
22end
24always begin
26 #5 clock = !clock; // Generate clock
27end
29arbiter U0 (
30.clock (clock),
31.reset (reset),
32.req_0 (req0),
33.req_1 (req1),
34.gnt 0 (gnt0),
35.gnt_1 (gnt1)
36);
37
38endmodule
```

Its looks like we have declared all the arbiter inputs as reg and outputs as wire, well that's true. We are doing this as test bench needs to drive inputs and needs to monitor outputs.

After we have declared all the needed variables, we initialize all the inputs to know state, we do that in the initial block. After initialization, we assert/de-assert reset, req0, req1 in the sequence we want to test the arbiter. Clock is generated with always block.

After we have done with the testing, we need to stop the simulator. Well we use \$finish to terminate simulation. \$monitor is used to monitor the changes in the signal list and print them in the format we want.

```
req0=0, req1=0, gnt0=x,gnt1=x
```

```
req0=0, req1=0, gnt0=0,gnt1=0
req0=1, req1=0, gnt0=1,gnt1=0
req0=1, req1=0, gnt0=1,gnt1=0
req0=0, req1=0, gnt0=1,gnt1=0
req0=0, req1=1, gnt0=1,gnt1=0
req0=0, req1=1, gnt0=0,gnt1=1
req0=0, req1=0, gnt0=0,gnt1=1
req0=1, req1=1, gnt0=0,gnt1=1
req0=1, req1=1, gnt0=1,gnt1=0
req0=0, req1=0, gnt0=1,gnt1=0
```

I have used Icarus Verilog simulator to generate the above output.