# **CHAPTER 1 CSL Language common features**

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

# **TABLE 1.1** Chapter Outline

- 1.1 CSL Language Commands Summary
- 1.2 CSL Language Commands

# 1.1 CSL Language Commands Summary

#### 1.1.1 Directives

Directives are used to communicate the CSL compiler various tasks, like file inclusion.

#### 1.1.1.1 CSL include directive

The CSL include directive allows the user to include code from a 3rd party language to the CSL input. So far two languages are supported:

- Verilog HDL used mostly for describing the logic of a design/unit or reusing code from previous designs written in Verilog.
- C++ programming language used to generate the C++ user code for the C++ Simulator (Csim).

The syntax for the include directive is straightforward and can be seen in the example below:

```
csl include(language type, "file name");
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and **blue text** is a short BNF representation of CSL commands/declarations.

In the include directive above, language type specifies the language the included file is written in and it's possible values are given below:

```
language type ::= file_cplusplus | file_verilog
```

#### 1.1.1.1.1 CSL Include usage and rules

Include directive can be called anywhere in the global scope or inside certain CSL classes (Table 1.2). In the generated code, the directive will be replaced with the code found in the specified file name. Note that so far, CSLC does not provide checking for included files.

**TABLE 1.2** CSL include directive used in other CSL classes

| CSL class           | accepts calling include directive |
|---------------------|-----------------------------------|
| CSL Unit            | YES                               |
| CSL Testbench       | YES                               |
| CSL Vector          | YES                               |
| CSL State Data      | YES                               |
| CSL Register        | YES                               |
| CSL Register File   | YES                               |
| CSL Fifo            | YES                               |
| CSL Memory Map      | -                                 |
| CSL Memory Map Page | -                                 |

2 10/25/07

**TABLE 1.2** CSL include directive used in other CSL classes

| CSL class       | accepts calling include directive |
|-----------------|-----------------------------------|
| CSL Isa Element | -                                 |
| CSL Isa Field   | -                                 |
| CSL Field       | -                                 |

Below is an example of CSL include directive and the generated code. The included language type is Verilog in this case:

**TABLE 1.3** CSL Include directive

| Input CSL code                                                                           | Generated Verilog code                                                                                              |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| <pre>//Input CSL code csl_unit dff {   csl_port d (input) ,</pre>                        | <pre>module dff(d,</pre>                                                                                            |
| <pre>dff(){} };  //File to be included: vlogic always @ (posedge clk)   q &lt;= d;</pre> | <pre>//Begin included file: vlogic always @ (posedge clk)    q &lt;= d; //End included file: vlogic endmodule</pre> |

#### 1.1.2 Constants

CSL allows for definition of constant integers just like in the C++ programming language; The syntax for declaring a const int is also borrowed from the aforementioned language and is shown in the example below:

```
const int const name = numeric expression;
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and blue text is a short BNF representation of CSL commands/declarations.

In the const int definition, numeric\_expression can be anything from a plain number to an expression (unary, binary, ternary or a function call) that results in a number.

## 1.1.2.1 Const int usage and rules

Constants can be declared in the global scope (outside the scope of any class) or inside certain CSL classes as can be seen in Table 1.4:

**TABLE 1.4** CSL const int declaration in other CSL classes

| CSL class           | Accepts const int declaration |
|---------------------|-------------------------------|
| CSL Unit            | YES                           |
| CSL Testbench       | -                             |
| CSL Vector          | -                             |
| CSL State Data      | -                             |
| CSL Register        | -                             |
| CSL Register File   | -                             |
| CSL Fifo            | -                             |
| CSL Memory Map      | -                             |
| CSL Memory Map Page | -                             |
| CSL Isa Element     | -                             |
| CSL Isa Field       | -                             |
| CSL Field           | -                             |

# 1.1.3 CSL Enumerated type

Another language construct similar to C++ is the CSL enumerated type. Just like in C++, CSL enum is a collection of named integer constants. The syntax for declaring a CSL enum is given below:

```
csl_enum enum_name {
  (enum item) +
};
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and blue text is a short BNF representation of CSL commands/declarations.

Enum items are the named integers that form the enumerated type.

```
enum item ::= enum item name ( = enum item value )?;
```

Enum items can be optionally assigned a numeric value. If this value is not explicitly set, it will default to the value of the previous enum item incremented by 1.

# 1.1.3.1 CSL Enumerated type usage and rules

Enumerated types can only be declared the global scope: Table 1.5

**TABLE 1.5** CSL const int declaration in other CSL classes

| CSL class           | Accepts enum declaration |
|---------------------|--------------------------|
| CSL Unit            | -                        |
| CSL Testbench       | -                        |
| CSL Vector          | -                        |
| CSL State Data      | -                        |
| CSL Register        | -                        |
| CSL Register File   | -                        |
| CSL Fifo            | -                        |
| CSL Memory Map      | -                        |
| CSL Memory Map Page | -                        |
| CSL Isa Element     | -                        |
| CSL Isa Field       | -                        |
| CSL Field           | -                        |

A signal can have its width set by assigning an enum to it. The width is inferred from the enum width.

```
csl_enum e {
a = 0
};

csl_unit top {
csl_signal s(wire, 32);

top() {
   s.set_bitrange(f); // this shoulsd set the width automatically
   // set_width should be optional-is it?
}
};
```

# 1.1.4 CSL Bitrange object

A bitrange object holds the width of a signal or port and gets attached to it (a default bitrange exists but it can be overriden). Bitranges can be set or retrieved with appropriate methods detailed later.

10/25/07

There are two types of bitrange objects: simple and multi dimensional. The declaration of a simple bitrange is given below:

```
csl bitrange bitrange name[(constructor parameters)];
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and blue text is a short BNF representation of CSL commands/declarations.

The constructor parameters can be a single numeric expression for width, two numeric expressions for specifically setting the lower and upper index, or an identifier that can be a numeric value (eg. const int) or the name of another bitrange object (copy constructor - the properties of the copied object are replicated under a new object with the specified name):

```
constructor parameters ::= numeric expression
                                |upper index , lower index
                                |bitrange object name
A short example is provided below:
   csl bitrange br1(4);
   csl_bitrange br2(1,0);
   csl bitrange br3(br1);
   csl unit u{
     csl port pl(input, brl),
               p2 (output, br2),
               p3(output, br3);
     u(){}
};
The resulting Verilog code is:
   module u (p1, p2, p3);
     input [3:0] p1;
     output [1:0] p2;
     output [3:0] p3;
   endmodule
```

Multidimensional bitranges can only be associated to signal objects as ports don't support multidimnesional widths. The declaration syntax for a multidimensional bitrange is shown below:

```
csl multi dim bitrange bitrange name[(constructor parameters)];
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and **blue text** is a short BNF representation of CSL commands/declarations.

The constructor parameters can be a single numeric expression for setting the number of dimensions or an identifier that can be a numeric value (eg. const int) or the name of another multidimensional bitrange object (copy constructor - the properties of the copied object are replicated under a new object with the specified name):

6 10/25/07

A short example is provided below

```
csl_multi_dim_bitrange mbr1(3);
csl_multi_dim_bitrange mbr2(mbr1);
csl_unit u{
    csl_signal s1(mbr1), s2(mbr2);
    u(){}
```

Note that in the example above, the widths for each dimension have to be manually set using the appropriate commands.

# 1.1.4.1 Bitrange usage and rules

Bitranges can be declared on the global scope as well as inside certain CSL classes as shown in Table 1.6:

**TABLE 1.6** CSL bitrange declaration in other CSL classes

| CSL class           | Can be declared in |
|---------------------|--------------------|
| global scope        | YES                |
| CSL Unit            | YES                |
| CSL Signal Group    | YES                |
| CSL Interface       | YES                |
| CSL Testbench       | -                  |
| CSL Vector          | -                  |
| CSL State Data      | -                  |
| CSL Register        | -                  |
| CSL Register File   | -                  |
| CSL Fifo            | -                  |
| CSL Memory Map      | -                  |
| CSL Memory Map Page | -                  |
| CSL Isa Element     | -                  |
| CSL Isa Field       | -                  |
| CSL Field           | -                  |

#### 1.1.4.1.1 Places where bitrange methods are used

| method              | cnst<br>self br | cnst<br>other br | gbl inst<br>self br | cnst<br>inst<br>other br | field | signal | sig_gr | port | ifc | unit | rf | fifo |
|---------------------|-----------------|------------------|---------------------|--------------------------|-------|--------|--------|------|-----|------|----|------|
| set_upper<br>_index | Х               |                  |                     |                          |       |        |        |      |     |      |    |      |
| get_upper<br>_index | X               | X                | X                   | X                        |       | X      | X      | X    | X   | X    | X  | х    |
| set_lower_<br>index | X               |                  |                     |                          |       |        |        |      |     |      |    |      |
| get_lower_<br>index | X               | х                | х                   | х                        |       | X      | X      | X    | X   | X    | х  | X    |
| get_width           | X               | X                | X                   | x                        |       | X      | X      | X    | X   | X    | X  | X    |
| set_offset          |                 | X                |                     | X                        | X     |        |        |      |     |      |    |      |
| get_offset          |                 | X                |                     | X                        | X     |        |        |      |     |      |    |      |

cnst = constructor:

inst = instance;

cnst self = the call is made on the object in the object's constructor;

inst self gbl = the call is made on an instance of the object in the global scope:

inst self other = the call is made on an instance of the object in the global scope;

## 1.1.4.1.2 Single dimension bitrange commands

The following commands are specific to single dimension bitranges

#### Single dimension bitrange commands

```
bitrange_name.set_upper_index(numeric_expression);
bitrange_name.get_upper_index(numeric_expression);
bitrange_name.set_lower_index(numeric_expression);
bitrange_name.get_lower_index(numeric_expression);
int bitrange_name.get_width();
bitrange_name.set_offset(numeric_expression);
bitrange_name.get_offset();
```

8 10/25/07

## 1.1.4.1.3 Multidimension bitrange commands

The following commands are specific to multidimension bitranges

# Multidimension bitrange commands

```
bitrange_name.set_dim_width(numeric_expr,numeric_expr);
bitrange_name.get_dim_width(numeric_expr);
object_multi_dim.set_dim_bitrange(num_expr,br_obj_name);
object_multi_dim.get_dim_bitrange(num_expr);
object_multi_dim.set_dim_range(num_expr,num_expr,num_expr);
object_multi_dim.get_dim_lower(num_expr);
object_multi_dim.get_dim_upper(num_expr);
object_multi_dim.set_dim_offset(num_expr,num_expr);
object_multi_dim.get_dim_offset(num_expr);
```

#### 1.1.5 CSL Field

Fields are named bitranges because they can be associated with an enum item. Fields can be the full bit range of a signal or part of that bitrange. A field behaves like a bitrange with two main differences:

- fileds also hold a name
- fields can have a hierarchical structure

The field declaration can be done in two ways depending on the type of the field. If the field is non-hierarchical, the declaration is similar to the bitrange object, the only difference being the optional enum item name that can be optionally passed to the constructor parameter list as shown below:

```
csl field field name(constructor parameters);
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and blue text is a short BNF representation of CSL commands/declarations.

The constructor parameters above can be a single numerical expression (the width of the field), two numerical expressions (the upper and lower index of the width of the field) or the name of a bitrange object (this is the copy constructor that creates a field with the same properties of the copied bitrange). All these parameters can be optionally followed by an enum name or enum item name:

10/25/07

# 1.1.5.1 CSL Field usage and rules

Non hierarchical fields can be declared in the CSL source file according to the rules in Table 1.7

**TABLE 1.7** CSL non-hierarchical field deeclaration rules

| CSL class           | Can be declared in |
|---------------------|--------------------|
| global scope        | YES                |
| CSL Unit            | YES                |
| CSL Signal Group    | YES                |
| CSL Interface       | YES                |
| CSL Testbench       | -                  |
| CSL Vector          | -                  |
| CSL State Data      | -                  |
| CSL Register        | -                  |
| CSL Register File   | -                  |
| CSL Fifo            | -                  |
| CSL Memory Map      | -                  |
| CSL Memory Map Page | -                  |
| CSL Isa Element     | -                  |
| CSL Isa Field       | -                  |
| CSL Field*          | YES                |

<sup>\*</sup>only if field is hierarchical

If the field is hierarchical, it will be defined, using a CSL class syntax, in the global scope (see Table 1.8) as shown below:

```
csl_field filed_name {
   (objects declarations/instantiations)+
   field_name() {
        (field methods calls)+
    }
};
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and **blue text** is a short BNF representation of CSL commands/declarations.:

**TABLE 1.8** CSL hierarchical field definition rules

| CSL class    | Can be defined in |
|--------------|-------------------|
| global scope | YES               |
| CSL Unit     | -                 |

10

**TABLE 1.8** CSL hierarchical field definition rules

| CSL class           | Can be defined in |
|---------------------|-------------------|
| CSL Signal Group    | -                 |
| CSL Interface       | -                 |
| CSL Testbench       | -                 |
| CSL Vector          | -                 |
| CSL State Data      | -                 |
| CSL Register        | -                 |
| CSL Register File   | -                 |
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

Other hierarchical fields can be instantiated inside, or non hierarchical fields can be declared (see and Table 1.7)

**TABLE 1.9** CSL hierarchical field instantiation rules

| CSL class           | Can be instantiated in |
|---------------------|------------------------|
| global scope        | -                      |
| CSL Unit            | YES                    |
| CSL Signal Group    | YES                    |
| CSL Interface       | YES                    |
| CSL Testbench       | -                      |
| CSL Vector          | -                      |
| CSL State Data      | -                      |
| CSL Register        | -                      |
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | -                      |
| CSL Memory Map Page | -                      |
| CSL Isa Element     | -                      |

10/25/07

**TABLE 1.9** CSL hierarchical field instantiation rules

| CSL class     | Can be instantiated in |
|---------------|------------------------|
| CSL Isa Field | -                      |
| CSL Field     | YES                    |

If a field does not have a width the width should be inferred from the set\_enum command.

Note this only applies to base fields.

#### 1.1.5.2 CSL Field common commands

Most of the commands available for bitrange are also available for field. These can be called on a field object (non-hierarchical) or inside the field constructor (hierarchical). The following commands apply both to hierarchical and non-hierarchical fields

#### **CSL Field common commands**

12

```
[field_name.]set_upper_index(num_expr);
[field_name.]set_lower_index(num_expr);
[field_name.]set_offset(num_expr);
[field_name.]set_enum(enum_name);
field_or_field_instance_name.set_enum_item(enum_item_name);
int field_name.get_width();
int field_name.get_upper_index();
int field_name.get_lower_index();
[field_name.]get_offset();
field_name.get_enum();
```

Confidential Converget @ 2007 Footnoth Logic Inc.

#### NOTE: Above commands need a proper description and Xref

The following commands apply to non-hierarchical fields only:

#### CSL Field non-hierarchical only commands

```
[field_name.]set_value(num_expr);
field_name.get_value();
```

To control the positioning of field objects or instances in hierarchical fields, the following hierarchical specific commands are used

#### **CSL Field hierarchical only commands**

```
set_field_position(field_name, numeric_expression);
set_next(field_name_left, field_name_right);
set_previous(field_name_right, field_name_left);
```

#### NOTE: Uncertain & Unknown & to be sorted out

#### Common commands:

```
signal_object_name.generate_decoder(decoder_unit_name);
ir.instr.field.create_signal(signal_name);
ir.inst_fmt_name.field_name.connect(signal_name);
field_obj_name.add_allowed_range(num_expr,num_expr);
List
    csl_list list_object_name;
    csl_list list_object_name({identifier|object_of_the same_type});
    list_object_name.set_method(parameters);

CSL Address Range:
    set_width(numeric expression);
    set_range(numeric expression, numeric expression);
    set_offset(numeric expression);set_type(undefined | reserved | valid | illegal);
```

10/25/07

# 1.2 CSL Language Commands

```
csl_list list_object_name;
DESCRIPTION:
```

Creates a list named list object name;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example are created two lists. The first list in named *list1* and the second list is a list of signals named *list2* .

#### CSL CODE

```
csl_list list1;
csl_unit u{
  csl_signal s1,s2,s3;
  csl_list list2( s2,s2,s3);
    u() {}
  };

VERILOG CODE
  module u();
    wire s1;
    wire s2;
    wire s3;
endmodule
```

10/25/07

```
csl_list list_object_name({identifier|object_of_the same_type});
DESCRIPTION:
```

Creates a list named list object name by specify the the objects of the same type.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

It was created a list named *list2* which contains three signals.

CSL CODE

```
csl_unit u{
  csl_signal s1,s2,s3;
  csl_list list2({ s2,s2,s3});
  u() {}
  };

VERILOG CODE
  module u();
  wire s1;
  wire s2;
  wire s3;
  endmodule
```

```
list_object_name.set_method(parameters);
```

#### **DESCRIPTION:**

Apply parameter to all members of the list list object name.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

VERILOG CODE

In this example is applied a parameter to the list *list1*.

```
CSL CODE
    csl_unit u{
    csl_signal s1,s2,s3;
    csl_list list1 (s1,s2,s3);
    u() {
    list1.set_method(4);
    }
};
```

# 1.2.1 Memory elements

For multiple reads and writes in same time

1.2.2 Field

# csl\_field field\_name; DESCRIPTION:

Creates a field named field name.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example is created a field named fd1 with the width 5.

CSL CODE

```
csl_field fd1{
  fd1() {
  set_width(5);
  }
  };

VERILOG CODE
//
```

10/25/07

```
csl_field field_name(int upper, int lower[, csl_enum enum]);
DESCRIPTION:
```

Creates a field *field\_name* using the upper and lower range.

[ CSL Language Commands Summary ]

## **EXAMPLE:**

```
Creates a 4 bits field named fd1.

CSL CODE

csl_field fd1(3,0);

VERILOG CODE

//
```

# Fastpath Logic Inc.

```
set_enum(enum_name);
DESCRIPTION:
//
```

[ CSL Language Commands Summary ]

## **EXAMPLE:**

Sets the enum named eee for a field named fd.

```
CSL CODE
    csl_enum eee{
        ADD,
        SUB
        };
    csl_field fd{
        fd() {
            set_width(4);
            set_enum( eee);
        }
    };
```

Verilog code

Verilog code

```
set_enum_item(identifier);
DESCRIPTION:

//

EXAMPLE:
//

CSL CODE
    csl_enum eee{
        ADD,
        SUB
        };
    csl_field fd{
        fd(){
            set_width(4);
            set_enum_item( SUB);
        };
    }
};
```

# Fastpath Logic Inc.

```
set_value(numeric expression);
DESCRIPTION:
//

EXAMPLE:
//
CSL CODE
    csl_field fd{
        fd() {
            set_value(5);
        }
        };

Verilog code
```

[ CSL Language Commands Summary ]

```
generate decoder(csl unit some unit);
DESCRIPTION:
                                           [ CSL Language Commands Summary ]
EXAMPLE:
CSL CODE
   csl_unit u1{
     csl signal s1,s2,s3;
     csl port p1(input), p2(output);
   u1(){}
   };
   csl field fd{
     fd(){
       generate decoder(u1);
     }
   };
VERILOG CODE
```

# 1.2.3 Bitrange

A bit range is used to declare the upper index (MSB) and the lower index (LSB) of a signal. Moreover, a bit range is also used in expressions to index into signal bit ranges using either a upper index and a lower index (i.e. [upper:lower]) or a single index (i.e. [index]).

VERILOG CODE

# Fastpath Logic Inc.

```
bitrange_name.set_upper_index(numeric_expression);

DESCRIPTION:

//

[CSL Language Commands Summary]

EXAMPLE:
small description of the example.

CSL CODE
    csl_bitrange br(4);
    br.set_upper_index(3);
```

VERILOG CODE

```
bitrange_name.set_lower_index(numeric_expression);

DESCRIPTION:

//

[CSL Language Commands Summary]

EXAMPLE:
small description of the example.

CSL CODE
    csl_bitrange br(4);
    br.set_upper_index(3);
    br.set_lower_index(0);

VERILOG CODE
```

```
bitrange_name.get_lower_index(numeric_expression);

DESCRIPTION:

//

[CSL Language Commands Summary]

EXAMPLE:
small description of the example.

CSL CODE
    csl_bitrange br1(4);
    csl_bitrange br2(4);
    br1.set_upper_index(3);
    br1.set_lower_index(0);
    br2.set_upper_index(br1.get_upper_index());

    br2.set_lower_index(br1.get_lower_index());
```

```
csl_bitrange obj_name(num_expr);
DESCRIPTION:
```

Creates a bit range object called *obj\_name*: param width - width of the bitrange, it will transform into a range[n-1:0];

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

Creates a bitrange named br which is used to set the range for a signal s1 and a port p1.

CSL CODE

```
csl_bitrange br(4);
csl_unit u{
    csl_signal s1(br);
    csl_port p1(input, br);
    u(){}
};

VERILOG CODE
    module u(p1);
    input [3:0] p1;
    wire [3:0] s1;
endmodule
```

```
csl_bitrange bitrange_object_name(upper_limit, lower_limit);
DESCRIPTION:
```

Creates a bit range object which can be added to a signal in the current scope. The upper and lower limits of the bit range object must be specified with constant numeric expressions (otherwise one will get a compile time error).

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

It is created a bitrange *br2* using upper limit and lower limit.

```
csl_bitrange bitrange_object_name1(bitrange_obj_name0);
DESCRIPTION:
```

Creates a bitrange with the param bitrange object - this is the copy constructor;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example was created a bitrange br2, using another bitrange br1 like a parameter.

CSL CODE

```
csl_bitrange br1(4);
csl_bitrange br2(br1);
csl_unit u{
   csl_port p1(input, br1), p2(output, br2);
   u(){}
};
```

VERILOG CODE

```
int bitrange_name.get_width();
DESCRIPTION:
```

Returns the width of a bitrange object.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

Sets the width of the bitrange *br2* using the width of bitrange *br1*.

CSL CODE

bitrange name.set offset(numeric expression);

#### **DESCRIPTION:**

Set the offset, value to be added to both lower and upper index of the bitrange.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

Changes the width of a bitrange br1 using the set\_offset method.

CSL CODE

bitrange\_name.get\_offset();

#### **DESCRIPTION:**

Returns the offset of the bitrange.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

Sets the offset for *br2* using the offset of *br1*.

CSL CODE

```
csl_bitrange br1(4);
csl_bitrange br2(4);
br1.set_offset(8)
br2.set_offset(br1.get_offset());
csl_unit u{
   csl_port p1(input, br1), p2(output, br2);
   u(){}
};
```

VERILOG CODE

```
bitrange_name.get_lower_index();
```

#### **DESCRIPTION:**

Returns the lower index of the bitrange.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

Sets the range for bitrange *br2* using lower index and upper index from bitrange *br1*.

CSL CODE

```
csl_bitrange br1(0,7);
csl_bitrange br2(br1.get_lower_index(), br1.get_upper_index());
csl_unit u{
   csl_port p1(input, br1), p2(output, br2);
   u(){}
};
```

VERILOG CODE

```
bitrange_name.get_upper_index();
```

Returns the upper index of the bitrange.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

Sets the range for bitrange br2 using lower index and upper index from bitrange br1.

CSL CODE

```
csl_bitrange br1(0,7);
csl_bitrange br2(br1.get_lower_index(), br1.get_upper_index());
csl_unit u{
   csl_port p1(input, br1), p2(output, br2);
   u(){}
};
```

VERILOG CODE

```
csl_multi_dim_bitrange obj_name(num_expr);
DESCRIPTION:
```

Creates a multidimensional bitrange object called obj\_name: param number of dimensions;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

It was created a multidimensional bitrange *mbr1* with 3 dimensions used to set the width of a signal *s1*.

**CSL** CODE

```
csl_multi_dim_bitrange mbr1(3);
csl_unit u{
    csl_signal s1(mbr1);
    u(){}
};
VERILOG CODE
//
```

```
csl_multi_dim_bitrange obj_name(multi_dim_br_obj);
DESCRIPTION:
```

Creates a multidimensional bitrange object called *obj\_name*: param multi dimensional br object - copy constructor;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example *mbr2* will has the same number of dimensions like *mbr1*.

CSL CODE

```
csl_multi_dim_bitrange mbr1(3);
csl_multi_dim_bitrange mbr2(mbr1);
csl_unit u{
   csl_signal s1(mbr1), s2(mbr2);
   u(){}
};
```

VERILOG CODE

```
bitrange_name.set_dim_width(numeric_expr,numeric_expr);
DESCRIPTION:
```

Set the with of object\_multi\_dim:

param1: dimension index (dimension index start from 0 and go up to num\_of\_dims-1); param2: width of the dimension

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it was created a multidimensional bitrange *mbr1* with 3 dimensions. The width of each dimension is set using the *set dim width* method.

CSL CODE

```
csl_multi_dim_bitrange mbr1(3);
mbr1.set_dim_width(0,2);
mbr1.set_dim_width(1,4);
mbr1.set_dim_width(2,8);
csl_unit u{
  csl_signal s1(mbr1);
  u() {}
};
```

VERILOG CODE

```
bitrange_name.get_dim_width(numeric_expr);
```

Returns the numeric expresion that represents the width of the specified dimension of <code>object\_multi\_dim</code>:

param: dimension index (dimension index start from 0 and go up to num of dims-1);

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is created two multidimensional bitrange *mbr1* and *mbr2* with 3 dimensions. We used the *get dim width()* method to set the width for the *mbr2* dimensions.

**CSL** CODE

```
csl_multi_dim_bitrange mbr1(3);
mbr1.set_dim_width(0,2);
mbr1.set_dim_width(1,4);
mbr1.set_dim_width(2,8);
csl_multi_dim_bitrange mbr2(3);
mbr2.set_dim_width(0,mbr1.get_dim_width());
mbr2.set_dim_width(1,mbr1.get_dim_width());
mbr2.set_dim_width(2,mbr1.get_dim_width());
csl_unit u{
   csl_signal s1(mbr1), s2(mbr2);
   u(){}
};
```

VERILOG CODE

```
object_multi_dim.set_dim_bitrange(num_expr,br_obj_name);
DESCRIPTION:
```

Set the bitrange of object\_multi\_dim:

param1: dimension index (dimension index start from 0 and go up to num\_of\_dims-1); param2: imple bitrange to be set as a dimension to the multi dim bitrange;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is created two multidimensional bitrange *mbr1* and *mbr2* with 3 dimensions. We used the *set\_dim\_bitrange()* method to set the width for the *mbr2* dimensions like *mbr1* dimensions.

CSL CODE

```
csl_multi_dim_bitrange mbr1(3);
mbr1.set_dim_width(0,2);
mbr1.set_dim_width(1,4);
mbr1.set_dim_width(2,8);
csl_multi_dim_bitrange mbr2(3);
mbr2.set_dim_bitrange(0, mbr1);
mbr2.set_dim_bitrange(1, mbr1);
mbr2.set_dim_bitrange(2, mbr1);
csl_unit u{
  csl_signal s1(mbr1), s2(mbr2);
  u(){}
};
```

**VERILOG CODE** 

```
object_multi_dim.get_dim_bitrange(num_expr);
```

Returns : the simple dimension bitrange associated with the specified dimension of object\_multi\_dim :

param1: dimension index (dimension index start from 0 and go up to num\_of\_dims-1);

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is created two multidimensional bitrange *mbr1* and *mbr2* with 3 dimensions. We used the *get\_dim\_bitrange()* method to set the width for the *mbr2* dimensions like *mbr1* dimensions.

#### CSL CODE

```
csl_multi_dim_bitrange mbr1(3);
mbr1.set_dim_width(0,2);
mbr1.set_dim_width(1,4);
mbr1.set_dim_width(2,8);
csl_multi_dim_bitrange mbr2(3);
mbr2.set_dim_bitrange(0, mbr1.get_dim_bitrange(0));
mbr2.set_dim_bitrange(1, mbr1.get_dim_bitrange(1));
mbr2.set_dim_bitrange(2, mbr1.get_dim_bitrange(2));
csl_unit u{
    csl_signal s1(mbr1), s2(mbr2);
    u(){}
};
```

VERILOG CODE

```
object_multi_dim.set_dim_range (num_expr, num_expr, num_expr);

DESCRIPTION:

Set the range of object_multi_dim:
    param1: dimension index (dimension index start from 0 and go up to num_of_dims-1);
    param 2: lower_index of the dimension
    param 3: upper_index of the dimension
    [CSL Language Commands Summary]
```

#### **EXAMPLE:**

In this example it is created a multidimensional bitrange *mbr1* with 3 dimensions. We used the *set\_dim\_range()* method to set the range for each dimension.

CSL CODE

```
csl_multi_dim_bitrange mbr1(3);
mbr1.set_dim_range(0,0,1);
mbr1.set_dim_range(1,0,3);
mbr1.set_dim_range(2,0,7);
csl_unit u{
   csl_signal s1(mbr1);
   u(){}
};
```

VERILOG CODE

```
object_multi_dim.get_dim_lower(num_expr);
```

Returns : numeric expresion that represents the lower index of the specified dimension of object\_multi\_dim :

param1: dimension index (dimension index start from 0 and go up to num\_of\_dims-1);

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is created two multidimensional bitrange *mbr1* and *mbr2* with 3 dimensions. We used the *get\_dim\_lower()* and *get\_dim\_upper()* methods to set the range for the *mbr2* dimensions like *mbr1* dimensions.

CSL CODE

```
csl_multi_dim_bitrange mbr1(3);
mbr1.set_dim_range(0,0,1);
mbr1.set_dim_range(1,0,3);
mbr1.set_dim_range(2,0,7);
csl_multi_dim_bitrange mbr2(3);
mbr2.set_dim_range(0, mbr1.get_dim_lower(0), mbr1.get_dim_upper(0));
mbr2.set_dim_range(1, mbr1.get_dim_lower(1), mbr1.get_dim_upper(1));
mbr2.set_dim_range(2, mbr1.get_dim_lower(2), mbr1.get_dim_upper(2));
csl_unit u{
    csl_signal s1(mbr1), s2(mbr2);
    u() {}
};
```

VERILOG CODE

```
object_multi_dim.get_dim_upper(num_expr);
```

Returns : numeric expresion that represents the upper index of the specified dimension of object\_multi\_dim :

param1: dimension index (dimension index start from 0 and go up to num\_of\_dims-1);

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is created two multidimensional bitrange *mbr1* and *mbr2* with 3 dimensions. We used the *get\_dim\_lower()* and *get\_dim\_upper()* methods to set the range for the *mbr2* dimensions like *mbr1* dimensions.

CSL CODE

```
csl_multi_dim_bitrange mbr1(3);
mbr1.set_dim_range(0,0,1);
mbr1.set_dim_range(1,0,3);
mbr1.set_dim_range(2,0,7);
csl_multi_dim_bitrange mbr2(3);
mbr2.set_dim_range(0, mbr1.get_dim_lower(0), mbr1.get_dim_upper(0));
mbr2.set_dim_range(1, mbr1.get_dim_lower(1), mbr1.get_dim_upper(1));
mbr2.set_dim_range(2, mbr1.get_dim_lower(2), mbr1.get_dim_upper(2));
csl_unit u{
    csl_signal s1(mbr1), s2(mbr2);
    u(){}
};
```

VERILOG CODE

```
object multi dim.set dim offset(num expr, num expr);
```

Set the range of object\_multi\_dim:

param1: dimension index (dimension index start from 0 and go up to num of dims-1); param 2 : offset of the dimension

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example for the multidimensional bitrange mbr1, the width of the dimensions are changed, using set dim offset method.

CSL CODE

```
csl multi dim bitrange mbr1(3);
mbr1.set dim width(0,2);
mbr1.set dim width(1,4);
mbr1.set dim width(2,8);
mbr1.set dim offset(0,4);
mbr1.set dim offset(1,8);
mbr1.set dim offset(2,2);
csl unit u{
  csl signal s1(mbr1);
  u(){}
};
```

VERILOG CODE

10/25/07 47

```
object_multi_dim.get_dim_offset(num_expr);
```

Returns : numeric expression that represents the offset of thespecified dimension of object\_multi\_dim :

param1: dimension index (dimension index start from 0 and go up to num\_of\_dims-1);

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is created two multidimensional bitrange *mbr1* and *mbr2* with 3 dimensions. We used the *get\_dim\_offset()* methods to make the same changes like *mbr1* for *mbr2* dimensions.

**CSL** CODE

```
csl multi dim bitrange mbr1(3);
   mbr1.set dim width(0,2);
   mbr1.set dim width(1,4);
   mbr1.set dim width(2,8);
   mbr1.set dim offset(0,4);
   mbr1.set dim offset(1,8);
   mbr1.set dim offset(2,2);
   csl multi dim bitrange mbr2(3);
   mbr2.set dim width(0,2);
   mbr2.set dim width(1,4);
   mbr2.set dim width(2,8);
   mbr2.set dim offset(0,mbr1.get dim offset(0));
   mbr2.set dim offset(1,mbr1.get dim offset(1));
   mbr2.set dim offset(2, mbr1.get dim offset(2));
   csl unit u{
     csl signal s1(mbr1);
     u(){}
   };
VERILOG CODE
```

### 1.2.4 CSL Address Range

```
set_width(numeric expression);
DESCRIPTION:
Set the width to a field, fifo,isa_element, isa_field, register_file, register, memory.

[ CSL Language Commands Summary]

EXAMPLE:

//
CSL CODE
csl_register reg1{
    reg1() {
        set_width(32);
          }};
```

```
set_offset(numeric expression);
DESCRIPTION:
Sets the offset to a csl_field or csl_isa_field.

EXAMPLE:
//
CSL CODE
    csl_field fd{
        fd() {
            set_offset(32);
        }
    };
```

[ CSL Language Commands Summary ]

```
set type(undefined | reserved | valid | illegal);
DESCRIPTION:
                                           [ CSL Language Commands Summary ]
EXAMPLE:
CSL CODE
   csl memory map page mmap{
     mmap(){
       add address_range(0,128);
       set data word width(16);
     }
   };
   csl memory map mp{
     mmap mmap;
     mp(){
       set data word width(16);
       set type (reserved);
     }
   };
```

#### 1.2.5 CSL field

All:

52 10/25/07

```
\verb|signal_object_name.generate_decoder(| decoder_unit_name)|;\\
```

Will generate a decoder in verilog. If the field is hierarchical it will generate a decoder for every child in the hierarchy.

[ CSL Language Commands Summary ]

```
EXAMPLE:
//
CSL CODE
    csl_unit u{
        csl_signal sig1;
        u() {
            sig1.generate_decoder(dec1);
        }};
VERILOG CODE
```

ir.instr.field.create\_signal(signal\_name);

#### **DESCRIPTION:**

Creates a signal a field width connected to the ir[field.get\_up(): field.get\_low()] Creates a signal with the field that is connected to ir[field.lower:field.upper];

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

//

CSL CODE

Verilog code

```
ir.inst_fmt_name.field_name.connect(signal_name);

DESCRIPTION:

Creates a signal that is connected to the field in ir.inst_fmt_name.field_name
Will search for signal_name signal and then will connect with ir[field.upper:field.lowers];

[ CSL Language Commands Summary ]

EXAMPLE:
//

CSL CODE
    csl_register ir;
    ir.add_isa(isa_name);
ir.inst_fmt_name.field_name.connect(signal_name);
```

field\_obj\_name.add\_allowed\_range(num\_expr,num\_expr);

# **DESCRIPTION:**

Sets the lower and upper bounds of the values that can be associated to a field. to the field:

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

Adds an allowed range to a field fd1.

```
CSL CODE
    csl_field fd1(4);
    fd1.add_allowed_range(0,8);
VERILOG CODE
```

Non-hierarchical:

#### **EXAMPLE:**

Creates a field named fd1 with the width 4.

CSL CODE
 csl\_field fd1(4);

#### **EXAMPLE:**

Creates a field named *fd2* with the width 8, using lower bound and upper bound.

CSL CODE
 csl\_field fd2(0,7);

# Fastpath Logic Inc.

csl\_field field\_name(bitrange\_name[, enum\_name | enum\_item]);

**DESCRIPTION:** 

Instantiate a field with the width given by a bitrange object name;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

Creates a field named fd with the width set by a bitrange br.

CSL CODE

```
csl_bitrange br(4);
csl_field fd(br);
```

```
[field_name.]set_upper_index(num_expr);

DESCRIPTION:

//

[CSL Language Commands Summary]

EXAMPLE:

//

CSL CODE

csl_field fd1{
  fd1(){
    set_upper_index(15);
    }
};
```

# Fastpath Logic Inc.

```
[field_name.]set_lower_index(num_expr);

DESCRIPTION:

//

[CSL Language Commands Summary]

EXAMPLE:

//

CSL CODE

csl_field fdl{
 fdl() {
  set_lower_index(0);
  }
 };
```

```
[field name.]set_offset(num expr);
```

Set the value to be added to both lower and upper index of the field.

[ CSL Language Commands Summary ]

# **EXAMPLE:**

Set the offset for a field fd1.

```
CSL CODE
   csl_field fd1{
    fd1() {
      set_offset(4);
    }};
```

```
[field_name.]get_offset();
```

Returns the offset of the field.

[ CSL Language Commands Summary ]

# **EXAMPLE:**

set the offset for the field fd2 using the offset from fd1.

CSL CODE

```
csl_field fd1{
  fd1() {
  fd1.set_offset(8);
    }};
csl_field fd2{
  fd1 fd1;
  fd2() {
  set_offset(fd1.get_offset());
    }};
```

int field\_name.get\_lower\_index();

# **DESCRIPTION:**

Returns the lower index of the field.

[ CSL Language Commands Summary ]

# **EXAMPLE:**

Creates a field  $\it fd2$  with the  $\it fd1$  range , using  $\it get\_lower()$  and  $\it get\_upper\_index()$  methods .

CSL CODE

```
csl_field fd1(4);
csl_field fd2(fd1.get_lower_index(), fd1.get_upper_index());
```

# Fastpath Logic Inc.

int field\_name.get\_upper\_index();

# **DESCRIPTION:**

Returns the upper index of the field.

[ CSL Language Commands Summary ]

#### EXAMPLE:

Creates a field fd2 with the fd1 range , using  $get\_lower()$  and  $get\_upper\_index()$  methods .

CSL CODE

```
csl_field fd1(4);
csl_field fd2(fd1.get_lower_index(), fd1.get_upper_index());
```

int field\_name.get\_width();

# **DESCRIPTION:**

Returns the width of the field.

[ CSL Language Commands Summary ]

# **EXAMPLE:**

Sets the width for the field fd2, using the fd1 width.

CSL CODE

```
csl_field fd1(4);
csl_field fd2(fd1.get_width());
```

# Fastpath Logic Inc.

[field\_name.]set\_enum(enum\_name);

# **DESCRIPTION:**

Associates an enum to the field object.

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is associated an enum to the field  $\it fd$ . CSL CODE

```
csl_enum enum1{fd1, fd2, fd3};
csl_field fd{
  fd() {
  set_enum(enum1);
   }};
```

field\_or\_field\_instance\_name.set\_enum\_item(enum\_item\_name);

# **DESCRIPTION:**

Associates an enum item to the field object;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is associated an enum item to the field  $\it fd$ . CSL CODE

```
csl_enum enum1{s1, s2, s3};
csl_field fd{
  fd() {
  set_enum_item(s2);
   }};
```

```
field name.get_enum();
```

Returns the associated enum item of the field object;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is associated an enum item to the field fd0 using  $get\_enum()$  method. CSL CODE

```
csl_enum enum1{fd1, fd2, fd3};
csl_field fd{
  fd() {
    set_enum(enum1);
  }};
csl_field fd0{
fd fd;
  fd0() {
set_enum(fd.get_enum());
  }};
```

```
[field_name.]set_value(num_expr);
```

Associates an numeric value to the field object.

[ CSL Language Commands Summary ]

# **EXAMPLE:**

In this example it is associated a value to the field fd1.

#### FIGURE 1.1

```
fd1
______4 0
```

# CSL CODE

```
csl_field fd1{
  fd1() {
  set_value(16);
  };;
```

```
field name.get_value();
```

Returns the associated numeric value of the field object;

[ CSL Language Commands Summary ]

#### **EXAMPLE:**

In this example it is associated a value to the field fd2 using the  $get\_value()$  method. CSL CODE

```
csl_field fd1{
   fd1(){
set_value(16);
   }};
csl_field fd2{
fd1 fd1;
fd2(){
set_value(fd1.get_value());
}};
```

73

Hierarchical:

10/25/07

}
};

```
set_field_position(field name, numeric expression);
DESCRIPTION:
Set the absolute position of a field;
                                             [ CSL Language Commands Summary ]
EXAMPLE:
FIGURE 1.2
    field3
        field2
                         field1
    25
               16
                      15
                                 0
CSL CODE
   csl field field1(0,15),field2(16,25);
   csl_field field3 {
   field1 f1;
   field2 f2;
   field3() {
   set field position(f1,0);
   set field position(f2,16);
```

```
set_next(field_name_left, field_name_right);
DESCRIPTION:
```

Set "the next" field position of a field inside a format in a "linked-list" way. In this way if the size of the fields changes they will remain adjacent to each other and there are no offsets change;

[ CSL Language Commands Summary ]

```
EXAMPLE:
```

//

CSL CODE

```
csl_field field1(0,15), field2(16,25);
csl_field field3 {
  field1 f1;
  field2 f2;
  field3() {
  set_field_position(f1,0);
  set_field_position(f2,16);
  set_next(f1,f2);
  }
};
```

10/25/07 75

```
set_previous(field_name_right, field_name_left);
DESCRIPTION:
```

Set "the previous" field position of a field inside a format in a "linked-list" way. In this way if the size of the fields changes they will remain adjacent to each other and there are no offsets change;

[ CSL Language Commands Summary ]

```
EXAMPLE:
//
CSL CODE
    csl_field field1(0,15),field2(16,25);
    csl_field field3 {
    field1 f1;
    field2 f2;
    field3() {
    set_field_position(f1,0);
    set_field_position(f2,16);
    set_previous(f1,f2);
    }
};
```

```
csl_enum enum_name {enum_item [=
item_index] (,enum_item[=item_index])*};

DESCRIPTION:

//

[CSL Language Commands Summary]

EXAMPLE:

//

CSL CODE

csl_enum opcodes {
    ADD = 1,
    SUB = 5,
    SUBC = 9
    };
```

10/25/07 77

## **CHAPTER 1 CSL Testbench**

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

## **TABLE 1.1** Chapter Outline

- 1.1 CSL Testbench Syntax and Command Summary
- 1.2 Testbench Commands

## 1.1 CSL Testbench Syntax and Command Summary

#### 1.1.1 CSL Testbench class

A testbench is roughly a testing unit that is used to test other units (designs) which are instantiated in it. Such an instance of a design in a testbench is commonly refered to as a DUT (design under test). Testbenches are declared as classes and so behave as scope holders.

### 1.1.2 CSL Testbench class declaration

A CSL Testbench can only be declared in the global scope just like any other CSL class. The CSL Testbench class is declared as in the below example:

```
csl_testbench testbench_name {
  (objects declarations/instantiations) +
  testbench_name() {
      (testbench methods calls) +
    }
};
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and blue text is a short BNF representation of CSL commands/declarations.

In the testbench class' scope DUTs are instantiated. A design under test can be a CSL unit or other predefined CSL classes as shown in Table 1.2

**TABLE 1.2** Rules for instantiating objects in a testbench scope

| CSL class           | Is instantiated in CSL Testbench scope |
|---------------------|----------------------------------------|
| CSL Unit            | YES                                    |
| CSL Testbench       | -                                      |
| CSL Vector          | -                                      |
| CSL State Data      | -                                      |
| CSL Register        | YES                                    |
| CSL Register File   | YES                                    |
| CSL Fifo            | YES                                    |
| CSL Memory Map      | -                                      |
| CSL Memory Map Page | -                                      |
| CSL Isa Element     | -                                      |
| CSL Isa Field       | -                                      |
| CSL Field           | -                                      |

2 10/25/07

### 1.1.3 CSL Testbench mandatory commands

The following command is mandatory to the CSL testbench class as it sets the clock signal that will be used throughout the testbench.

### **CSL Testbench mandatory commands**

```
add logic(clock, clock name, period, time base);
```

### 1.1.4 CSL Testbench usage and rules

Testbenches can only be declared in the global scope and cannot be instantiated anywhere as can also be seen from Table 1.3

**TABLE 1.3** Vector usage rules

| CSL class           | <b>Instantiates CSL Testbench</b> |
|---------------------|-----------------------------------|
| CSL Unit            | -                                 |
| CSL Testbench       | -                                 |
| CSL Vector          | -                                 |
| CSL State Data      | -                                 |
| CSL Register        | -                                 |
| CSL Register File   | -                                 |
| CSL Fifo            | -                                 |
| CSL Memory Map      | -                                 |
| CSL Memory Map Page | -                                 |
| CSL Isa Element     | -                                 |
| CSL Isa Field       | -                                 |
| CSL Field           | -                                 |

Testbenches are thus a particular case of top level unit but should not be confused with the design's top level unit (a CSL design can have a top level unit and a testbench at the same time).

### 1.1.5 CSL Testbench commands

The following commands apply to CSL tesbench classes.

#### **CSL Testbench commands**

```
set_testbench_verilog_filename(name);
add_logic(generate_waves, filename, wave_type, [list_of_scopes]);
add_logic(generate_report [,columns|rows]);
```

## 1.2 Testbench Commands

# add\_logic(clock,clock\_name,period,time\_base); DESCRIPTION:

Sets the clock signal for the testbench. This will be used to create a clock generator that will output a clock signal on the *clock\_name* signal, with the period given by the *period* parameter and the time base specified by *time\_base*.

[ CSL Testbench Syntax and Command Summary ]

```
EXAMPLE:
CSL CODE
   csl unit dut{
     csl port in v(input,1), in d(input, 8);
     csl_port out_v(output, 1), out d(output, 8);
     csl port clk p(input);
      dut(){
   clk p.set_attr(clock);}
   csl vector stim{
     stim(){
       set vc header comment("stimulus vector");
       set vc output filename("stim data out");
       set unit name ( dut );
       set direction ( input );
      }
   };
   csl vector exp{
     exp(){
       set vc header comment("expected vector");
       set vc output filename("exp data out");
       set unit name ( dut );
       set direction ( output );
     }
   };
   csl testbench tb{
     csl signal clk;
     dut dut i;
       tb(){
     clk.set attr(clock);
     add_logic(clock,clk,10,ps);
     } } ;
```

VERILOG CODE

10/25/07

//

# set\_testbench\_verilog\_filename(name); DESCRIPTION:

The default name of the Verilog module and the filename for the testbench is the name of the CSL Testbench class. This command can be used to override the default testbench name with *name*. Use csl include to add an include file containing Verilog code to the Verilog testbench.

[ CSL Testbench Syntax and Command Summary ]

```
EXAMPLE:
CSL CODE
   csl unit dut{
     csl_port in v(input,1), in d(input, 8);
     csl_port out_v(output, 1), out d(output, 8);
     csl port clk p (input);
   dut(){
   clk p.set_attr(clock);}
   csl vector stim{
     stim(){
       set vc header comment("stimulus vector");
       set vc output filename("stim data out");
       set unit name ( dut );
       set direction ( input );
     }
   };
   csl vector exp{
     exp(){
       set vc header comment("expected vector");
       set vc output filename("exp data out");
       set unit name ( dut );
       set direction ( output );
   }
   };
   csl testbench tb{
     csl signal clk;
     dut dut i;
     tb(){
       clk.set attr(clock);
       add_logic(clock, clk, 10, ps);
       set testbench verilog filename("testbench");
     } };
```

VERILOG CODE

//

8

```
add_logic(generate_waves, filename, wave_type, [list_of_scopes]);
DESCRIPTION:
```

Sets the wave generator to dump waves in an output file specified by the *filename* parameter. The wave format is is specified by the wave\_type parameter as shown in Table 1.4. Default is to dump waves for every signal and port from the top design below. Optionally, a list of scopes can be passed in to limit the amount of waves to be dumped.

[ CSL Testbench Syntax and Command Summary ]

### **TABLE 1.4** Wave types

| wave_type | generated wave format      |
|-----------|----------------------------|
| fsdb      | generates fsdb wave format |
| vcd       | generates vcd wave format  |

### **EXAMPLE:**

```
//
CSL CODE
   csl_unit dut{
     csl port in v(input,1), in_d(input, 8);
     csl port out v(output, 1), out d(output, 8);
     csl_port clk p(input);
   dut(){
   clk p.set attr(clock);}
   };
   csl vector stim{
     stim(){
       set_vc_header_comment("stimulus vector");
       set vc output filename("stim data out");
       set unit name( dut );
       set_direction( input );
     }
   };
   csl vector exp{
     exp(){
       set vc header comment("expected vector");
       set vc output filename("exp data out");
       set_unit_name( dut );
       set direction( output );
     }
   };
   csl testbench tb{
```

10/25/07

```
csl_signal clk;
dut dut_i;
    tb() {
    clk.set_attr(clock);
    add_logic(clock,clk,10,ps);
    add_logic(generate_waves,"wave.dump", vcd);
    }
};
VERILOG CODE
//
```

11

# add\_logic(generate\_report [,columns|rows]); DESCRIPTION:

This will create a report generator that will output simulation details related to testing elements on the testbench (vectors and state data) and DUT's responses. The report can be fine tuned to generate the output in colums or rows

[ CSL Testbench Syntax and Command Summary ]

```
EXAMPLE:
CSL CODE
   csl unit dut{
     csl port in v(input,1), in d(input, 8);
     csl_port out_v(output, 1), out d(output, 8);
     csl port clk p(input);
     dut(){
   clk p.set_attr(clock);}
   csl vector stim{
     stim(){
       set vc header comment("stimulus vector");
       set vc output filename("stim data out");
       set unit name ( dut );
       set direction ( input );
     }
   };
   csl vector exp{
     exp(){
       set vc header comment("expected vector");
       set vc output filename("exp data out");
       set unit name ( dut );
       set direction ( input );
   };
   csl testbench tb{
     csl signal clk;
     dut dut i;
     tb(){
       clk.set attr(clock);
       add_logic(clock,clk,10,ps);
       add logic(generate report);
   };
```

10/25/07 Confidential Copyright © 2007 Fastpath Logic, Inc. Copying in any form

VERILOG CODE //

# **CHAPTER 2** CSL Register File

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

## **TABLE 2.1** Chapter Overview

2.1 CSL Register File Command Summary

2.2 CSL Register File Commands

# 2.1 CSL Register File Command Summary

### 2.1.1 Usage tables

## **CSL** Register file

can be defined and instantiated

- can be defined in

TABLE 2.2 CSL unit definition in other CSL classes

| CSL class           | Can be defined in |
|---------------------|-------------------|
| global scope        | YES               |
| CSL Unit            | -                 |
| CSL Signal Group    | -                 |
| CSL Interface       | -                 |
| CSL Testbench       | -                 |
| CSL Vector          | -                 |
| CSL State Data      | -                 |
| CSL Register        | -                 |
| CSL Register File   | -                 |
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

- can be instantiated in

**TABLE 2.3** CSL unit instantiation in other CSL classes

| CSL class        | Can be instantiated in |
|------------------|------------------------|
| global scope     | -                      |
| CSL Unit         | YES                    |
| CSL Signal Group | -                      |
| CSL Interface    | -                      |
| CSL Testbench    | YES                    |
| CSL Vector       | -                      |

12

**TABLE 2.3** CSL unit instantiation in other CSL classes

| CSL class           | Can be instantiated in |
|---------------------|------------------------|
| CSL State Data      | -                      |
| CSL Register        | -                      |
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | -                      |
| CSL Memory Map Page | -                      |
| CSL Isa Element     | -                      |
| CSL Isa Field       | -                      |
| CSL Field           | -                      |

# **REGISTER FILE: Signal**

```
csl_register_file register_file_name;
int get_width();
int get_depth();
add_logic(read_valid);
```

### **REGISTER FILE:**

create rtl module();

# **REGISTER FILE: Custom port naming**

```
set reset name(string);
string register file hid.get reset name();
set clock name(string);
string register file hid.get clock name();
set wr data name(string);
string register file hid.get wr data name();
set rd data name(string);
string register file hid.get rd data name();
set wr addr name(string);
string register file hid.get wr addr name();
set rd addr name(string);
string register file hid.get rd addr name();
set wr en name(string);
string register file hid.get wr en name();
set rd en name(string);
string register file hid.get rd en name();
set valid name(string);
string register file hid.get valid name();
```

# **2.2** CSL Register File Commands

# csl\_register\_file register\_file\_name; DESCRIPTION:

Declares a new register file with the name register file name.

FIGURE 2.1 Register file with no special options



[ CSL Register File Command Summary ]

### **EXAMPLE:**

Creates a register file named RF and is set the width and depth.

CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  }
};
```

VERILOG CODE

```
module register file(clk, reset, rf wr data in, rf wr addr, rf rd en,
rf wr en, rf rd addr, rf data out);
parameter D WIDTH=32;
parameter A WIDTH=16;
input [D WIDTH - 1: 0] rf wr data in;
input [A WIDTH - 1: 0] rf wr addr;
input rf rd en, rf wr en, clk, reset;
output [D WIDTH - 1: 0] rf data out;
input [A WIDTH - 1: 0] rf rd addr;
reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0], rf data out;
integer i;
integer j;
   always @ (posedge clk) begin
      if(!reset) begin
         for(i = 0; i < A WIDTH; i=i+1) begin
              rf[i] = \{ \{D WIDTH\}, 1'b0\};
           end
      end
   end
```

16 10/25/07

endmodule

```
always @ (posedge clk) begin
  if(rf_wr_en) begin
    rf[rf_wr_addr] <= rf_wr_data_in;
  end
  if(rf_rd_en) begin
    rf_data_out <= rf[rf_rd_addr];
  end
end</pre>
```

```
int get_width();
```

It gets the width of the register file words.

### FIGURE 2.2



[ CSL Register File Command Summary ]

# **EXAMPLE:**

In this example we simply create two instances of a register file called RF1 and RF2.

**CSL** CODE

```
csl_register_file RF1{
RF1() {
  set_width(32);
  set_depth(4);
}
};
csl_register_file RF2{
RF2() {
  set_width(RF1.get_width());
  set_depth(4);
}
};
```

**VERILOG CODE** 

18

```
int get_depth();
```

It gets the depth of the register file.

FIGURE 2.3 Register file with no special options



[ CSL Register File Command Summary ]

### **EXAMPLE:**

In this example we simply create two instances of a register file called RF1 and RF2.

# CSL CODE

```
csl_register_file RF1{
RF1() {
  set_width(32);
  set_depth(4);
}
};
csl_register_file RF2{
RF2() {
  set_width(RF1.get_width());
  set_depth(RF1.get_depth());
}
};
```

VERILOG CODE

```
add_logic(read_valid);
   port: output - valid_<register_file>
```

Create an output port for the register file's valid bit. The valid bit is the read enable delayed with 1 clock cycle and is used in pipelines.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

In this example it is created an output port for valid bit of a register file named RF.

FIGURE 2.4 Register file with valid bit



### CSL CODE:

```
csl_register_file RF{
RF() {
    set_width(32);
    set_depth(4);
    add_logic(read_valid);
}
};
```

#### VERILOG CODE:

#### //to be changed

```
module
RF(wr_data,wr_address,rd_data,rd_address,clk,wr_en,validation_bits);
input wr_en;
input [7:0] wr_data;
input clk;
input [1:0] wr_address;
input [1:0] rd_address;
output [7:0] rd_data;
output [3:0]validation_bits;
reg [7:0] rd_data;
reg [3:0] validation_bits;
reg [7:0]reg_file[3:0];
integer i;
integer j;
```

20 10/25/07

21

```
//initilize register file
initial begin
for (j=0; j<5; j=j+1)
begin
    reg file[j]=8'b0;
end
end
always@(posedge clk)
begin
if(wr_en) begin
   reg file[wr address]=wr data;
end
always@(posedge clk)
    rd data=reg file[rd address];
end
always@(posedge clk)
begin
    if(wr en)
     begin
         validation bits[wr address]=1'b0;
        for (i=0; i<5; i=i+1)
        begin
        if(i!=wr address)
        begin
        validation bits[i]=1'b1;
    end
    end
end
    else
    begin
        for (i=0; i<5; i=i+1)
        begin
        validation bits[i]=1'b1;
    end
    end
end
endmodule
```

10/25/07 Confidential Copyright © 2006 Fastpath Logic, Inc. Copying in any form

```
create_rtl_module();
DESCRIPTION:
```

Creates a RTL module from a previous declared register file with the name *module\_name* and put it in a file named *rtl\_language\_extension*.

[ CSL Register File Command Summary ]

#### **EXAMPLE:**

Creates a RTL module for the register file RF.

#### FIGURE 2.5

### CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  create_rtl_module();
}
};
```

```
set_reset_name(string);
DESCRIPTION:
```

It sets the name for the reset port of register file.

[ CSL Register File Command Summary ]

# **EXAMPLE:**

Sets the name "rst" for reset.

#### FIGURE 2.6



# CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_reset_name("rst");
  }
};
```

VERILOG CODE

10/25/07 23

```
string register_file_hid.get_reset_name();
DESCRIPTION:
```

It gets the *name* for the reset port of register\_file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name of reset.

CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_reset_name("rst");
  }
};
csl_unit u{
  RF RF;
  u() {}
};
u.RF.get_reset_name();
```

# set\_clock\_name(string); DESCRIPTION:

It sets the *name* for the clock port of register file.

[ CSL Register File Command Summary ]

# **EXAMPLE:**

Sets the name "clk" for the clock.

#### FIGURE 2.7



# **CSL** CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_clock_name("clk");
}
};
```

```
string register_file_hid.get_clock_name();
```

It gets the name for the clock port of register\_file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name of the clock port of register file RF.

CSL CODE

```
csl_register_file RF{
RF() {
    set_width(32);
    set_depth(4);
    set_clock_name("clk");
    };
    csl_unit u{
    RF RF;
    u() {}
};
u.RF.get_clock_name();
```

```
set_wr_data_name(string);
DESCRIPTION:
```

It sets the name for the wr data port of register file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Sets the name "write\_data" for wr\_data port of register file RF.

#### FIGURE 2.8



# CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_wr_data_name("write_data");
};
```

```
string register_file_hid.get_wr_data_name();
```

It gets the *name* for the wr\_data port of register\_file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name of wr\_data port of register file RF.

CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_wr_data_name("write_data");
  }
};
csl_unit u{
  RF RF;
  u() {}
};
u.RF.get_wr_data_name();
```

```
set_rd_data_name(string);
DESCRIPTION:
```

It sets the name for the rd data port of register file.

[ CSL Register File Command Summary ]

# **EXAMPLE:**

Sets the name "read\_data" for rd\_data port of register file RF.

#### FIGURE 2.9



# CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_rd_data_name("read_data");
};
```

VERILOG CODE

10/25/07 29

```
string register_file_hid.get_rd_data_name();
```

It get the *name* for the rd\_data port of register\_file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name of rd\_data port of register file RF.

CSL CODE

```
csl_register_file RF{
RF() {
    set_width(32);
    set_depth(4);
    set_rd_data_name("read_data");
    };
csl_unit u{
    RF RF;
    u() {}
};
u.RF.get_rd_data_name();
```

31

```
set_wr_addr_name(string);
DESCRIPTION:
```

It sets the name for the wr addr port of register file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Sets the name "write\_address" for wr\_addr port of register file RF.

#### FIGURE 2.10

```
write_data ______ RF
write_enable ______
```

# CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_wr_addr_name("write_address");
}
};
```

```
string register_file_hid.get_wr_addr_name();
```

It get the name for the wr addr port of register file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name of wr\_addr port of register file RF.

**CSL** CODE

```
csl_register_file RF{
RF() {
    set_width(32);
    set_depth(4);
    set_wr_addr_name("write_address");
    };
    csl_unit u{
    RF RF;
    u() {}
    };
    u.RF.get_wr_addr_name();
```

```
set_rd_addr_name(string);
DESCRIPTION:
```

It sets the name for the rd addr port of register file.

[ CSL Register File Command Summary ]

# **EXAMPLE:**

Sets the name "read\_address" for rd\_addr port of register file RF.

#### FIGURE 2.11



# CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_rd_addr_name("read_address");
}
};
```

VERILOG COD

```
string register\_file\_hid.\mathbf{get\_rd\_addr\_name}();
```

It gets the name for the rd addr port of register file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name of rd\_addr port of register file RF.

CSL CODE

```
csl_register_file RF{
RF() {
    set_width(32);
    set_depth(4);
    set_rd_addr_name("read_address");
    };
    csl_unit u{
    RF RF;
    u() {}
};
u.RF.get_rd_addr_name();
```

```
set_wr_en_name(string);
DESCRIPTION:
```

It sets the name for the wr en port of register file.

[ CSL Register File Command Summary ]

# **EXAMPLE:**

Sets the name "write\_enable" for wr\_en port of register file RF.

#### FIGURE 2.12

```
write_data_
write_address_
                               rd data
 write enable_
read address_
           clk_
```

# CSL CODE

VERILOG COD

```
csl_register_file RF{
RF(){
set width(32);
set_depth(4);
set wr en name("write enable");
};
```

```
string register_file_hid.get_wr_en_name();
DESCRIPTION:
```

It gets the *name* for the wr\_en port of register\_file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name wr\_en port of register file RF.

**CSL** CODE

```
csl_register_file RF{
RF() {
    set_width(32);
    set_depth(4);
    set_wr_en_name("write_enable");
    };
    csl_unit u{
    RF RF;
    u() {}
    };
    u.RF.get_wr_en_name();
```

```
set rd en name(string);
DESCRIPTION:
```

It sets the name for the rd en port of register file.

[ CSL Register File Command Summary ]

# **EXAMPLE:**

Sets the name "read\_enable" for rd\_en port of register file RF.

#### **FIGURE 2.13**

```
write_data_
write_address_
                               rd data
 read enable_
read address_
           clk_
```

# CSL CODE

VERILOG CODE

```
csl_register_file RF{
RF(){
set width(32);
set_depth(4);
set_rd_en_name("read_enable");
};
```

```
string register_file_hid.get_rd_en_name();
```

It gets the *name* for the rd\_en port of register\_file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name of rd\_en port of register file RF.

CSL CODE

```
csl_register_file RF{
RF() {
    set_width(32);
    set_depth(4);
    set_rd_en_name("read_enable");
    };
    csl_unit u{
    RF RF;
    u() {}
};
u.RF.get_rd_en_name();
```

# set\_valid\_name(string); DESCRIPTION:

It sets the *name* for the valid port of register file.

[ CSL Register File Command Summary ]

# **EXAMPLE:**

Sets the name "vld" for valid port of register file RF.

#### FIGURE 2.14



VERILOG CODE

# **CSL** CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_valid_name("vld");
}
};
```

10/25/07 39

```
string register_file_hid.get_valid_name();
DESCRIPTION:
```

It gets the name for the valid port of register file.

[ CSL Register File Command Summary ]

### **EXAMPLE:**

Gets the name of valid port of register file RF.

CSL CODE

```
csl_register_file RF{
RF() {
  set_width(32);
  set_depth(4);
  set_valid_name("valid");
  };
  csl_unit u{
  RF RF;
  u() { }
  };
  u.RF.get_valid_name();
```

# **CHAPTER 1 CSL Register**

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

# **TABLE 1.1** Chapter Outline

- 1.1 CSL Register Syntax and Command Summary
- 1.2 CSL Register Commands

# 1.1 CSL Register Syntax and Command Summary

# 1.1.1 CSL Register class

Registers are state elements that can perform various tasks (store data, increment values, shifting, etc.). CSL includes a set of built-in register classes that ease designs which use this type of state element. Support is included for counter and D type registers. This class allows full configuration of the RTL register code.

# 1.1.2 CSL Register class declaration

A CSL Register can only be declared in the global scope just like any other CSL class. The CSL Register class is declared as in the below example:

```
csl_register register_name {
   //no objects may be instantiated in a CSL register
   register_name() {
        (register methods calls)+
   }
};
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables, green commented text details language notes and blue text is a short BNF representation of CSL commands/declarations.

In the register class' scope there aren't any objects to be specifically declared or instantiated as shown in Table 1.2

|  | TABLE 1.2 Ru | les for i | instantiating | objects i | in the | register | 's scope |
|--|--------------|-----------|---------------|-----------|--------|----------|----------|
|--|--------------|-----------|---------------|-----------|--------|----------|----------|

| CSL class           | Is instantiated in CSL Vector scope |
|---------------------|-------------------------------------|
| CSL Unit            | -                                   |
| CSL Testbench       | -                                   |
| CSL Vector          | -                                   |
| CSL State Data      | -                                   |
| CSL Register        | -                                   |
| CSL Register File   | -                                   |
| CSL Fifo            | -                                   |
| CSL Memory Map      | -                                   |
| CSL Memory Map Page | -                                   |
| CSL Isa Element     | -                                   |

2 10/25/07

TABLE 1.2 Rules for instantiating objects in the register's scope

| CSL class     | Is instantiated in CSL Vector scope |
|---------------|-------------------------------------|
| CSL Isa Field | -                                   |
| CSL Field     | -                                   |

# 1.1.3 CSL Register mandatory commands

Registers are differentiated according to their type. Setting the type and the width for a register is mandatory as shown below:

```
set_type(type);
set_width(numeric_expression);
```

# 1.1.4 CSL Register common commands

The following set of commands can be called on registers regardless of their type.

#### **CSL Register common commands**

```
set_attributes(attribute_list);
csl_list object_name.get_attributes();
add_logic(neg_output);
add_logic(serial_input);
add_logic(serial_output);
add_logic(init[,init_value]);
add_logic(set[,set_value]);
add_logic(reset[,reset_value]);
add_logic(clear[,clear_value]);
```

# 1.1.5 CSL Register specific commands

Once a type is set for a register certain commands apply only to that specific register type. These commands are used to customize the final register according to the user's needs. Note that D type register does not have any specific commands.

# 1.1.5.1 Counter Register specific commands

The following commands apply only to the counter register. These optional commands prove to be

useful when customizing the features of the generated RTL counter register.

# **CSL Counter Register specific commands**

```
add_logic(gray_output);
add_logic(count_amount,numeric_expression);
add_logic(stop,stop_value);
add_logic(start_value,numeric_expression);
add_logic(end_value, numeric_expression);
add_logic(direction_control,cnt_dir_signal);
signal_object_name_reg_name.get_cnt_dir_signal();
```

# 1.1.6 CSL Register usage and rules

CSL Registers are declared in the global scope and can be used in designs by being instantiated and only in CSL Units as can be seen in Table 1.3:

**TABLE 1.3** CSL Register usage rules

| CSL class           | Instantiates CSL Register |
|---------------------|---------------------------|
| CSL Unit            | YES                       |
| CSL Testbench       | -                         |
| CSL Vector          | -                         |
| CSL State Data      | -                         |
| CSL Register        | -                         |
| CSL Register File   | -                         |
| CSL Fifo            | -                         |
| CSL Memory Map      | -                         |
| CSL Memory Map Page | -                         |
| CSL Isa Element     | -                         |
| CSL Isa Field       | -                         |
| CSL Field           | -                         |

```
//The following commands are not needed: reason: redundant - see above
add_logic(reset);
add_logic(set);
```

# 1.2 CSL Register Commands

# 1.2.1 Registers

# set\_type (type); DESCRIPTION:

Sets the type of the register. Supported types include counter or register. Counter infers a user configurable counter register while register type infers a D type register. Register types are mutually exclusive. Only one type may be set for a register. Register counter needs a count signal and a direction control signal.

TABLE 1.4 Register types

| type     | Results in       |
|----------|------------------|
| counter  | counter register |
| register | D type register  |

### **EXAMPLE:**

The counter has a count signal. The counter defaults to a start value of 1, and up direction counter. An optional down or up/down direction(s)s may be set.

NOTE: it is illegal to use counter add logic options without setting the register type to counter.

### CSL CODE

```
csl_register r4{
    r4() {
        set_width(6);
        set_type(counter);
        add_logic(direction_control);
    }
};
VERILOG CODE
//
```

# Fastpath Logic Inc.

# Chapter 1

```
set_width (numeric_expression);
DESCRIPTION:
Sets the width (in bits) of the register.
EXAMPLE:
//
CSL CODE
//
VERILOG CODE
//
```

10/25/07 7

1.2.1.1 Register attribute

```
set_attributes (attribute_list);
DESCRIPTION:
```

Apply access attributes to the memory map page using predefined **attribute** bits *object\_name* is any state element type which can be part of the memory map page (eg cells, register, table, register file, SRAM). Sets the attribute for the *reg\_object\_name* register. If the attribute is not set, the default value is read(rd). The memory attributes can be only one at a time like parameter (*rd* or *wr* or *sh* or *rd\_wr*). Memory attributes control the access to a memory mapped structure and can be specified according to Table 1.5.

**TABLE 1.5** CSL memory map element attribute bits

| Attribute             | Description         |
|-----------------------|---------------------|
| read (rd) only        | read only register  |
| write (wr) only       | write only register |
| shadow (sh)           | shadow register     |
| read_write<br>(rd_wr) | read/write register |

# [ CSL Register Syntax and Command Summary ]

### **EXAMPLE:**

Create a memory map with a register file inside.

FIGURE 1.1 A memory map page with a register file element



### **CSL** CODE

```
csl_register regA{
  regA() {
    set_type(dff);
    set_width(32);
    set_attributes(rd);
  }
};
csl_memory_map_page mpage{
  regA regA;
```

10/25/07

9

# Fastpath Logic Inc.

# CSL Reference Manual csl\_register.fm

```
mpage() {
    add_address_range(0,300);
}
```

# VERILOG CODE

10

'define <MMN>\_OBJ\_NAME\_ATTRIBUTES attribute\_list;

```
csl list object name.get attributes();
DESCRIPTION:
Returns a list of attributes that are applied to object_name eithin the memory map.
                                                     [ CSL Register Syntax and
Command Summary ]
EXAMPLE:
Create two memory maps that have register file elements.
FIGURE 1.2 Two memory map page with a register file elements
CSL CODE
   csl_register regf{
     regf(){
        set_type(dff);
       set width(8);
       set depth(32);
          }
   };
   csl memory map page mpage1{
   regf regf1;
      mpage1(){
      add address range(0,300);
      regf1.set attributes(read);
       }
   };
   csl memory map page mpage2{
   regf regf2;
      mpage2(){
         add_address_range(0,255);
         regf2.set_attributes(regf1.get_attributes())
   };
VERILOG CODE
```

'define <MMN> OBJ NAME ATTRIBUTES attribute list;

# 1.2.1.2 Register pins

```
add_logic(neg_output);
    port: output - neg_output
```

Automatical create the parallel negative output port with the name  $neg\_output$  for the  $reg\_object\_name$  register. The output port is n-bit width (user defined).

[ CSL Register Syntax and

# Command Summary ]

# **EXAMPLE:**

### FIGURE 1.3



# **CSL** CODE

```
csl_register reg1{
  reg1() {
    set_type(dff);
    set_width(4);
    add_logic(neg_output);
  }
};
```

VERILOG CODE

```
add_logic(serial_input);
    port: input - serial_input
```

The input signal is connected in serial mode with the register.

[ CSL Register Syntax and

# **Command Summary** ]

### **EXAMPLE:**

Create a shift register that has serial input and paralel output.

FIGURE 1.4 A register with serial input and paralel output



csl\_register reg1{

```
CSL CODE
```

endmodule

```
reg1() {
    set_type(cnt);
    set_width(4);
    add_logic(serial_input);
};

VERILOG CODE
//AV
module shift_serial_input(rst,clk,in,out);
    input in, clk, rst;
    output [3:0] out;
    reg [3:0] out;
    always @(posedge clk or negedge rst) begin
        if(! rst) begin out = in; end
        else begin out = {in,out} >> 1; end
    end
```

14 10/25/07

```
add_logic(serial_output);
port: output - serial_output
```

The output signal is connected in serial mode with the register.

[ CSL Register Syntax and Command Summary ]

# **EXAMPLE:**

Create a shift register that has serial output and paralel input.

FIGURE 1.5 A register with paralel input and serial output



# **CSL** CODE

```
csl_register reg1{
    reg1() {
        set_type(sft);
        set_width(4);
        add_logic(serial_output);
    }
};
```

VERILOG CODE

### 1.2.1.3 Values

```
add_logic(init[,init_value]);
DESCRIPTION:
```

When the init signal is active the memory element is initalized with this value.

[ CSL Register Syntax and Command Summary ]

### **EXAMPLE:**

Creates a register that have an init signal.

#### FIGURE 1.6 A register with init signal



### CSL CODE

```
csl_register reg1{
  reg1() {
    set_type(dff);
    set_width(4);
    add_logic(init,0);
  }
};
```

# VERILOG CODE

```
//AV
module reg1(clk,d,q,init);
  parameter init_val = 8'b1;
  input clk;
  input [7:0] d;
  output [7:0] q;
  reg [7:0] q;
  always @(posedge clk) begin
    if(init_sgn) begin q = init_val; end
    else begin q = d; end
  end
end
```

[ CSL Register Syntax and

```
add_logic(set[,set value]);
DESCRIPTION:
After a set operation the memory element is set to this value. Default is one.
Command Summary ]
EXAMPLE:
Create a register named reg1 that will have an synchronous set pin.
FIGURE 1.7 A register with synchronous set signal
         sync set
clk_
CSL CODE
   csl register reg1{
      reg1(){
        set_type(dff);
        set width(4);
        add logic(set,1);
   };
VERILOG CODE
   //AV
   module reg1(sync set,clk,d,q);
        input sync_set,clk;
        input [7:0] d;
        output [7:0] q;
        reg [7:0] q;
        always @(posedge clk ) begin
            if (sync set) begin q = 8'b1; end
            else begin q = d; end
        end
   endmodule
```

```
add_logic(reset[,reset_value]);
DESCRIPTION:
```

After a reset operation the memory element is set to this value. Default is zero.

[ CSL Register Syntax and

# Command Summary ]

#### **EXAMPLE:**

Create a register named reg1 that will have an asynchronous reset pin.

FIGURE 1.8 A register with asynchronous reset signal



# CSL CODE

```
csl_register reg1{
  reg1() {
    set_type(dff);
    set_width(4);
    add_logic(reset,0);
  }
};
```

#### VERILOG CODE

```
//AV
module reg1(async_rst,clk,d,q);
  input async_rst,clk;
  input [7:0] d;
  output [7:0] q;
  reg [7:0] q;
  always @(posedge clk or negedge async_rst) begin
  if (! async rst) begin q = 8'b0; end
```

else begin q = d; end

end endmodule

```
add_logic(clear[,clear_value]);
DESCRIPTION:
```

After a clear operation the memory element is set to this value.

[ CSL Register Syntax and

# Command Summary ]

#### **EXAMPLE:**

Create a registers. The registers will be cleared when the clear signal will be active.

FIGURE 1.9 A register with clear signal.



# CSL CODE

```
csl_register reg1{
  reg1() {
    set_type(dff);
    set_width(4);
    add_logic(clear,0);
  }
};
```

#### VERILOG CODE

end endmodule

```
//AV
module reg1(clr,clk,in,out);
  parameter clr_val = 8'b0;
  input clr,clk;
  input [7:0] in;
  output [7:0] out;
  reg [7:0] out;
  always @(posedge clk) begin
    if(clr) begin out = clr_val; end
    else begin out = in; end
```

- 1.2.1.4 Register types
- 1.2.1.4.1 Counter register

```
add_logic(gray_output);
    port: output - gray_output
```

Automatical create the counter output port signal with the name *gray\_output* for the *counter\_reg\_name*. The *gray\_output* signal is in Gray code and the width is equal with the width of counter register.

[ CSL Register Syntax and

21

# **Command Summary ]**

# **EXAMPLE:**

#### **FIGURE 1.10**



### CSL CODE

```
csl_register cnt_reg{
  cnt_reg() {
    set_type(cnt);
    set_width(8);
    add_logic(gray_output);
  }
};
```

VERILOG CODE

```
add logic(count amount, numeric expression);
DESCRIPTION:
Set the value to increment/decrement the counters.
                                                    [ CSL Register Syntax and
Command Summary 1
EXAMPLE:
Create a counter that will count down to zero from an initial value. The decrementation value is 2
FIGURE 1.11
  cnt reg
                  count_out
       clk
CSL CODE
   csl register cnt reg{
     cnt_reg() {
        set type(cnt);
       set width(8);
        add logic(count direction, down);
        add logic(start value, 8);
        add logic(count amount, 2);
        add_logic(end_value,2);
   };
VERILOG CODE
   //AV
   module cnt down to zero (reset, en, clk, count out);
       parameter count dir = 0;
       parameter init val = 8'b1;
       parameter final val = 8'b0;
       parameter step = 2;
        input reset, en, clk;
        output [7:0] count out;
        reg [7:0] count out;
        always @(posedge clk or negedge reset) begin
            if(!reset) begin count out = init val; end
            else if(en) begin
                case (count dir)
                0:count out = count out - step;
                1:count out = count out + step;
```

22

```
default:$display("Wrong step number");
    endcase
    end
    end
endmodule
```

# add\_logic(count \_direction , up|down); DESCRIPTION:

This command set the count direction by modifing a flag bit for direction named *count\_direction*. Default direction is up.

TABLE 1.6 Count direction and flag value

| <b>Count direction</b> | Description |
|------------------------|-------------|
| up                     | count up    |
| down                   | count down  |

[ CSL Register Syntax and

# Command Summary ]

### **EXAMPLE:**

Create a counter that will count down to zero from an initial value. The count direction is down CSL CODE

```
csl_register reg cnt{
     reg cnt(){
       set type(cnt);
       set width(8);
       add logic(count direction, down);
       add logic(start value, 128);
       add logic(count amount, 1);
       add_logic(end_value,0);
   };
VERILOG CODE
   //AV
   module cnt down to zero (reset, en, clk, count out);
       parameter count dir = 0;
       parameter init val = 8'b1;
       parameter final val = 8'b0;
       parameter step = 2;
       input reset, en, clk;
       output [7:0] count out;
       reg [7:0] count out;
       always @(posedge clk or negedge reset) begin
           if(!reset) begin count out = init val; end
           else if (en) begin
               case (count dir)
               0:count out = count out - step;
               1:count out = count out + step;
               default:$display("Wrong value for direction");
```

endcase

end

end

endmodule

```
add_logic(start_value,numeric_expression);
DESCRIPTION:
```

Set the start value. When the counter reaches the end value then the counter resets to the start value. Default is zero.

[ CSL Register Syntax and

# Command Summary ]

#### **EXAMPLE:**

Create a counter that count from strat value 0 up to 128.

```
CSL CODE
```

```
csl register reg cnt{
     reg cnt(){
       set type(cnt);
       set width(8);
       add logic(count direction, up);
       add_logic(start_value, 0);
       add logic(count amount, 1);
       add logic(end value, 128);
     }
   };
VERILOG CODE
   //AV
   module cnt_up(rst,en1,clk,count out1);
       parameter start val = 8'b0;
       parameter end val = 8'b10000000;
       input rst, en1, clk;
       output [7:0] count out1;
       reg [7:0] count out1;
       always @(posedge clk or negedge rst) begin
            if(!rst) begin count out2 = start val; end
            else if (en1) begin
                if (count out1 < end val)</pre>
                count out2 = count out2 + 1;
                else if (count out2 == end val)
                count out2 = start val;
                else
                $display("Wrong value!");
             end
       end
   endmodule
```

26 10/25/07

# Fastpath Logic Inc.

# Chapter 1

```
add_logic(stop,stop_value);
DESCRIPTION:
```

When the counter reaches this value then the counter stop to counting and does not reset to the start value until the init signal is asserted.

[ CSL Register Syntax and

# Command Summary ]

#### **EXAMPLE:**

Create a counter that count up to 128, and stop value is 50.

CSL CODE

```
csl register reg cnt{
     reg cnt(){
       set type(cnt);
       set width(8);
       add logic(count direction, up);
       add_logic(start_value,1);
       add logic(end value, 128);
       add logic(count amount, 1);
       add_logic(stop, 50);
   };
VERILOG CODE
   //AV
   module cnt up(rst,en1,clk,count out1);
       parameter start val = 8'b0;
       parameter end val = 8'b10000000;
       input rst, en1, clk;
       output [7:0] count out1;
       reg [7:0] count out1;
       always @(posedge clk or negedge rst) begin
            if(!rst) begin count out1 = start val; end
           else if(en1) begin
                if (count out1 < end val)</pre>
                count out1 = count out1 + 1;
             end
       end
   endmodule
```

```
add_logic(direction_control,cnt_dir_signal);
port: input - cnt_dir_signal
```

Connect the signal signal\_object\_name to the register reg\_object\_name count pin.

Create the count direction port with the name cnt\_signal for the counter\_reg\_name counter register.

[ CSL Register Syntax and

# **Command Summary** ]

cnt reg

endcase

end

# **EXAMPLE:**

Create a counter that will count up or down from an initial value. The count direction is driven by a signal.

FIGURE 1.12 A counter with a signal that will control the count direction

```
cnt signal _
                               - reset
                  clk
CSL CODE
   csl register reg cnt{
     reg cnt(){
       set type(cnt);
       set width(8);
       add logic(direction control, cnt signal);
   };
VERILOG CODE
   //AV
   module cnt1(reset, en, clk, cnt signal, count out);
       parameter init val = 8'b0;
       parameter step = 2;
       input reset, en, clk, cnt signal;
       output [7:0] count out;
       reg [7:0] count out;
       always @(posedge clk or negedge reset) begin
           if(!reset) begin count out = init val; end
           else if (en) begin
               case (cnt signal)
               0:count out = count out - step;
               1:count out = count out + step;
               default: $display("Wrong value for direction");
```

30

end endmodule

```
signal_object_name reg_name.get_cnt_dir_signal();
```

Return the name for the signal that drive the count direction.

[ CSL Register Syntax and

# Command Summary ]

#### **EXAMPLE:**

Create two counter that will count up or down from an initial value. The count direction is driven by a signal.

CSL CODE

```
csl register reg cnt1{
    reg cnt1(){
       set type(cnt);
       set width(8);
       add logic(direction control, cnt signal);
     }
   };
   csl_register reg cnt2{
     reg cnt2(){
       set type(cnt);
       set_width(8);
       add logic(direction control, reg cnt1.get cnt dir signal());
     }
   };
VERILOG CODE
   //AV
   module cnt1(reset, en, clk1, cnt signal, count out);
       parameter init val = 8'b0;
       parameter step = 2;
       input reset, en, clk1, cnt signal;
       output [7:0] count out;
       reg [7:0] count out;
       always @(posedge clk1 or negedge reset) begin
           if(!reset) begin count out = init val; end
           else if(en) begin
               case (cnt signal)
               0:count out = count out - step;
               1:count out = count out + step;
               default:$display("Wrong value for direction");
               endcase
            end
       end
```

endmodule

1.2.1.4.2 Register register

```
add_logic(reset);
DESCRIPTION:

Command Summary]
EXAMPLE:
//
CSL CODE
    csl_register reg1{
    reg1() {
    set_type(register);
    add_logic(reset);
    }
    };
VERILOG CODE
```

//

[ CSL Register Syntax and

```
add_logic(set);
DESCRIPTION:

Command Summary]
EXAMPLE:
//
CSL CODE
    csl_register reg1{
    reg1() {
    set_type(register);
    add_logic(set);
    }
    };
VERILOG CODE
```

//

[ CSL Register Syntax and

# **CHAPTER 1 CSL Pipeline**

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

# **TABLE 1.1** Chapter Overview

| 1.1 C | SL Pip | eline ( | Command | Summary |
|-------|--------|---------|---------|---------|
|-------|--------|---------|---------|---------|

1.2 CSL Pipeline Commands

# 1.1 CSL Pipeline Command Summary

# **CSL Pipeline**

```
csl pipeline pipeline name (number of stages);
CSL Pipestage
   pipestage naming convention (NAMING CONV);
   set prefix(PREFIX TYPE);
   set prefix (prefix name);
   set suffix (suffix TYPE);
   set suffix (suffix name);
   pipeline name.set number of pipestages(numeric expression);
   pipeline name.set attribute(PIPELINE ATTR);
   pipeline name.set type(PIPELINE TYPE);
   pipeline name.associate pipeline (pipeline name1);
   pipeline name.replicate(new pipeline name);
   csl pipestage pipestage object name;
   add pipestage (pipestage object name);
   set previous pipestage (pipestage object name, pipestage object name);
   set next pipestage (pipestage object name, pipestage object name);
   set pipestage number(n);
   set pipestage name (name);
   connect stall(stall signal name0);
   connect enable(enable signal name0);
   set pipestage valid input (signal object name);
   set pipestage valid output(signal object name);
   branch(list of pipestage names);
   merge(list of pipestage names);
   inline file (pipestage name, file name);
   inline code (code statements);
   reset init value(init value);
```

state element.add pipeline delay(direction, expression);

# 1.2 CSL Pipeline Commands

The csl\_pipline command creates a new pipeline object. State elements which are part of the processor pipeline are assigned the chip\_pipeline object. The first pipestage number is intialized. Each subsequent pipestage is connected to the previous pipestage using the set\_previous\_pipestage method. Previous pipestage can be connected to subsequent pipestages using the set\_next\_pipestage method. Pipestages are either automtaically assigned a pipestage number based on the previous pipestage number incremented by one or are explicitly assigned a new pipestage number. Pipestages can be named. The pipestage number and/or the pipestage name may be used in the generated Verilog variable names. The use of the pipestage name and number is controlled by the use\_pipestage\_name and use\_pipe\_stage\_number methods.

Create a new pipestage. The pipestage is attached to a pipeline. The previous and next piestages are set. The number of the pipestage is automatically based on the value of the previous pipestage. The default number for the first pipestage int he pipeline is 0. The pipestage number of a pipestage can be set explicitly.

All output signals connected to state elementss in each pipestage are optionally prefixed or suffixed with the name \_<pipeline\_name><stage\_name><pipestagenumber>. The sufffix naming convention can be overridden.

If a stall signal or enable signal is used to control the state elements in the pipeline then all of the state elements in the pipeline must have an enable signal.

Pipelines which fork and join can be constructed with the set\_next\_pipestage (branch) and the set previous pipestage (merge) methods.

**CSL Pipeline:** 

csl\_pipeline pipeline\_name(number\_of\_stages);
DESCRIPTION:

Create a new pipeline. All signals connected to flip flops in each pipestage are prefixed with the name Each set of pipe stage signals is suffixed with"\_number" where number is the number of the pipe stage. Pipe stages are added to the pipeline object. The pipe line object can then be checked for various correctness conditions such as correct stall logic and correct signal connections.

[ CSL Pipeline Command Summary ]

# **EXAMPLE:**

# FIGURE 1.1 A pipeline with four pipestages



**CSL** CODE

csl\_pipeline pipeline\_name(4);

VERILOG CODE

# **CSL Pipestage:**

```
pipestage_naming_convention(NAMING_CONV);

DESCRIPTION:
Use for naming convention one of the enums in NAMING_CONV.

[ CSL Pipeline Command Summary]

EXAMPLE:
//

CSL CODE
//

VERILOG CODE
//
```

# set\_prefix(PREFIX\_TYPE);

# **DESCRIPTION:**

Override the prefix naming convention using one of the enums in PREFIX\_TYPE:

enum {NO\_PREFIX, PIPELINE\_NAME, PIPESTAGE\_NAME,
PIPELINE PIPESTAGE NAME} PREFIX TYPE;

[ CSL Pipeline Command Summary ]

### **EXAMPLE:**

#### **TABLE 1.2**

| enum                    | Description | Example |
|-------------------------|-------------|---------|
| NO_PREFIX               |             |         |
| PIPELINE_NAME           |             |         |
| PIPESTAGE_NAME          |             |         |
| PIPELINE_PIPESTAGE_NAME |             |         |

# Show the different examples:

- pipeline\_name
- pipestage\_name
- pipeline n

# CSL CODE

//csl code goes here

set\_prefix(prefix\_name);

# **DESCRIPTION:**

Override the prefix naming convention using the string *prefix\_name*.

CSL Pipeline Command Summary

# **EXAMPLE:**

CSL CODE

//csl code goes here

# set\_suffix(suffix\_TYPE);

# **DESCRIPTION:**

Override the suffix naming convention using one of the enums in **suffix\_TYPE**:

enum {NO\_SUFFIX, PIPELINE\_NAME, PIPESTAGE\_NAME,
PIPELINE PIPESTAGE NAME} SUFFIX TYPE;

[ CSL Pipeline Command Summary ]

### **EXAMPLE:**

#### **TABLE 1.3**

| enum                    | Description | Example |
|-------------------------|-------------|---------|
| NO_SUFFIX               |             |         |
| PIPELINE_NAME           |             |         |
| PIPESTAGE_NAME          |             |         |
| PIPELINE_PIPESTAGE_NAME |             |         |

# Show the different examples:

- pipeline\_name
- pipestage\_name
- pipeline n

# CSL CODE

//csl code goes here

set\_suffix(suffix name);

### **DESCRIPTION:**

Override the suffix naming convention using the string *suffix\_name*.

[ CSL Pipeline Command Summary ]

#### EXAMPLE

CSL CODE

//csl code goes here

10/25/07

 $\underline{\textit{pipeline}\_\textit{name}.\textbf{set}\_\textit{number}\_\textit{of}\_\textit{pipestages}\textit{(numeric}\_\textit{expression)}\textit{;}$ 

# **DESCRIPTION:**

Set the total number of pipe stages in the pipeline named This method is used by the pipeline checker to verify that the pipieline is less than or equal to  $numeric\_expression$  pipestages in length.

[ CSL Pipeline Command Summary ]

### **EXAMPLE:**

FIGURE 1.2 A pipeline with four pipestages



**CSL** CODE

csl pipeline pipe;

pipe.set\_number\_of\_pipestages(4);

pipeline name.set\_attribute(PIPELINE\_ATTR);

# **DESCRIPTION:**

Set the pipeline attributes using one of the enums in **PIPELINE\_ATTR**:

enum {NO STALL, STALL } PIPELINE ATTR;

[ CSL Pipeline Command Summary ]

#### **TABLE 1.4**

| PIPELINE_ATTR | Description |
|---------------|-------------|
| NO_STALL      |             |
| STALL         |             |

#### **EXAMPLE:**

FIGURE 1.3 A pipeline with stall signal



**CSL** CODE

csl\_pipeline pipe(3);
pipe.set attribute(STALL);

pipeline name.set\_type(PIPELINE\_TYPE);

# **DESCRIPTION:**

Set the pipe stage type using one of the enums in **PIPELINE\_TYPE**:

enum {VALID, DATA, CONTROL, OTHER} PIPELINE TYPE;

[ CSL Pipeline Command Summary ]

#### **TABLE 1.5**

| PIPELINE_TYPE | Description |
|---------------|-------------|
| VALID         |             |
| DATA          |             |
| CONTROL       |             |
| OTHER         |             |

#### **EXAMPLE:**

FIGURE 1.4 A data pipeline



CSL CODE

csl\_pipeline pipe(3);
pipe.set\_type(DATA);

pipeline name.associate pipeline (pipeline name1);

#### **DESCRIPTION:**

Associate the pipeline object named *pipeline\_name* with the pipeline named *pipeline\_name1*. The two pipelines should have the same number of pipe stages, control signals, muliplexers with the same relative pipe stage inputs driving the same relative pipe stages and. Differences between the two pipe stages are flagged by the cslc pipeline checker.

[ CSL Pipeline Command Summary ]

#### **EXAMPLE:**

#### FIGURE 1.5



#### CSL CODE

```
csl_pipeline pipe1(3);
csl_pipeline pipe2(3);
pipe1.associate_pipeline(pipe2);
```

pipeline name.replicate(new pipeline name);

#### **DESCRIPTION:**

Create a copy of the pipeline. The new pipeline name <code>new\_pipeline\_name</code> is an object which can have its pipeline type modified. For example, a pipeline for the valid bits can be created and then replicated. The replicated pipeline can be set to a control pipeline. Then the control pipeline can be replicated into a new pipeline and the new pipeline can have its type set to data.

[ CSL Pipeline Command Summary ]

#### **EXAMPLE:**

#### FIGURE 1.6



# CSL CODE

```
csl_pipeline pipeline_1(3);
pipeline_1.replicate(pipeline_2);
```

csl\_pipestage pipestage\_object\_name;
DESCRIPTION:

Create a new pipestage. The pipestage is attached to a pipeline. The previous and next pipestages are set. The number of the pipestage is automatically based on the value of the previous pipestage. The default number for the first pipestage int he pipeline is 0. The pipestage number of a pipestage can be set explicitly.

[ CSL Pipeline Command Summary ]

# **EXAMPLE:**

CSL CODE
 csl\_pipestage p3;
VERILOG CODE

10/25/07

[ CSL Pipeline Command Summary ]

```
add_pipestage (pipestage_object_name);
DESCRIPTION:
Create a new pipestage.

EXAMPLE:
CSL CODE
    csl_pipeline mp_pipe;
    csl_pipestage p0;
    mp_pipe.add_pipestage(p0);
    csl_pipestage p1;
    mp_pipe.add_pipestage(p1);
    csl_pipestage p2;
    mp_pipe.add_pipestage(p2);

VERILOG CODE
```

16 10/25/07

set\_previous\_pipestage (pipestage\_object\_name,pipestage\_object\_name
);

# **DESCRIPTION:**

Set the previous pipestage of the current pipestage.

[ CSL Pipeline Command Summary ]

### **EXAMPLE:**

```
CSL CODE
    csl_pipeline mp_pipe;
    csl_pipestage p0;
    mp_pipe.add_pipestage(p0);
    csl_pipestage p1;
    mp_pipe.add_pipestage(p1);
    csl_pipestage p2;
    mp_pipe.add_pipestage(p2);
    p3.set_previous_pipestage(p2);
    p2.set_previous_pipestage(p1);
    p1.set_previous_pipestage(p0);
VERILOG CODE
```

10/25/07

```
set_next_pipestage (pipestage_object_name, pipestage_object_name);
DESCRIPTION:
```

Set the next pipestage of the current pipestage.

[ CSL Pipeline Command Summary ]

#### **EXAMPLE:**

```
CSL CODE
    csl_pipeline mp_pipe;
    csl_pipestage p0;
    mp_pipe.add_pipestage(p0);
    csl_pipestage p1;
    mp_pipe.add_pipestage(p1);
    csl_pipestage p2;
    mp_pipe.add_pipestage(p2);
    p3.set_next_pipestage(p2);
    p2.set_next_pipestage(p1);
    p1.set_next_pipestage(p0);
VERILOG CODE
```

18 10/25/07

```
set_pipestage_number(n);
DESCRIPTION:
```

Set the pipestage number belonging to This will be the pipe stage number for the pipe stage. If this method is not used then the default for the pipestage is 0 ("\_0") if this is the first piestage and each subsequent pipestage is assigned the auto-incremented pipestage number(n + 1). The pipeline checker verifies that all pipestage numbers are unique.

[ CSL Pipeline Command Summary ]

# **EXAMPLE:**

```
CSL CODE
    csl_pipeline mp_pipe;
    mpo_pipe.set_pipestage_number(2);
```

10/25/07

```
set_pipestage_name(name);
DESCRIPTION:
```

The name of the pipestage belonging to Each subsequent pipestage uses the autoincremented pipestage name(n + 1) unless the pipestage name is set using the **set\_pipestage\_name** method. The pipeline checker verifies that all pipestage names are unique.

[ CSL Pipeline Command Summary ]

# **EXAMPLE:**

```
CSL CODE
   csl_pipeline mp_pipe();
   mpo_pipe.set_pipestage_name("stage1");
```

```
connect_stall(stall_signal_name0);
DESCRIPTION:
```

Connect a stall signal to a pipeline. The stall is inverted before being connected to the FF enable. The stall signal controls the enable fo the state elements in the pipeline.

[ CSL Pipeline Command Summary ]

### **EXAMPLE:**

```
CSL CODE
```

```
csl_pipeline mp_pipe();
csl_signal stall;
mpo_pipe.connect_stall(stall);
```

10/25/07 21

```
connect_enable(enable_signal_name0);
DESCRIPTION:
```

Connect a enable signal to a pipeline. The enable is inverted before being connected to the FF enable. The enable signal controls the enable fo the state elements in the pipeline.

[ CSL Pipeline Command Summary ]

### **EXAMPLE:**

```
CSL CODE
    csl_pipeline mp_pipe();
    csl_signal enable;
    mpo_pipe.connect_enable(enable);
```

```
set_pipestage_valid_input(signal_object_name);

DESCRIPTION:

//

[CSL Pipeline Command Summary]

EXAMPLE:
//

CSL CODE:
//

VERILOG CODE:
```

10/25/07 23

# Fastpath Logic Inc.

#### CSL Reference Manual csl\_pipeline.fm

```
set_pipestage_valid_output(signal_object_name);

DESCRIPTION:
//

[CSL Pipeline Command Summary]

EXAMPLE:
//

CSL CODE:
VERILOG CODE:
```

branch(list of pipestage names);

#### **DESCRIPTION:**

Pipeline branch specifies that the pipe stages named <code>list\_of\_pipestage\_names</code> are all part of a pipeline branch. The valid pipe that is assocated with the pipeline has the valid bits qualified by the pipeline mux selects.

[ CSL Pipeline Command Summary ]

USE set\_preivous\_pipestage and set\_next\_pipestage instead of branch and merge Use the example below with set\_preivous\_pipestage and set\_next\_pipestage methods

### **EXAMPLE:**

#### FIGURE 1.7



CSL CODE

//csl code goes here

merge(list\_of\_pipestage\_names);

#### **DESCRIPTION:**

Pipeline merge specifies that the pipe stages named *list\_of\_pipestage\_names* are all part of a pipeline merge. Each branch which is part of the merge has previously been specified to be part of a pipeline branch. The merge mechanism is a mulitplexer which is controlled by a mux select line. The mux select line is used to create the valid bit qualifiers for the entry point into each pipe stage in the branch.

[ CSL Pipeline Command Summary ]

#### **EXAMPLE:**

CSL CODE

//csl code goes here

```
inline_file(pipestage_name, file_name);
DESCRIPTION:
```

Insert the contents of the named file *file\_name* after the pipestage named *pipestage\_name* in the generated verolog code.

[ CSL Pipeline Command Summary ]

### **EXAMPLE:**

```
CSL CODE
//csl code goes here
inline_file(fn)

VERILOG CODE
module
generated pipestage code
'include "fn
```

# Fastpath Logic Inc.

inline\_code (code\_statements);
DESCRIPTION:

Insert the code after the pipestage.

[ CSL Pipeline Command Summary ]

# **EXAMPLE:**

CSL CODE

//csl code goes here

VERILOG CODE

'include "fn

reset\_init\_value(init value);

# **DESCRIPTION:**

At reset initialize all flip flops in the pipeline with the value *init\_value*.

[ CSL Pipeline Command Summary ]

# **EXAMPLE:**

### FIGURE 1.8



### CSL CODE

//csl code goes here

10/25/07 29

```
state_element.add_pipeline_delay(direction,expression);
DESCRIPTION:
//

[CSL Pipeline Command Summary]

EXAMPLE:
We add a pipeline to the output of the unit with the delay of 1

CSL CODE:
    csl_register_file rf;
    rf.add_pipeline_delay(output,1);

VERILOG CODE:
```

match\_pipeline\_latency(in0, outn, new\_pipeline\_name, in10, out1n);
DESCRIPTION:

Pipeline latency match generator

Pipeline latency checker

The pipeline will measure the number (n) of pipestages between two specified signals in an existing pipeline and generate n pipe stages in a new pipeline. The import signal to the n pipestages is specified. The clk signal and enable signals for each stage are extracted from the original set of pipestages.

[ CSL Pipeline Command Summary ]

### **EXAMPLE:**

#### FIGURE 1.9



Checks that the two pipelines are the same length. If the pipelines branch and merge the checker will follow all paths & check all paths

# get\_pipeline\_latency(in0, outn); DESCRIPTION:

Return the number of pipestages between the 2 signals.

[ CSL Pipeline Command Summary ]

## **EXAMPLE:**

#### **FIGURE 1.10**



solid lines are pre-existing signals and components

If the pipelines branch and merge the checker will follow all paths & check all paths.

# **CHAPTER 2 CSL Memory Map**

All rights reserved
Copyright ©2006 Fastpath Logic, Inc.
Copying in any form without the expressed written
permission of Fastpath Logic, Inc is prohibited

### **TABLE 2.1** Chapter Outline

- 2.1 CSL Memory Map Command Summary
- 2.2 CSL Memory Map Commands

# 2.1 CSL Memory Map Command Summary

#### 2.1.1 Memory map rules

- 1. Every unit has its own local address map in the conceptual model.
- 2. An object from a unit can only be added to a memory map once.
- 3. Multiple instances of the same unit all have the same local address map
- 4. A unit can contian multiple instances of unit's mulitple instance.
- 5. The parent map is formed by the concatenation of the address maps of the child units
- 6. memory map ranges are declared as free or reserved.
- 7. The address ranges which an object is added to is no longer free.
- 8. It is illegal to add an object to an address range which is reserved.
- 9. It is illegal to add an object outside of a declared address range
- 10. It is illegal to add an object to a used/not free address range
- 11. It is illegal to have a memory map page which is not added to a memory map.
- 11. It is illegal to have a memory map with out memory map page instances.
- 12. It is illegal to have flat memory map with multiple page instances...
- 13. It is illegal for a flat memory map to have hierarchical memory pages.
- 14. It is illegal for a virtual memory map to have hierarchical memory pages.
- 15. It is legal to have Hierarchical memory pages for hierarchical memory map.
- 16. What can be added to a memory map page? Instances of an addressable object which include:

```
csl_memory
csl_register
csl_register_file
csl_fifo
```

17. Before adding an object of a memory map page the following are required: add all address ranges (legal, reserved)

14 Confidential Copyright © 2007 Fastpath Logic, Inc. Copying in any form

- 18. After the memory map page is built it is then added to the memory map.
- 19. It is legal to add the memory map page to the memory map and then add objects to the memory page.
- 20. mandatory cmds for a memory map are set type
- 21. memory map must have memory map pages instantiated
- 22. mandatory cmds for a memory map page are add address range
- 23. a memory map page must have at least one adressable object added to it. A memory map page cannot be empty
- 24. The design address limits for the memory map is optional set\_address\_limits(lower, upper) -this is the valid address range for the chip set\_address\_width(numeric\_expression)-this is the width of the address bus on the chip the limits and the width can be set. This is related to the address bus on the chip.
- 25. If the design address limits for the memory map is set then check all of the pages to see that the memory map page address range is with in the design address limits and that the width of the memory map page...
- 26. A memory map page has a set\_unit
- 27. A memory map page has to have a set\_unit before adding addressable objects to the memory map page.
- 27. Every addressable object added to the memory map page has to be instantiated in the unit specified by set unit in the memory map page.
- 28. Only one set unit can be called per memory map page

```
csl_unit a {
  rf rf0;
  a() {}
};
csl_memory_map_page mpa {
  mpa() {
    set_unit(a);
    add(rf0);
  }
};
```

10/25/07

- 29. A unit can only be added to one memory map page
- 30. It is illegal to add a unit can only be added to more than one memory map page
- 31. The unit instances must have different base addresses
- 32. Multiple instances of the same page need to have different base addresses
- 33. If no base address is specified for a unit instance then the base address of the unit instance in the design memory map is calculted by the order of the instantiation of the pages in the memory map csl file(s).
- 34. The base address for the unit instances can be set using the following code example

```
csl unit a { a() {} };
csl unit b { a a0; a a1; b(){} };
csl unit top { b b0; b b1; top(){}};
csl memory map page apage{
 apage(){
   set unit(a);
    add address range(0,511);
    set address increment(2);
};
csl memory map mm{
 mm(){
    set type(hier);
    top.b0.a0.set base address ( 500);
    top.b0.a1.set base address( 1000);
    top.b1.a0.set base address( 1500);
    top.bl.al.set base address ( 2000);
  }
};
```

- 35. Memory map pages are automatically added to the memory map.
- 36. Memory map pages will be automatically self registering with the design's single memory map class. The memory map page will NOT be instantiated in the memory map. This is consistent with testbench and vc's.

16 10/25/07

- 37. the add\_reserved\_address\_range can NOT be called on a memory\_map\_page instance.
- 38. A range may only be set once in a memory page. Setting any part of the range again is illegal
- 39. Memory map page methods can only be called in memory map page constructors.

# 2.1.2 Usage tables

#### **CSL Memory map page**

can be defined and instantiated

- can be defined in

**TABLE 2.2** CSL memory map page definition in other CSL classes

| CSL class           | Can be defined in |
|---------------------|-------------------|
|                     | Can be defined in |
| global scope        | YES               |
| CSL Unit            | -                 |
| CSL Signal Group    | -                 |
| CSL Interface       | -                 |
| CSL Testbench       | -                 |
| CSL Vector          | -                 |
| CSL State Data      | -                 |
| CSL Register        | -                 |
| CSL Register File   | -                 |
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

- can be instantiated in

TABLE 2.3 CSL memory map page instantiation in other CSL classes

| CSL class        | Can be instantiated in |
|------------------|------------------------|
| global scope     | -                      |
| CSL Unit         | -                      |
| CSL Signal Group | -                      |
| CSL Interface    | -                      |
| CSL Testbench    | -                      |

10/25/07

**TABLE 2.3** CSL memory map page instantiation in other CSL classes

| CSL class           | Can be instantiated in |
|---------------------|------------------------|
| CSL Vector          | -                      |
| CSL State Data      | -                      |
| CSL Register        | -                      |
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | YES                    |
| CSL Memory Map Page | YES                    |
| CSL Isa Element     | -                      |
| CSL Isa Field       | -                      |
| CSL Field           | -                      |

# **CSL Memory map**

can be defined and NOT instantiated

- can be defined in

**TABLE 2.4** CSL memory map definition in other CSL classes

| CSL class           | Can be defined in |
|---------------------|-------------------|
| global scope        | YES               |
| CSL Unit            | -                 |
| CSL Signal Group    | -                 |
| CSL Interface       | -                 |
| CSL Testbench       | -                 |
| CSL Vector          | -                 |
| CSL State Data      | -                 |
| CSL Register        | -                 |
| CSL Register File   | -                 |
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

19

```
Memory Map Page: Declaration
   csl memory map page memory map page name;
   memory map page name.add address range(lower bound, upper bound);
   memory map page name.set address increment (numeric expression);
   //numeric expression memory map page name.get address increment();
   memory_map_page_name.set_next_address(numeric expression);
   //numeric expression memory map page name.get next address();
   [memory map page name.] address range.set access rights (group, acc right
   );
   //enum memory map page name.get access rights enum(group);
   memory map page name.add reserved address range(lower bound,upper boun
   memory map page name.add(addressable object,symbol [,base address]);
   addr obj.add to memory map();
   memory map page name.add (memory map page object name);
   int get lower bound();
   int get upper bound();
Memory Map Page: Word width
   set data word width (width);
   int get data word width();
Memory Map Page: Alignment
   set alignment (numeric expression);
   int get alignment();
Memory Map Page: Endianess
   set endianess (endianess type);
   enum get endianess();
Memory Map Page: Naming
   set_symbol_max_length(numeric_expression);
   int get symbol length();
Memory Map: Declaration
   csl memory map memory map name;
Memory Map: Auto generate
   auto gen memory map();
   set top unit(unit object name);
   object_name.add_to_memory_map([address],[group,access_right]);
Memory Map: Declaration
   set type (memory map type);
Memory Map: Access rights
   memory map page name.set access rights enum(enum name);
   //enum memory map page name.get access rights();
Memory Map: Word width
```

10/25/07 Confidential Convigant © 2007 Eastpath Logic Inc. Conving in

```
set_data_word_width(numeric_expression);
int get_data_word_width();

Memory Map: Prefix
   set_prefix(string);
   string get_prefix();

Memory Map: Suffix
   set_sufix(string);
   string get_sufix();

TBD:
set_addr_abs(constant_numeric); //new address
set_addr_rel(constant_numeric); //new address = offset from current address
//add set max number of words command
```

2.2 CSL Memory Map Commands

```
csl_memory_map_page memory_map_page_name;
DESCRIPTION:
```

Creates a memory map page named <code>memory\_map\_page\_name</code>. It is a scope delimited by curly braces. Each memory map page has an address range.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In this example we have one memory map *mmap* which contains a memory map page *mpage*.

#### FIGURE 2.1



#### CSL CODE

```
csl_memory_map_page mpage {
    mpage() {
    add_address_range(0,128);
    };;
    csl_memory_map mmap {
        mpage mpage;
        mmap() {
        set_data_word_width(32);
    }
};
```

```
memory_map_page_name.add_address_range(lower_bound, upper_bound);
DESCRIPTION:
```

This command adds an address range to a memory map page named <code>memory\_map\_page\_name</code> The address range is set using <code>lower bound</code> and <code>upper bound</code>.

The add\_reserved\_address\_range command shows that a part of the initial address range is marked as reserved(and that add\_address\_range has to be called before add reserved address range).

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In this example it was created a memory map named *mmap* with a memory map page named *mpage\_1*.

#### FIGURE 2.2



#### CSL CODE

```
csl_memory_map_page mpage_1{
  mpage_1() {
  add_address_range(128,511);
  add_reserved_address_range(128, 256);
  };
  csl_memory_map mmap{
  mpage_1 mp1;
  mmap() {
  set_data_word_width(32);
     }
  };
```

i

```
memory_map_page_name.set_address_increment(numeric_expression);
DESCRIPTION:
```

The address increment is the amount that the memory address increments from word to word for a memory map page named <code>memory\_map\_page\_name</code>. The <code>numeric expression</code> represent the increment of address.

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

In this example it is set the address increment for a memory map page named  $m_p1$  from a memory map named map.

### FIGURE 2.3



## CSL CODE:

VERILOG CODE:

```
csl_memory_map_page memp1{
memp1() {
  set_address_increment(4);
  add_address_range(128, 511);}
};
csl_memory_map mmap{
  memp1 m_p1;
  mmap() {
  set_data_word_width(32);
  }
};
```

10/25/07

i

memory\_map\_page\_name.set\_next\_address(numeric\_expression);

### **DESCRIPTION:**

Sets the next address for a memory map page named  $memory\_map\_page\_name$ . The  $numeric\ expression\ represents$  the next address.

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

In this example it is set the next address in a memory map page named *memp*.

### FIGURE 2.4



### CSL CODE

```
csl_memory_map_page mpage{
mpage() {
  add_address_range(0, 1024);
  set_next_address(64);
  };
  csl_memory_map mmap{
  mpage memp;
  mmap() {
  set_data_word_width(32);}
};
```

VERILOG CODE

i

```
[memory_map_page_name.]address_range.set_access_rights(group,acc_r
ight);
```

## **DESCRIPTION:**

With this command we can set the access rights for an address range <code>address\_range</code> from a memory map page <code>memory</code> map page <code>name</code>.

The access rights can be the following:

## **TABLE 2.5**

| acc_right         | Description                  |
|-------------------|------------------------------|
| access_none       | without access rights        |
| access_read       | access rights only for read  |
| access_write      | access rights only for write |
| access_read_write | access rights for read-write |

[ CSL Memory Map Command Summary ]

### **EXAMPLE:**

Sets the access rights for the memory map page named mp.

CSL CODE

```
csl_memory_map_page mp{
mp() {
    set_access_rights(HWR, access_read_write);
    set_access_rights(SWR, access_read);
};
csl_memory_map mmap{
    mp mp;
    mmap() {
    set_data_word_width(32);
    }
};
```

VERILOG CODE

i

memory\_map\_page\_name.add\_reserved\_address\_range(lower\_bound, upper\_ bound);

## **DESCRIPTION:**

Adds a reserved address range in a memory map page  $memory\_map\_page\_name$ . The reserved address range is adds by <code>lower\_bound</code> and <code>upper\_bound</code>.

This command shows that a part of the initial address range is marked as reserved(and that add\_address\_range has to be called before add\_reserved\_address\_range).

[ CSL Memory Map Command Summary ]

### **EXAMPLE:**

In a memory map page *mpage* is added a reserved address range.

### FIGURE 2.5



### CSL CODE

VERILOG CODE

```
csl_memory_map_page mpage{
mpage() {
  add_address_range(0,255);
  add_reserved_address_range(0,127);
  set_address_increment(2);
};
csl_memory_map mmap{
  mpage mpage;
  mmap() {
  set_data_word_width(32);
  }
};
```

10/25/07 31

```
memory_map_page_name.add(addressable_object,symbol
[,base address]);
```

## **DESCRIPTION:**

Adds to a memory map page named <code>memory\_map\_page\_name</code> an addressable\_object which can be a fifo , register, register file, memory that are instantiate in a unit.

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

In this example it is added a register file named *rf* in a memory map page *mp*. The *symbol* for register file is "rf" and the *base\_address* is 64.

### FIGURE 2.6



## CSL CODE

```
csl register file rf{
rf(){
   set_width(32);
   set depth(128);
   }
};
csl unit a {
   rf r1;
 };
csl memory map page mpage {
mpage(){
   add address range(0,511);
   set address increment(2);
   add(a.r1, "rf", 64);
   }
};
```

10/25/07 33

```
addr_obj.add_to_memory_map();
DESCRIPTION:
```

Adds to a memory map an addressable object  $addr\_obj$  which can be a fifo , register, register file, memory that are instantiate in a unit.

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

We added in a memory map *mmap* a fifo named f which is instantiated in a unit top.

### FIGURE 2.7



```
CSL CODE
   csl fifo f1{
   f1(){
   set width(8);
   set depth(8);
   add to memory map();
   }
   };
   csl unit top{
   f1 f;
   top(){}
   csl memory map mmap{
   mmap(){}
   };
VERILOG CODE
   `define DEFAULT GROUP hwr 2
   `define DEFAULT GROUP test 3
   `define DEFAULT GROUP driver 4
   module f1 (push,
              pop,
              full,
              empty,
              data out,
              data in,
              reset ,
```

34

```
clock,
       valid);
parameter ADDR WIDTH = 3'd4;
parameter DATA WIDTH = 4'd8;
input push;
input pop;
input [7:0] data in;
input reset ;
input clock;
output reg full;
output reg empty;
output reg [7:0] data out;
output reg valid;
reg [ADDR WIDTH - 1:0] wr addr;
reg [ADDR WIDTH - 1:0] rd addr;
reg wr en;
reg rd en;
assign full = wr addr + 1 == rd addr;
assign empty = wr addr == rd addr;
assign wr en = !full && push;
assign rd en = !empty && pop;
f1 fifo memory fifo memory instance(.clock(clock),
                                    .data in(data in),
                                    .data out(data_out),
                                    .rd addr(rd_addr),
                                    .rd en(rd en),
                                    .reset (reset ),
                                    .valid(valid),
                                    .wr addr(wr addr),
                                    .wr en(wr en));
always @( posedge clock or negedge reset ) begin
 if ( ~reset_ ) begin
   rd addr <= 1'd0;
 end
  else
         if ( pop ) begin
     rd addr <= rd addr + 1'd1;
   end
end
```

10/25/07 35

```
always @( posedge clock or negedge reset ) begin
    if ( ~reset ) begin
     wr addr <= 1'd0;
    end
    else if (push) begin
       wr addr <= wr addr + 1'd1;
      end
  end
endmodule
module f1 fifo memory(clock,
                      reset ,
                      data in,
                      data out,
                      valid,
                      wr addr,
                      rd addr,
                      wr en,
                      rd en);
  parameter ADDR WIDTH = 3'd4;
  parameter DATA WIDTH = 4'd8;
  parameter NUM WORDS = (1'd1 << DATA WIDTH);
  input clock;
  input reset ;
  input [DATA WIDTH - 1:0] data in;
  input [ADDR WIDTH - 1:0] wr addr;
  input [ADDR WIDTH - 1:0] rd addr;
  input wr en;
  input rd en;
  output reg [DATA WIDTH - 1:0] data out;
  output reg valid;
  reg [DATA WIDTH - 1:0] internal memory[1'd0:NUM WORDS - 1'd1];
  always @( posedge clock or negedge reset ) begin
    if ( ~reset ) begin
     valid <= 1'd1;</pre>
    end
    else begin
     valid <= rd en;</pre>
      data out <= internal memory[rd addr];</pre>
```

## Chapter 2

```
if ( wr_en ) begin
        internal_memory[wr_addr] <= data_in;
    end
    end
end
end
end
endmodule

module top();
f1 f();
endmodule</pre>
```

10/25/07 37

memory map page name.add(memory map page object name);

## **DESCRIPTION:**

This command adds a memory map page object named memory\_map\_page\_object\_name to a memory map page memory map\_page\_name.

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

In this example two memory map pages mpage1 and mpage2 are added.

### FIGURE 2.8



## CSL CODE

```
csl_memory_map_page mpage1{
   mpage1(){
   add address range(512,1023);
   add (mpage1);
   }
   };
   csl memory map page mpage2{
   mpage2(){
   add address range(0,511);
   add (mpage2);
   }
   };
   csl memory map mmap{
   mpage1 mpage1;
   mpage2 mpage2;
   mmap(){
   set data word width (32);
   };
VERILOG CODE
   //
```

39

```
int get_lower_bound();
DESCRIPTION:
```

Returns the lower address of a memory range object. Return type can be integer, hex or octal number

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

Create two memory map pages with the same address range. The address range for the second memory map page is set using *get\_lower\_bound()* and *get\_upper\_bound()* methods.

## FIGURE 2.9 Two memory map pages



### CSL CODE

```
csl memory map page mpage1{
mpage1(){
add address range(0, 63);
};
csl memory map page mpage2{
mpage1 mpage1;
mpage2(){
mpage2.add address range(mpage1.get lower bound(), mpage1.get upper bou
nd());
}
csl memory map mmap{
mpage1 mpage1;
mpage2 mpage2;
mmap(){
set data word width (32);
}
};
```

## VERILOG CODE

//AV

10/25/07

```
int get_upper_bound();
DESCRIPTION:
```

Returns the upper address of a memory range object. Return type can be integer, hex or octal number

[ CSL Memory Map Command Summary ]

### **EXAMPLE:**

Create two memory map pages with the same address range. The address range for the second memory map page is set using *get\_lower\_bound()* and *get\_upper\_bound()* methods.

FIGURE 2.10 Two memory map pages

```
mpage1 mpage2 mpage2
```

```
CSL CODE
   //AV
   csl_memory_map_page mpage1{
   mpage1(){
   add address range(0, 63);
   }
   };
   csl memory map page mpage2{
   mpage1 mpage1;
   mpage2(){
   mpage2.add_address_range(mpage1.get_lower_bound(),mpage1.get_upper_bou
   nd());
   }
   };
   csl memory map mmap{
   mpage1 mpage1;
   mpage2 mpage2;
   mmap(){
   set data word width (32);
   };
```

VERILOG CODE

```
set_data_word_width(width);
DESCRIPTION:
```

Sets the width of the words in the memory map page. If the memory map page width is specified, it is not necessary to declare the width of each individual word. The elements that will be added to the memory map page must have the width less or equal with the word with of memory map page.

[ CSL Memory Map Command Summary ]

### **EXAMPLE:**

Create a memory map page named mpage with the word width 32.

FIGURE 2.11 A memory map page with word width 32



const int WORD WIDTH = 16;

```
int get_data_word_width();
DESCRIPTION:
```

Return the width of the words in memory map page.

[ CSL Memory Map Command Summary ]

### **EXAMPLE:**

Create a memory map with two memory map pages. The data word width for the second memory map page is set using <code>get\_data\_word\_method</code> ().

FIGURE 2.12 A memory map named mem\_map with two memory map pages



```
CSL CODE
   //AV
   csl memory map page mpage0{
   mpage0(){
   add address range(0,255);
   set data word width(32);
   };
   csl memory map page mpage1{
     mpage0 mpage0;
   mpage1(){
   add address range(0,255);
   set data word width(mpage0.get data word width());
   }
   };
   csl memory map mmap{
   mpage0 mp0;
   mpage1 mp1;
   mmap(){}
   };
```

VERILOG CODE

# set\_alignment(numeric\_expression); DESCRIPTION:

Address alignment - addresses are byte, half-word (16-bit), word (32-bit), double-word (64-bit), quad-word (128-bit) aligned. The width of the memory elements in a particular memory element range.

**TABLE 2.6** Byte aligned

| Type        | Dimension |
|-------------|-----------|
| byte        | 8         |
| half word   | 16        |
| word        | 32        |
| double word | 64        |
| long word   | 128       |
| quad word   | 256       |

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

Create two memory map pages named mpage\_0 and mpage\_1 set alignment as byte.

FIGURE 2.13 A memory map with byte alignment

|          | byte<br>1 | byte<br>0 |
|----------|-----------|-----------|
| 0<br>15  | I         |           |
|          |           |           |
| 31       |           |           |
| 47       |           |           |
| 63       |           |           |
| 79<br>95 |           |           |
| 33       |           |           |

## CSL CODE

```
csl_memory_map_page mpage_0{
mpage_0() {
  add_address_range(0,63);
  set_address_increment(2);
  set_alignment(16);
};
csl_memory_map mmap{
  mpage_0 mpage_0;
  mmap() {
  set_data_word_width(16);
}
};
```

10/25/07 43

VERILOG CODE

'define <MMN>\_ALIGN 16

```
int get_alignment();
DESCRIPTION:
```

Returns the address alignment setting. The return type is integer.

[ CSL Memory Map Command Summary ]

### **EXAMPLE:**

Create two memory map pages named mpage\_0 and mpage\_1 and set alignment as byte.

FIGURE 2.14 Two memory maps with byte alignment

|    | byte | byte |
|----|------|------|
|    | 1    | 0    |
| 0  |      |      |
|    |      |      |
|    | ı    |      |
|    |      |      |
| 63 | 1    |      |
| 79 |      |      |
| 95 | l.   |      |
|    |      |      |

## CSL CODE

```
csl memory map page mpage 0{
   mpage 0(){
   add address range(0,63);
   set address increment(2);
   set alignment(64);
   }
   };
   csl memory map page mpage 1{
       mpage 0 mpage 0;
   mpage 1(){
   add address range(64,512);
   set address increment(2);
   set alignment(mpage 0.get alignment());
   }
   };
   csl memory map mmap{
   mpage 1 mpage 1;
   mmap(){
     set data word width(16);
   }
   };
VERILOG CODE
   'define <MMN1> ALIGN 8
   'define <MMN2> ALIGN 8
```

10/25/07

i

```
set_endianess(endianess_type);
```

## **DESCRIPTION:**

The endianess of the memory map can be specified with the **endianess** keword. The *endianess\_type* can be either little endian or big endian respectively.

**TABLE 2.7** Endianess Type

| Endianess     | Mnemonic      |
|---------------|---------------|
| Little Endian | little_endian |
| Big Endian    | big_endian    |

[ CSL Memory Map Command Summary ]

### **EXAMPLE:**

Create a memory map page named *mpage0* and set endianess to big\_endian.

### FIGURE 2.15 Little Endian



memory\_map

## FIGURE 2.16 Big Endian



memory\_map

## CSL CODE

```
csl_memory_map_page mpage0{
mpage0() {
  add_address_range(0,128);
  set_endianess(big_endian);
  }
};
csl_memory_map mmap{
  mpage0 mpage0;
  mmap() {
  set_data_word_width(32);
}
```

10/25/07

} ;

```
enum get_endianess();
```

## **DESCRIPTION:**

Return the endianess type of a memory map.

[ CSL Memory Map Command Summary ]

### **EXAMPLE:**

Create two memory map pages and set endianess to big\_endian.

## FIGURE 2.17 Big Endian





## CSL CODE

```
csl memory map page pg1{
   pg1(){
   add address range(0, 128);
   set data word width(32);
   set endianess(big endian);
   };
   csl memory map page pg2{
   pg1 pg1;
   pg2(){
   add address range(0, 128);
   set data word width(32);
   set_endianess(pg1.get_endianess());
   };
   csl memory map mmn1{
   pg2 pg2;
   mmn1(){}
   };
VERILOG CODE
   //AV
   'define MMN1 ENDIANESS ENDIAN BIG
   'define MMN1 ALIGN 8
   'define MMN2 ENDIANESS ENDIAN BIG
   'define MMN2 ALIGN 16
```

10/25/07

i

```
set_symbol_max_length(numeric_expression);
DESCRIPTION:
```

Sets the maximum number of characters for each word (name) in the memory map name. The number of characters for each word can be less or equal with the maximum length.

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

Create a memory map page with the name *mpage\_0* and set the maximum number of characters for the name of elements to 10.

## CSL CODE

```
csl_memory_map_page mpage_0 {
   mpage_0() {
   add_address_range(0, 63);
   set_symbol_max_length(10);
   };
   csl_memory_map mmap{
   mpage_0 mpage_0;
   mmap() {}
   };

VERILOG CODE
   'define MEM_MAP_MAX_LENGTH 10;
```

```
int get_symbol_length();
DESCRIPTION:
```

Returns the number which specifies the number of characters in the name.

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

Create two memory map pages and set the maximum number of characters for each word to 8 CSL CODE

```
csl memory map page mpage 0 {
   mpage 0(){
   add address range(0, 63);
   set symbol max length(8);
   }
   };
   csl memory map page mpage 1 {
   mpage 0 mpage 0;
   mpage 1(){
   add address range (64, 512);
   set symbol max length(mpage 0.get symbol length());
   };
   csl memory map mmap{
   mpage 1 mpage 1;
   mmap(){}
   };
VERILOG CODE
   'define MEM MAP1 MAX LENGTH 8;
   'define MEM MAP2 MAX LENGTH 8;
```

```
csl memory map memory map name;
This command declares an object of type memory map, named memory map name.
                                           [ CSL Memory Map Command Summary ]
EXAMPLE:
Create a memory_map named mmap.
FIGURE 2.18 A memory map named mmap
  mmap
CSL CODE
   //AV
   //creates a memory map with the name mmap;
   csl memory map mmap{
   };
VERILOG CODE
   //AV
```

10/25/07 53

# auto\_gen\_memory\_map(); DESCRIPTION:

This command is used to generate automatic the memory map for the all memory elements and unit instances

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

Generates automatic a memory map for a memory map page named pg1.

## FIGURE 2.19



### CSL CODE

```
csl_memory_map_page pg1{
pg1() {
  add_address_range(0, 511);
};

csl_memory_map mmap{
  pg1 pg1;
  mmap() {
  auto_gen_memory_map();
};
};
```

VERILOG CODE

```
set_top_unit(unit_object_name);
DESCRIPTION:
```

This command is used to set the top unit that has instances of other units.

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

In this example we have three units named top1, top2 and top. The unit top has instances of the top1 and top2 units named t1 and t2. In a memory map named mmap is set the top unit using  $set\_top\_unit$  method.

## **FIGURE 2.20**



## **CSL** CODE

```
csl_unit top1{
top1(){}
};
csl_unit top2{
top2(){}
};
csl_unit top{
top1 t1;
top2 t2;
top(){}
};
csl_memory_map mmap{
mmap(){
set_top_unit(top);
};
};
```

VERILOG CODE

```
object_name.add_to_memory_map([address],[group,access_right]);
DESCRIPTION:
```

This method will add one object called *object\_name* to the memory map. Optionaly can be set the address in the memory map where the object will be mapped and the access righit for this object. At least one parameter should exist.

**TABLE 2.8** Acces Rights

| ACCES RIGHTS      | Description |
|-------------------|-------------|
| access_none       | None        |
| access_read       | Read        |
| access_write      | Write       |
| access_read_write | Read/Write  |

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

Adds a *fifo* named *f1* to a memory map named *mmap*. Fifo will be added to the address 32 and with access write.

```
CSL CODE
   csl fifo f1{
   f1(){
   set width(32);
   set depth(128);
   add to memory map(32, SWR, access write);}
   csl memory map mmap{
   mmap() { }
   };
VERILOG CODE
   `define DEFAULT GROUP user 0
   `define DEFAULT GROUP swr 1
   `define DEFAULT GROUP hwr 2
   `define DEFAULT GROUP test 3
   `define DEFAULT GROUP driver 4
   module f1 (push,
              pop,
              full,
              empty,
              data out,
              data in,
              reset ,
              clock,
```

```
valid);
parameter ADDR WIDTH = 4'd8;
parameter DATA WIDTH = 6'd32;
input push;
input pop;
input [31:0] data in;
input reset ;
input clock;
output reg full;
output reg empty;
output reg [31:0] data out;
output reg valid;
reg [ADDR WIDTH - 1:0] wr addr;
reg [ADDR WIDTH - 1:0] rd addr;
reg wr en;
reg rd en;
assign full = wr addr + 1 == rd addr;
assign empty = wr addr == rd addr;
assign wr en = !full && push;
assign rd en = !empty && pop;
f1 fifo memory fifo memory instance(.clock(clock),
                                     .data in(data in),
                                     .data out(data out),
                                     .rd addr(rd addr),
                                     .rd en(rd en),
                                     .reset (reset ),
                                     .valid(valid),
                                     .wr addr(wr addr),
                                     .wr en(wr en));
always @( posedge clock or negedge reset ) begin
  if ( ~reset ) begin
    rd addr \leq 1'd0;
  end
  else if (pop ) begin
      rd addr <= rd addr + 1'd1;
    end
end
always @( posedge clock or negedge reset ) begin
  if ( ~reset ) begin
    wr addr <= 1'd0;
```

10/25/07

57

```
end
    else
            if ( push ) begin
        wr addr <= wr addr + 1'd1;</pre>
      end
  end
endmodule
module f1 fifo memory(clock,
                       reset ,
                       data in,
                       data out,
                       valid,
                       wr addr,
                       rd addr,
                       wr en,
                       rd en);
  parameter ADDR WIDTH = 4'd8;
  parameter DATA WIDTH = 6'd32;
  parameter NUM WORDS = (1'd1 << DATA WIDTH);</pre>
  input clock;
  input reset ;
  input [DATA WIDTH - 1:0] data in;
  input [ADDR WIDTH - 1:0] wr addr;
  input [ADDR WIDTH - 1:0] rd addr;
  input wr en;
  input rd en;
  output reg [DATA WIDTH - 1:0] data out;
  output reg valid;
  reg [DATA WIDTH - 1:0] internal memory[1'd0:NUM WORDS - 1'd1] ;
always @( posedge clock or negedge reset_ ) begin
    if ( ~reset ) begin
      valid <= 1'd1;</pre>
    end
    else begin
      valid <= rd en;</pre>
     data out <= internal memory[rd addr];</pre>
      if (wr en ) begin
        internal_memory[wr_addr] <= data_in;</pre>
      end
    end
  end
```

endmodule

10/25/07 59

```
set_type (memory_map_type);
DESCRIPTION:
```

Sets the type for a memory map. The memory map type can be one of the following:

### **TABLE 2.9**

| Memory map type                      |
|--------------------------------------|
| flat                                 |
| hierarchical                         |
| virtual_with_page_number_and_address |
| virtual_with_base_address            |

[ CSL Memory Map Command Summary ]

## **EXAMPLE:**

In this example is set the type of a memory map *named* mmap winch contains the instances of two memory map pages named *map0* and *map1*.

CSL CODE

```
csl memory map page mpage 0{
   mpage 0(){
   add address range(64,511);
   set address increment(2);
   }
   };
   csl memory map page mpage 1{
   mpage 1(){
   add address range(0,63);
   set address increment(1);
   }
   };
   csl memory map mmap{
   mpage 0 map0;
   mpage 1 map1;
   mmap(){
   set data word width(32);
   set type(hierarchical);
   }
   };
VERILOG CODE
```

```
memory_map_page_name.set_access_rights_enum(enum_name);
```

# **DESCRIPTION:**

Sets the enum enum name for access memory map named memory map page name.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

The example shows the way to set a enum named *acc\_enum* for access rights to a memory map named *mmap*.

#### CSL CODE

```
csl_enum acc_enum{
USR0,
USR1,
USR2
};
csl_memory_map mmap{
mmap() {
    set_data_word_width(32);
    set_access_rights_enum(acc_enum);
}
};
```

```
set_data_word_width(numeric_expression);
DESCRIPTION:
```

This command sets the data word width for a memory map.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

Sets the data\_word\_width to 32 in amemory map named *mmap*.

#### FIGURE 2.21



# CSL CODE:

```
csl_memory_map mmap{
  mmap() {
  set_data_word_width(32);
  }
};

VERILOG CODE
```

```
int get_data_word_width();
DESCRIPTION:
```

This command returns the data word width of a memory map or memory map page. Return type can be integer, hex or octal number.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

Sets data word width for a memory map named  $\mathit{mmap}$ , using the  $\mathit{get\_data\_word\_width}()$  method.

CSL CODE

```
csl_memory_map_page mpage0{
  mpage0() {
  add_address_range(0,255);
  set_data_word_width(32);
  };
  csl_memory_map mmap{
   mpage0 mp0;
  mmap() {
  set_data_word_width(mp0.get_data_word_width());}
  };

VERILOG CODE
//
```

```
set_prefix(string);
DESCRIPTION:
```

Applies *string* as a prefix to all names in the memory map. Acts as a global prefix to the current scope.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In a memory map *mmap* which contains a memory map page *mpage* is set the prefix "*mem*". CSL CODE

```
csl_memory_map_page mpage{
  mpage() {
  add_address_range(0,1023);
  set_address_increment(1);
  };
  csl_memory_map mmap{
  mpage mpage0;
  mmap() {
  set_data_word_width(32);
  set_prefix("mem");
  }
  };

VERILOG CODE
  'define <MMN>_PREFIX name;
```

# string get\_prefix(); DESCRIPTION:

Returns the current prefix set to a memory map.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

Sets the prefix "mem" to a memory map *mmap*, using *get\_prefix()* method.

CSL CODE

```
csl_memory_map_page mpage_0{
  mpage_0{
  set_prefix("mem");
  };
  csl_memory_map mmap{
  mpage_0 mpage_0;
  mmap{
  set_prefix(mpage_0.get_prefix());
  }
  };

VERILOG CODE
  'define <MMN>_PREFIX name;
```

```
set sufix(string);
```

# **DESCRIPTION:**

Applies string as a sufix to all names in the memory map. Acts as a global sufix to the current scope. [ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

In a memory map *mmap* which contains a memory map page *mpage* is set the sufix "mem".

```
csl memory map page mpage{
   mpage(){
   add address range(0,1023);
   set_address_increment(1);
   }
   };
   csl memory map mmap{
   mpage mpage0;
   mmap(){
   set_data_word_width(32);
   set sufix("mem");
   };
VERILOG CODE
```

'define <MMN>\_SUFIX name;

```
string get_sufix();
```

# **DESCRIPTION:**

Returns the current sufix set to a memory map.

[ CSL Memory Map Command Summary ]

#### **EXAMPLE:**

Sets the sufix "mem" to a memory map *mmap*, using *get\_sufix()* method.

CSL CODE

```
csl_memory_map mpage_0{
  mmap_0{
  set_sufix("mem");
  }
  };
  csl_memory_map mmap{
  mpage_0 mpage_0;
  mmap{
  set_sufix(mpage_0.get_sufix());
  }
  };

VERILOG CODE
  'define <MMN>_SUFIX name;
```

#### 2.2.1 Generated Code

#### 2.2.1.1 Generated C++ Code !!turn this to H2

```
#ifndef __csl_I_<NAME>_VH_
#define csl I <NAME> VH
//
// DO NOT EDIT - automatically generated by <toolname>!
// -----
_____
//
// Copyright (c) <year>, <company name>
// All Rights Reserved.
//
// This is UNPUBLISHED PROPRIETARY SOURCE CODE of <company name>;
// the contents of this file may not be disclosed to third parties,
copied or
// duplicated in any form, in whole or in part, without the prior writ-
// permission of <company name>.
//
// RESTRICTED RIGHTS LEGEND:
// Use, duplication or disclosure by the Government is subject to
restrictions
// as set forth in subdivision (c)(1)(ii) of the Rights in Technical
// and Computer Software clause at DFARS 252.227-7013, and/or in simi-
lar or
// successor clauses in the FAR, DOD or NASA FAR Supplement. Unpub-
// rights reserved under the Copyright Laws of the United States.
//
// generated C++ section
// generated from toolname : <toolname>
// path to tool:
                        : <path>
// tool version:
                        : <version>
// time stamp for tool: : <tool time stamp>
```

```
// generated from filename : <filename>
// source filename: : <filename>
// source file timestamp: : <source file time stamp>
// generated file timestamp: <current file time stamp>
// Register register name
// value to reset the entire register to
// the following two fields can be defined using the field reset and
set values.
#define register name REGISTER RESET VAL 0x<reset value>
#define register name REGISTER SET VAL
                                          0x<set value>
// the shift value is equal to the LSB bit position of the field
#define register name field name SHIFT AMOUNT <shift value>
#define register name field name MASK
                                            <mask>
// use the following define to set the value of the field
#define register name field name SET SHIFT AND MASK <mask> << <shift>
// use the following define to get the value of the field
#define register name field name GET SHIFT AND MASK <mask> >> <shift>
#define register name field name BITRANGE
<msb bit position>:<lsb bit position>
#define register name field name INIT VAL 0x<field init value>
#define register name field name SET VAL 0x<field set value>
#define memory map name END ADDRESS
                                        <address>
```

# 2.2.1.2 Generated Verilog Code

```
#ifndef __csl_I_<NAME>_VH_
#define __csl_I_<NAME>_VH_

//
// Generated by <toolname>
// DO NOT MODIFY
```

10/25/07

```
// -----
//
// Copyright (c) <year>, <company name>
// All Rights Reserved.
//
// This is UNPUBLISHED PROPRIETARY SOURCE CODE of <company name>;
// the contents of this file may not be disclosed to third parties,
// duplicated in any form, in whole or in part, without the prior writ-
ten
// permission of <company name>.
// RESTRICTED RIGHTS LEGEND:
// Use, duplication or disclosure by the Government is subject to
// as set forth in subdivision (c)(1)(ii) of the Rights in Technical
Data
// and Computer Software clause at DFARS 252.227-7013, and/or in simi-
// successor clauses in the FAR, DOD or NASA FAR Supplement. Unpub-
lished -
// rights reserved under the Copyright Laws of the United States.
// Generated verilog section
// generated from toolname : <toolname>
// path to tool:
                          <path>
// tool version:
                          <version>
// time stamp for tool: <tool time stamp>
// generated from filename: <filename>
// source filename:
                           <filename>
// source file timestamp: <source file time stamp>
// generated file timestamp: <current file time stamp>
#define <name> WIDTH16
#define <name> RANGE15:0
#define <name> ADDR0
// Register <reg name>
```

71

```
#define <reg name> WIDTH8
#define <reg name> RANGE7:0
#define <reg name> 32'h0
#define <reg name> RESET NUM8'bxxxxxxxx
#define <reg name> INIT NUM8'h0
//fields belonging to the above register
// there are n fields which in total width can equal but not exceed the
width of the above //register definition
#define <reg name> field name WIDTH<field width>
#define <reg name> field name RANGE<field range>
\#define <reg name> field name RW<r=2, rw=3> // 10 and 11
#define <reg name> field name NUM <field width>'h<value> // devulat
//<value> is 0
Example:
// Register register name
#define register name ADDRESS 32'h<address>
#define register name RESET VALUE 2'b<value>
#define register name SET VALUE 3'h<value>
#define register name BITRANGE [<msb bit position>:<lsb bit position>]
#define register name REGISTER WIDTH <width>
#define register name field name BITRANGE
#define register name field name field WIDTH 1
#define register name field name ATTR
#define register name field name DEFAULT 1'h0
#define BASE ADDRESS <module name>
                                             <address>
class register name : public register {
  register name ADDRESS 32'h<address>
  register name RESET VALUE 2'b<value>
  register name SET VALUE 3'h<value>
  register name BITRANGE [<msb bit position>:<lsb bit position>]
 field name register name REGISTER WIDTH <width>
  register name field name BITRANGE
  register name field name field WIDTH 1
  register name field name ATTR
```

10/25/07

```
register_name_field_name_DEFAULT 1'h0
BASE_ADDRESS_<module_name> <address>
}
#endif __csl_I_<NAME>_VH_
```

#### 2.2.2 Generated code

### 2.2.2.1 Generated C++ Code

```
#ifndef_csl 1 <NAME> VH
#define csl 1 <NAME> VH
// DO NOT EDIT =automatically generated by <toolname>!
//
// -----
//
//Copyright (c) //Copyright (c) 
// All Rights Reserved
//This is UNPUBLISHED PROPRIETARY SOURCE CODE of <company name>;
//the contents of this file may not be disclosed to third parties, cop-
ied or duplicated in any form, in whole or in part, without the prior
written permission of <company name>
//
//RESTRICTED RIGHTS LEGEND:
// Use, dulpication or disclosure by the Government is subject to
restrictions as se
//forth in subdivision (c)(1)(ii) of the Rights in Technical Data and
Computer Soft
//ware clause at DFARS 252.227-7013, and/or in similar or succesor
clauses in the
//FAR, DOD or NASA FAR Supplement. Unpublished rights reserved under
//Copyright Laws of the United States
//
#Generated C++ section
#toolname: <toolname>
#path to tool: <path>
```

```
#tool version: <version>
#time stamp for tool: <tool time stamp>
#generated from filename: <filename>
##file timestamp <source file timestamp>
#generated timestamp <current file time stamp>
//Register STATUS 0
#define STATUS 0
#define STATUS 0 RESET NUM 0x0
#define STATUS 0 BSY SHIFT 7
#define STATUS 0 BSY FIELD (0x1<<STATUS 0 BSY SHIFT)
#define STATUS 0 BSY RANGE 7:7
#define STATUS 0 BSY DEFAULT 0x0
#define STATUS 0 DRDY SHIFT 6
#define STATUS 0 DRDY FIELD (0x1<<STATUS 0 DRDY SHIFT)
#define STATUS 0 DRDY RANGE 6:6
#define STATUS 0 DRDY DEFAULT 0x0
#define STATUS 0 DRQ SHIFT 3
#define STATUS 0 DRQ FIELD (0x1<<STATUS 0 DRQ SHIFT)
#define STATUS 0 DRQ RANGE 3:3
#define STATUS 0 DRQ DEFAULT 0x0
#define STATUS 0 ERR SHIFT 0
#define STATUS 0 ERR FIELD (0x1<<STATUS 0 ERR SHIFT)
#define STATUS 0 ERR RANGE 0:0
#define STATUS 0 ERR DEFAULT 0x0
#define CEATAO LAST REG STATUS 0//0x000d
```

# 2.2.2.2 Generated Verilog Code

10/25/07

```
//RESTRICTED RIGHTS LEGEND:
   // Use, dulpication or disclosure by the Government is subject to
   restrictions as se
   //forth in subdivision (c)(1)(ii) of the Rights in Technical Data and
   Computer Soft
   //ware clause at DFARS 252.227-7013, and/or in similar or succesor
   clauses in the
   //FAR, DOD or NASA FAR Supplement. Unpublished rights reserved under
   //Copyright Laws of the United States
   #Generated verilog section
   #toolname : <toolname>
   #path to tool <path>
   #tool version : <version>
   #time stamp for tool: <tool time stamp>
   #generated from filename : <filename>
   #file timestamp <source file time stamp>
   #generated timestamp <current file time stamp>
   #define <name> WIDTH16
   #define <name> RANGE 15:0
   #define <name> ADDR0
   //register <reg name> 0
   #define <reg name> 0 WIDTH8
   #define <reg name> 0 RANGE 7:0
   #define <reg name> 0 32'h0
   #define <reg name> 0 RESET NUM8'bxxxxxxxxx
   #define <reg name> 0 INIT NUM8'h0
   //fields belonging to the above register
   //there are n fields which in total can equal ubt not exceeded the
   width of the above register definition
   #define <reg name> 0 field name WIDTH<field width>
   #define <reg name> 0 field name RANGE<field range>
   #define <reg name> 0 field name RW<r=2,rw=3>//10 and 11
   #define <reg name> 0 field name NUM <field width>'h<value>//devulat
   for <value>
Example:
   //register register name 0
   #define register name 032'h5
   #define register name 0 RESET NUM2'bxx
   #define register name 0 INIT NUM3'h0
```

```
#define register_name_0_RANGE2:1
#define register_name_0_WIDTH2
#define register_name_0_field_name_RANGE2
#define register_name_0_field_name_WIDTH1
#define register_name_0_field_name_RW3
#define register_name_0_field_name_DEFAULT'h0
#define register_name_0_field_name_RANGE1
#define register_name_0_field_name_WIDTH1
#define register_name_0_field_name_RW3
#define register_name_0_field_name_DEFAULT1'h0
#define BASE_ADDRESS_MODULE32'h00000000
#endif_csl_I_
```

# NOTE: < Move this to commands examples >

#### FIGURE 2.22



```
csl_memory_map mmn;
csl_unit p[0-7];
p[0-7].set_range(mmn, 0, 29);
set_address(mmn, \1.getadde_size()*\2);
• \1=p[0-7]
• \2=[0-7]
default address= lastobject.baseaddress()+lastobject.addr_size()+mmn.inc_amounts
p[0-7].add_to_memory_map(mmn);
user next address which is equal to mmn.inc amounts
```

FIGURE 2.23 Individual processors memory spaces and the combined memory map shrink figure





each processor address space starts at an offset

</Move this to commands examples>

<ADD>

move this ADD to sw components

Consumer Electronic Chips

#### FIGURE 2.24



#### FIGURE 2.25



</ADD>

<ADD>

Code generation - move to code gen doc lalso move the generated code abvoe

<memory\_map\_class\_name>::enum<register\_name>\_<field\_name\_in\_register>\_<enum
\_name\_in\_field>

All letters are capitilized except the enum.

Register output abreviations

```
mme = memory map element
```

```
fld = field in a register
enum = enumerated type value for a given field
```

```
C/C++ classes will be generated with a prefix letter "C".
C/C++ enumerated types will be generated with a prefix letter "c"
(i.e. enum cenum<enumerated_type_name> {...}).
```

10/25/07

Verilog code will be generated with a prefix letter "v"

Verilog defines which are equivalent to the C/C++ enumerated will be generated with a prefix letter "cv" (i.e. `define venum<enumerated type name> <value>).

enumerated types should have an illegal field which can be returned from C/C++ switch default cass and from Verilog cas statement default cases. The illegal field can be "caught" by the "downstream" logic and can flag problems with switch and case statement selector inputs. </ADD>

# Virtual Memory

SW address map is global. HW address map is local. Upper bits are the page ID. Upper bits map to a unit ID.

**TABLE 2.10** Virtual memory table

| upper bits | global | local |
|------------|--------|-------|
| 0          | m      | 0     |
| 0          | n      | (n-m) |
| 1          | p      | 0     |
| 1          | q      | (q-p) |
| 2          | b      | 0     |
| 2          | c      | (c-b) |
| 3          | d      | 0     |
| 3          | e      | e-d   |

**FIGURE 2.26** 



#### **TABLE 2.11**

|      | global                                                                                           | local          |
|------|--------------------------------------------------------------------------------------------------|----------------|
| flat | x,y                                                                                              | x, y           |
|      | psa+m, psa+n<br>address                                                                          | m, n           |
| hier | x, y                                                                                             | x, y           |
| v m  | sa=(pno< <amount)<br>ea=(pno&lt;<amount)< td=""><td>1.x<br/>1.y x,y</td></amount)<></amount)<br> | 1.x<br>1.y x,y |

| VM base           | VMPN in Addr             |  |
|-------------------|--------------------------|--|
| 000000            | 0000000 = (0<<20)   0    |  |
| 100000            | 0100000 = (1<<20)   0000 |  |
| 200000            | 0200000 = (2<<20)   0000 |  |
| 20 bits<br>global | 28 bit<br>global         |  |

# <ADDED\_2007.05.12>

Different methods used for programming chip registers

Chips contain registers which need to be configured with values

10/25/07

The register values also need to be read out to a different unit ont he chip or outside of the chip.

CSL provides a way to write a set of registers on a chip using one or 4 different

physical bus/network topologies. The

All buses contain essentially the same set of commands.

addr (address)

data

v (valid)

cmd (command)

All buses/networks are connected to the controller and all leaf level units.

In the caes of the tree network there may be intermediate nodes which are used to  $\ensuremath{\mathsf{L}}$ 

gather information from a cluster of units and for timing reasons.

- 1. In band SOC bus
- 2a. Out of band network tree
- 2b. Out of band network Ring
- 3. In band pipeline

#### 1. In band SOC bus

Each bus master waits for a slot on the bus and then sends a bus command to

another unit on the bus. All units "listen" to the bus for bus commands addressed to the unit.

2a. Out of band network tree

The Out of band network tree has both a send and a receive network The send network contains the following of signals:

addr - data

data - address

v - valid

cmd - command

The send network is used to send data and commands to the leaf level units.

81

```
The leaf level units execute the commands and if requested send a reply
reply tree to the controller.
The controller broadcasts messages to all units which match the uid in
the message and then
execute the command.
2b. Out of band network Ring
The Out of band network ring connects all units in a ring topology.
The ring contains the following of signals:
addr - data
data - address
v - valid
cmd - command
3. In band pipeline
Each pipestage can contain one or more registers which can be read/
written via packets sent down the
command pipeline. The command pipelne packets contain the following
signals.
addr - data
data - address
v - valid
cmd - command
When the address in the pipestage address signal matches an address in
the pipestage and the valid is
'1' then the command is exectued and a register is either read or writ-
ten.
______
========
// note that in the memory map b elow we do not set the data word width
or the address word
width. The clsc will determine the address word width based on the
address range (start and end
addresses) for the memory map.
csl memory map mem map {
  csl_memory_map_page unit_a;
 mem map () {
```

10/25/07 Confidential Copyright © 2007 Fastpath Logic, Inc. Copying in any form

```
set type (VM WITH ADDRESS);
   unit a.set range(0, 65767);
  }
}
csl enum bus cmd {
  BUS CMD RD,
 BUS CMD WR,
  BUS CMD PING,
 BUS CMD NOP
};
// create a bus with signal names that match the pin names on the reg-
isters that the bus
// is logically connected to. There are intermediate units whiuch the
bus is connected to
// for timing and distribution reasons. The units that the bus is con-
nected to have a bus
// interface unit (BIU) that the bus is connected to. The BIU detects
commands that are
// intended for the unit and converts the commands into local control,
address, and data
//
//
//
//
csl interface reply bus {
  csl port data(input, 32),
           addr(input, mem map.get address word width()), // 9 bits
since log2(512) = 9
           v (input );
};
csl interface cmd bus : reply bus {
 csl port cmd(input,2);
  ifc(){
    cmd.add enum(bus cmd);
};
```

```
csl unit controller {
  cmd bus bus out;
  reply bus bus in;
  controller() {
   bus out.reverse();
 }
};
csl register group unit a rg {
 csl register r[[0-31]](32); // create 32 32-bit registers
 unit a rg() {
 }
};
csl unit a{
  cmd bus bus in;
  reply bus bus out;
 unit a rg unit a rg0;
  int unit a mem map base addr;
  a() {
    unit a mem map base addr = 2048;
   bus out.reverse();
   mem map.unit a.add(unit a rg0, "unit regs",
unit a mem map base addr);
    unit a rg0.use biu to write();
// unit a rg0 has the same interface as bus in so they can be connected
// each register has a set of pins that match the signal names and
directions
// in the bus.
// however the bus in and the bus out are not directly connected to the
registers
// instead intermediate logic is created to write the registers.
// The cslc detects that each register in the register group unit a rg0
are in the memory
```

```
// map. Since all registers in the memmory map they need to be con-
   nected to the the unit a
   // BIU (bus interface unit ) which listens to the bus as described
   above and generates the
   // write enable (wr en) signals for each individual register.
   // The interface bus out is no directly connected to the register out-
   puts. Instead the register
   // outputs are connected to a mux and the bus in addr selects the reg-
   ister to send back to the
   // controller which sent the read command to unit a.
   // If not all registers are in the memory map generate a compiler
   error.
       unit a rg0.connect(bus in);
       bus in.connect(unit a rg0);
       csl signal a en =
       reg 0.d = data;
       mem map.set unit address signal(a,addr);
     }
   };
   csl unit top{
     a a0;
     controller cntl0;
     top(){
       a0.set instance id(3);
     }
   };
OLD CSL CODE
   csl memory map mem map;
   csl enum bus cmd {
     BUS CMD RD,
     BUS CMD WR,
```

10/25/07

84

**Confidential** Copyright © 2007 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc. is prohibited

85

```
BUS CMD PING,
 BUS CMD NOP
};
csl interface reply bus {
 csl port data(input, 32),
           addr(input,5) ,
          v(input) ;
};
csl interface cmd bus : reply bus {
 csl port cmd(input,2);
 ifc(){
   cmd.add enum(bus cmd);
 }
};
csl unit controller {
 cmd bus bus out;
 reply bus bus in;
 controller(){
   bus out.reverse();
 }
};
csl unit a{
 cmd bus bus in;
 reply bus bus out;
 csl register reg 0(32);
 a(){
  bus_out.reverse();
  reg 0.
  csl signal a en =
  reg 0.d = data;
 }
mem_map.add_logic(object_wr_en, address)
mem map.add object(a.reg 0)
mem map.set unit address signal(a,addr);
```

10/25/07 Confidential Conveight © 2007 Eastnath Logic Inc. Conving in any form

```
csl unit top{
    a a0;
    top(){
      a0.set instance id();
    }
   };
VERILOG CODE
   `define BUS CMD RD 0
   `define BUS CMD WR 1
   `define BUS CMD PING 2
   `define BUS CMD NOP 3
   `define UID 3 //unit id
   `define REG 0 ADDR 128 //reg 0 address
   module a (bus in data,
          bus in addr,
           bus in cmd ,
           clk,
           bus out data,
           bus out v
           );
    input [31:0] bus in data;
    input [9:0] bus in addr;
    input [1:0] bus in cmd;
    input clk;
    output bus out v;
    reg bus out v;
    output [31:0] bus out data;
    reg [31:0] bus out data;
    //local signals
    reg [31:0] reg 0;
    wire bus_cmd_rd = (`BUS_CMD_RD == bus_in_cmd) ;
    wire bus cmd wr = (`BUS CMD WR == bus in cmd) ;
    wire bus cmd ping = (`BUS CMD PING == bus in cmd);
    wire bus cmd nop = (`BUS CMD NOP == bus in cmd);
```

```
wire unit_a_en = bus_in_addr[9:8] == `UID;
wire unit_a_wr_en = unit_a_en && bus cmd wr;
 wire unit a rd en = unit a en && bus cmd rd;
 wire unit a ping en= unit a en && bus cmd ping;
wire reg 0 addr en = bus in addr[7:0] == `REG 0 ADDR;
wire reg 0 wr en = unit a wr en && reg 0 addr en;
 always @(posedge clk) begin
  if(reg 0 wr en) begin
   reg 0 <= bus in data;
  end
 end
always @(posedge clk) begin
   bus out v <= unit a rd en & unit a ping en;
end
always @(posedge clk) begin
   if (unit a rd en) begin
 case (bus in addr)
 `REG 0 ADDR: bus out data <= reg 0;
 endcase
 end
 else if (unit a ping en) begin
     bus out_data = `UID;
 end
end
endmodule
```

FIGURE 2.27 Bus Interface Unit Command Decoder

89



10/25/07

</ADDED\_2007.05.12>

<ADDED ON 2007.05.16>

NOTE: UPDATE COMMAND SUMMARY ACCORDING TO THIS

Note: There should be 8 examples from :

#### **TABLE 2.12**

| Type                                 |   | automatic<br>mem map |
|--------------------------------------|---|----------------------|
| flat                                 | X | X                    |
| hierarchical                         | X | X                    |
| virtual with page number and address | X | X                    |
| virtual with base address            | X | X                    |

2

User defined example:

```
csl unit processor {
  . . .
};
csl unit cluster {
processor p[[0-7]];
};
csl unit chip {
cluster c[[0-7]];
};
csl memory map page mproc {
 mproc(){
    set unit (processor);
 }
};
csl memory map page mcluster {
 mproc mp[[0-7]](p[[0-7]]); //user specified
 mcluster(){
   set unit(cluster);
} ;
csl memory map page mchip {
 mcluster mc[0-7]](c[[0-7]]); //user specified
 mchip(){
    set unit(chip);
 }
};
csl memory map mmap {
 mchip mchip;
 mmap(){
  set type(hierarchical);
```

# Automatic example:

```
csl unit processor {
 . . .
} ;
csl unit cluster {
processor p[[0-7]];
};
csl_unit chip {
cluster c[[0-7]];
};
csl_memory_map_page mproc {
 mproc(){
   set unit (processor);
 }
};
csl memory map mmap {
  mmap(){
 set_top_unit(chip);
 set type(hierarchical);
 use instance decl order();
 }
}
//This generates the same code as the user defined version above
```

### **EXAMPLE:**

# P<sub>1</sub>M





94

10/25/07

```
im.add to mem map(512);  // insert at address 512
 }
csl memory page mp{
 mp(){
   set unit(p);
  }
csl memory map mm{
 mp mp;
 mm(){
   set top unit(chip);
  set_type(hierarchical);
   autogen mem map;
 }
}
csl unit cl{
 p p[[0-7]];
csl unit chip{
 cl cl[[0-7]];
 chip(){
```

# Generated header file:

```
#define sr 0x000
#define ir 0x005
#define mp_start_addr 0x000
#define mp_end_addr 0x3FF
#define dm_start_addr 0x080
#define dm_end_addr 0x0FF
#define im_start_addr 0x200
#define im_end_addr 0x2FF
```

When generating the memory map acces rights and visibility will be specified as parameters to generate only those defines that correspond to that specific options.

The adaptor needs to know how to connect the pins objects in the memory map to the network which will read/write the objects in the memory map.

Flat memory will need - data, address, command (W/R) and valid.

All units will listen to the address bus and they will need an address range checker (optional).

For hierarchical memory maps there will be a tree of enable signals to select the unit . ex: chip enable + cluster enable + processor enable

Virtual with unit ID and address

96

The upper bits of the address bus will be used to identify the unit (unit ID), the lower bits will be used to address local memory in the selected unit.

Virtual memory with base address?

### **CHAPTER 1 CSL Memory**

All rights reserved
Copyright ©2006 Fastpath Logic, Inc.
Copying in any form without the expressed written
permission of Fastpath Logic, Inc is prohibited

#### **TABLE 1.1** Chapter Outline

- 1.1 CSL Memory Command Summary
- 1.2 CSL Memory Commands

# 1.1 CSL Memory Command Summary

#### **CSL Memory**

```
csl_memory memory_name(width,depth);
initialize_random_values(seed_value);
initialize_random(value);
set_num_rd_ifc(numeric expression);
set_num_wr_ifc(numeric expression);
add_logic(reset);
add_logic(clock);
```

# 1.2 CSL Memory Commands

**CSL Memory** 

csl\_memory memory\_name(width,depth);

#### **DESCRIPTION:**

Creates a memory named *memory\_name*. The param width and depth there are numeric expresion and are mandatory for memory.

[CSL Memory Command Summary]

#### **EXAMPLE:**

//

CSL CODE

//

VERILOG CODE

//

10/25/07 3

#### initialize(filename);

#### **DESCRIPTION:**

Use the values in the file to initialize a memory in the C++ simulator or a DUT memory instance in the test bench

[ CSL Memory Command Summary ]

#### **EXAMPLE:**

//

CSL CODE

//

VERILOG CODE

11

# initialize\_random\_values(seed\_value); DESCRIPTION:

Initialize each memory location in a memory with random values in the C++ simulator or a DUT memory instance in the test bench. Use the *seed\_value* to initialize the random number generator.

[CSL Memory Command Summary]

#### **EXAMPLE:**

CSL CODE
//
VERILOG CODE

10/25/07 5

# initialize\_random(value);

#### **DESCRIPTION**:

Use the same value to initialize each memory location in the memory in the C++ simulator or a DUT memory instance in the test bench.

[ CSL Memory Command Summary ]

#### **EXAMPLE:**

CSL CODE
//
VERILOG CODE

```
set_num_rd_ifc(numeric expression);
DESCRIPTION:
```

Sets the number of the read interfaces generated in the memory unit.

[CSL Memory Command Summary]

# **EXAMPLE:**

//

CSL CODE

//

VERILOG CODE

//

10/25/07 7

# **Fastpath Logic Inc.**

# add\_logic(reset); DESCRIPTION:

This is an reset command. When the reset signal is on the low level (logic "0") the memory is filled up with 0 values, the clock signal edge doesn't matter.

[ CSL Memory Command Summary ]

# EXAMPLE: // CSL CODE // VERILOG CODE

11

# Fastpath Logic Inc.

add\_logic(clock);

DESCRIPTION:

Adds a clock signal to a memory.

[CSL Memory Command Summary]

EXAMPLE:

//

CSL CODE
//

VERILOG CODE
//

#### **CHAPTER 1 CSL Instruction Set Architecture Generator**

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

#### **TABLE 1.1** Chapter Outline

1.1 CSL ISA Syntax and Command Summary

1.2 CSL ISA Commands

## 1.1 CSL ISA Syntax and Command Summary

#### 1.1.1 ISA Classes

CSL Isa classes are used to generate Instruction Set Architectures (ISA). In order to achieve this, certain steps need to be followed and understood. In CSL two types of classes are used when defining an ISA: CSL Isa element and CSL Isa field. These classes will form a tree-like structure that will generate the ISA.

#### 1.1.1.1 CSL ISA Field class

An instruction is formed of ranges which hold various parts of the instruction (opcode, source/destination addresses, flags, etc..). In CSL these ranges are represented by a variation of the CSL Field class: CSL Isa Field.

#### 1.1.1.1.1 CSL ISA Field class declaration

CSL Isa Field are an exception from the usual CSL classes in the way they are declared: CSL Isa Fields have a dual object/class declaration mode. The reason for this is because most of the time Isa Fields will be declared just like a bitrange object and a limited set of commands will be called upon (eg. associating an enum). In this case, the declaration appears as the one for a CSL object with optional parameters as explained in each case below:

#### CSL Isa Field object declaration

```
csl_isa_field isa_field_object(width[,enum_or_enum_item]);
csl_isa_field isa_field_object(field_object_name);
csl_isa_field isa_field_object(lower, upper[,enum_or_enum_item]);
```

NOTE: I see no reason the keep this constructor especially since there is no set\_width for isa field + why would anyone create an isa field with noting (not even width)

```
csl isa field isa field object name;
```

Sometimes however, the user may require hierarchical Isa Fields. In this case, these are declared in the global scope just like any other CSL class. The Isa Field class declaration is shown in the below example:

```
csl_isa_field isa_field_name {
   (objects declarations/instantiations)+
   isa_field_name() {
        (isa_field methods calls)+
    }
};
```

10/25/07

**Confidential** Copyright © 2007 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc. is prohibited

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables and blue text is a short BNF representation of CSL commands/declarations.

In the ISA Field class' scope other fields can be instantiated or declared. ISA Fields are declared in another ISA Field using the object declaration syntax. Hierarchical fields can only be instantiated in another hierarchical field.

**TABLE 1.2** Rules for instantiating objects in an ISA Field's scope

| CSL class           | Is instantiated in CSL Isa Fields scope |
|---------------------|-----------------------------------------|
| CSL Unit            | -                                       |
| CSL Testbench       | -                                       |
| CSL Vector          | -                                       |
| CSL State Data      | -                                       |
| CSL Register        | -                                       |
| CSL Register File   | -                                       |
| CSL Fifo            | -                                       |
| CSL Memory Map      | -                                       |
| CSL Memory Map Page | -                                       |
| CSL Isa Element     | -                                       |
| CSL Isa Field       | YES                                     |
| CSL Field           | -                                       |

#### 1.1.1.1.2 CSL ISA Field usage and rules

Isa Fields are instantiated in Isa elements as discussed later. Isa Fields can also be instantiated in hierarchical Isa Fields. Table 1.3 shows the usage of Isa Fields related to other CSL classes:

**TABLE 1.3** Isa Field usage rules

| CSL class           | Uses CSL Isa Field |
|---------------------|--------------------|
| CSL Unit            | -                  |
| CSL Testbench       | -                  |
| CSL Vector          | -                  |
| CSL State Data      | -                  |
| CSL Register        | -                  |
| CSL Register File   | -                  |
| CSL Fifo            | -                  |
| CSL Memory Map      | -                  |
| CSL Memory Map Page | -                  |

**TABLE 1.3** Isa Field usage rules

| CSL class       | Uses CSL Isa Field |
|-----------------|--------------------|
| CSL Isa Element | YES                |
| CSL Isa Field   | YES                |
| CSL Field       | -                  |

#### 1.1.1.1.3 CSL Isa Field class commands

The following commands can be called on both Isa Field class (inside the constructor) and on Isa Fields declared using an object syntax.

#### **CSL** Isa Field class commands

```
[isa_field_obj.]set_type(isa_field_type);
[isa_field_obj.]set_name(string);
isa_field_obj_name.set_offset(num_expr);
isa_field_obj_name.set_enum(enum_name);
isa_field_obj_name.set_enum_item(enum_item_name);
```

```
isa_field_obj_name.get_offset();
isa_field_obj_name.get_name();
isa_field_obj_name.get_mnemonic();
isa_field_obj_name.get_type();
isa_field_obj_name.get_lower();
isa_field_obj_name.get_upper();
isa_field_obj_name.get_width();

isa_field_obj_name.get_enum();
isa_field_obj_name.get_enum_item(enum_item_name);
isa_field_obj_name.set_value(num_expr);
isa_field_obj_name.get_value();
isa_field_obj_name.add_allowed_range(num_expr, num_expr);
gen_decoder(csl_unit_unit_object_name);
```

isa field obj name.set mnemonic(string);

## 1.1.2 Usage tables

#### **CSL** Isa element

can be defined and inherited

- can be defined in

**TABLE 1.4** CSL Isa element definition in other CSL classes

| CSL class           | Can be defined in |  |  |
|---------------------|-------------------|--|--|
| global scope        | YES               |  |  |
| CSL Unit            | -                 |  |  |
| CSL Signal Group    | -                 |  |  |
| CSL Interface       | -                 |  |  |
| CSL Testbench       | -                 |  |  |
| CSL Vector          | -                 |  |  |
| CSL State Data      | -                 |  |  |
| CSL Register        | -                 |  |  |
| CSL Register File   | -                 |  |  |
| CSL Fifo            | -                 |  |  |
| CSL Memory Map      | -                 |  |  |
| CSL Memory Map Page | -                 |  |  |
| CSL Isa Element     | -                 |  |  |
| CSL Isa Field       | -                 |  |  |
| CSL Field           | -                 |  |  |

- can be inherited from

**TABLE 1.5** CSL Isa element inheritance rules

| CSL class         | Can be inherited from |
|-------------------|-----------------------|
| global scope      | -                     |
| CSL Unit          | -                     |
| CSL Signal Group  | -                     |
| CSL Interface     | -                     |
| CSL Testbench     | -                     |
| CSL Vector        | -                     |
| CSL State Data    | -                     |
| CSL Register      | -                     |
| CSL Register File | -                     |

**TABLE 1.5** CSL Isa element inheritance rules

| CSL class           | Can be inherited from |  |  |  |
|---------------------|-----------------------|--|--|--|
| CSL Fifo            | -                     |  |  |  |
| CSL Memory Map      | -                     |  |  |  |
| CSL Memory Map Page | -                     |  |  |  |
| CSL Isa Element     | YES                   |  |  |  |
| CSL Isa Field       | -                     |  |  |  |
| CSL Field           | -                     |  |  |  |

#### CSL\_ISA\_FIELD METHODS

#### CSL\_ISA\_ELEMENT

```
csl isa element isa obj name [: isa obj name0];
```

#### CSL\_ISA\_ELEMENT METHODS

```
set_type (instr_format | instr | root_format );
set_width (numeric_expression);
set_position(isa_field, numeric_expression);
set_next(csl_isa_field left_field, csl_isa_field right_field);
set_previous(csl_isa_field right_field, csl_isa_field left_field);
gen_decoder(csl_unit unit_object_name);
```

#### 1.2 CSL ISA Commands

#### **CSL ISA INSTRUCTION FORMAT**

```
csl_isa_field isa_field_object_name;
DESCRIPTION:
```

Creates a isa field isa field object.

[ CSL ISA Syntax and

#### **Command Summary**]

#### **EXAMPLE:**

In this example it was created a field object named *f\_op*.

#### FIGURE 1.1

```
OP 31 30 29 0

e_op OR XOR AND
```

#### CSL CODE

```
csl_enum e_op{
   OR,
   XOR,
   AND
};
csl_isa_field f_op{
   f_op() {
   set_width(2);
   set_enum(e_op);
   set_type(opcode);
}
};
```

10/25/07 7

```
csl_isa_field isa_field_object(width[,enum_or_enum_item]);
DESCRIPTION:
```

Creates a isa field isa field object.

param width - width of the field, it will transform into a range [n-1:0]; param enum or enum item - the enum or the enum item will be associated to the field;

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

In this example are created two isa fields  $f_op$  and  $f_alu$ .

#### FIGURE 1.2



#### **CSL** CODE

```
csl_enum e op{
 ALU,
MOV,
 BR
};
csl enum e ALU{
 OR,
XOR,
AND,
ADD,
 SUB
};
csl isa field f op(2, e op);
f op.set_type(opcode);
csl isa field f alu(3,e ALU);
f alu.set_type(selector);
```

**VERILOG CODE** 

8 10/25/07

```
csl_isa_field isa_field_object(field_object_name);
DESCRIPTION:
```

Create a isa field isa field object derived from another csl\_isa\_field.

[ CSL ISA Syntax and

#### Command Summary ]

#### **EXAMPLE:**

The isa field  $f_{op2}$  is derived from isa field  $f_{op}$ .

#### FIGURE 1.3



#### CSL CODE

```
csl_enum e_op{
   ADD,
   XOR,
   SUB
};
csl_isa_field f_op(2, e_op);
f_op.set_type(opcode);
csl_isa_field f_op2(f_op);
```

VERILOG CODE

```
csl_isa_field isa_field_object(lower, upper[,enum_or_enum_item]);
DESCRIPTION:
```

Create an isa field isa field object

params lower and upper - range of the field

param enum\_or\_enum\_item - the enum or the enum item will be associated to the field;

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

There are created three isa fields *f\_op*, *f\_rega*, *f\_imm* using lower and upper range.

#### FIGURE 1.4



#### CSL CODE

```
csl_isa_field f_op(0,1);
f_op.set_type(opcode);

csl_isa_field f_rega(24,29);
f_rega.set_type(address);

csl_isa_field f_imm(0,15);
f imm.set_type(constant);
```

```
[isa_field_obj_name.]set_type(isa_field_type);
```

Set\_type command is mandatory for a csl\_isa\_field. If set\_type command is not set for a csl\_isa\_field then cslc will throw an error. An hierarchical isa\_field can have as children fields only isa\_fields. An hierarchical field can have as children fields only fields and not isa\_fields; The types an isa field can have are detailed in Table 1.6

**TABLE 1.6** Isa field types

| isa_field_type | Details |
|----------------|---------|
| opcode         |         |
| subopcode      |         |
| address        |         |
| selector       |         |
| constant       |         |
| unused         |         |
| reserved       |         |

[ CSL ISA Syntax and

11

#### Command Summary ]

#### **EXAMPLE:**

Sets the types of five isa fields.

#### FIGURE 1.5

| OP |    |    | rd | OP2 |    | rs1 |    |   | rs2 |   |
|----|----|----|----|-----|----|-----|----|---|-----|---|
| 31 | 30 | 29 | 25 | 24  | 22 | 17  | 16 | 5 | 4   | 0 |

#### CSL CODE

```
csl_isa_field f_op(2);
f_op.set_type(opcode);

csl_isa_field f_op2(3);
f_op2.set_type(subopcode);

csl_isa_field f_rd(5);
f_rd.set_type(address);

csl_isa_field f_rs1(5);
f_rs1.set_type(address);

csl_isa_field f_rs2(5);
f_rs2.set_type(address);
```

```
[isa field obj name.] set name (string);
```

Sets the long name of the isa\_field that will be used when generating the pdf docs, if this is not set the default value is the name of the field;

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

Sets the name "opcode" for the isa field *f\_op*.

#### FIGURE 1.6



CSL CODE

```
csl_isa_field f_op{
  f_op() {
    set_name("opcode");
    set_type(opcode);
    set_width(2);
  }
};
csl_isa_field f_alu(2);
  f_alu.set_type(selector);

VERILOG CODE
```

```
isa field obj name.set_mnemonic(string);
```

Sets the abrevation of the isa\_field that will be used when generating the c++ code, if this is not set the default value is the enum item name in small letters.

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

Sets the abrevation "alu" of the isa filed named *f\_alu*.

#### FIGURE 1.7



CSL CODE

```
csl_isa_field f_op(2)
f_op.set_type(opcode);
csl_isa_field f_alu{
f_alu() {
    set_type(selector);
    set_mnemonic("alu");
    set_width(2);
}
};
```

```
isa_field_obj_name.set_offset(num_expr);
Description :
```

Set the value to be added to both lower and upper index of the isa\_field.

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

Sets the offset for the isa field *f\_alu*.

#### FIGURE 1.8



#### **CSL** CODE

```
csl_isa_field f_op(2,e_op);
csl_isa_field f_alu{
f_alu() {
    set_width(2);
    set_type(opcode);
    set_offset(2);
}
};
```

VERILOG CODE

```
isa_field_obj_name.get_offset();
```

Returns the offset of the isa field.

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

Sets the offset for the isa filed f\_op2 using the *get\_offset()* method.

CSL CODE

```
csl_isa_field f_op{
f_op() {
    set_width(2);
    set_type(opcode);
    set_offset(1);
};
csl_isa_field f_op2{
    f_op2() {
    set_width(3);
    set_type(opcode);
    set_offset(f_op.get_offset());
};
```

isa\_field\_obj\_name.get\_name();

#### **DESCRIPTION:**

Returns the name of the isa field.

[ CSL ISA Syntax and

#### **Command Summary**

#### **EXAMPLE:**

Sets the name of isa filed *f\_regb* using the *get\_name()* method.

CSL CODE

```
csl_isa_field f_rega{
  f_rega() {
  set_width(6);
  set_type(address);
  set_name("reg_adr");
  }
};

csl_isa_field f_regb{
  f_regb() {
  set_width(6);
  set_type(address);
  set_lame(f_rega.get_name());
  }
};
```

VERILOG CODE

10/25/07 17

```
isa_field_obj_name.get_mnemonic();
```

Returns the mnemonic of the isa field.

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

Sets the abrevation for isa filed f\_op2 using the *get\_mnemonic()* method.

**CSL** CODE

```
csl_isa_field f_op{
f_op() {
    set_width(2);
    set_type(opcode);
    set_mnemonic("alu");
    };
    csl_isa_field f_op2{
    f_op2() {
    set_width(3);
    set_type(opcode);
    set_mnemonic(f_op.get_mnemonic());
    }
};
```

```
isa_field_obj_name.get_type();
```

Returns the type of the isa field.

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

Sets the type of isa field  $f_{op2}$  using the type of  $f_{op}$  with  $get_{type}$  () method.

**CSL** CODE

```
csl_isa_field f_op(2);
f_op.set_type(opcode);

csl_isa_field f_op2(3);
f op2.set_type(f op.get_type());
```

VERILOG CODE

```
isa_field_obj_name.get_lower();
```

Returns the lower index of the isa field.

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

Sets the lower index for the isa field *f\_op2* using *get\_lower()* method.

CSL CODE

```
csl_isa_field f_op(16,12);
f_op.set_type(opcode);
csl_isa_field f_op2(14,f_op.get_lower());
f_op2.set_type(subopcode);
```

```
isa_field_obj_name.get_upper();
```

Returns the upper index of the isa field.

[ CSL ISA Syntax and

# **Command Summary**

# **EXAMPLE:**

Sets the upper index for the isa field *f\_alu* using *get\_upper()* method.

CSL CODE

```
csl_isa_field f_op(16,12);
f_op.set_type(opcode);
csl_isa_field f_alu(f_op.get_upper(),f_op.get_lower());
f_alu.set_type(selector);
```

VERILOG CODE

10/25/07 21

```
isa_field_obj_name.get_width();
```

Returns the width of the isa field.

[ CSL ISA Syntax and

# **Command Summary** ]

# **EXAMPLE:**

Sets the width of isa filed *f\_alu* using the *get\_width()* method.

```
CSL CODE
```

```
csl_isa_field f_op{
  f_op() {
    set_width(2);
    set_type(opcode);
  }
  };
  csl_isa_field f_alu(f_op.get_width());
  f_alu.set_type(selector);

VERILOG CODE
```

```
isa_field_obj_name.set_enum(enum_name);
```

Associates an enum to the isa field object.

[ CSL ISA Syntax and

# **Command Summary** ]

# **EXAMPLE:**

Associates the enum op\_code to the isa field op.

#### FIGURE 1.9

# CSL CODE

```
csl_enum op code{
   ALU,
   MOV,
   BR
};
csl_enum eALU{
   OR,
   XOR,
   AND
};
csl isa field op{
op(){
set_type (opcode);
set width(2);
set enum(op code);
}
};
csl_isa_field alu{
alu(){
set_type(selector);
set_width(2);
set_enum(eALU);
}
};
```

VERILOG CODE

```
isa_field_obj_name.set_enum_item(enum_item_name);
```

Associates an enum item to the isa field object, this is legal only for an instruction.

[ CSL ISA Syntax and

# **Command Summary** ]

#### **EXAMPLE:**

Associates an enum item ALU to the isa field f\_op, and an enum item XOR to isa field f\_alu.

#### FIGURE 1.10

```
        f
        ALU

        31
        30
        29
        18
        17
        16
        15
        0
```

#### EXAMPLE:

```
        MALU
        XOR

        31
        30
        29
        18
        17
        16
        15
        0
```

#### CSL CODE

```
csl_enum e op{
   ALU,
   MOV,
   BR
};
csl_enum e_ALU{
   XOR,
   OR,
   AND
};
csl_isa_field f op(2, e op);
f op.set type(opcode);
csl_isa_field f alu(2, e ALU);
f alu.set type(opcode);
csl isa element isa {
isa() {
set_type(root format);
set_width(32);
}
};
csl_isa_element f: isa {
```

```
f_op f_op;
f_alu f_alu;
f() {
    set_type(instr_format);
    set_position(alu, 16);
    set_position(op, 30);
}
};
csl_isa_element f1: f{
f1() {
    set_type(instr);
    f_op.set_enum_item(ALU);
    f_alu.set_enum_item(XOR);
}
};
```

VERILOG CODE

```
isa_field_obj_name.get_enum();
```

Returns the associated enum of the isa field object.

[ CSL ISA Syntax and

27

# **Command Summary**

# **EXAMPLE:**

Associates the enum op\_code to the isa field f\_op2, using get\_enum() method.

CSL CODE

```
csl_enum e op{
ADD,
MOV,
 SUB
};
 csl_isa_field f_op{
 f op(){
 set_type (opcode);
 set width(2);
 set_enum(op code);
 }
 };
 csl isa field f op2{
 f op2(){
 set type(subopcode);
 set_width(2);
 set enum(f op.get enum());
 };
```

VERILOG CODE

```
isa_field_obj_name.get_enum_item(enum_item_name);
```

Returns the associated enum\_item of the isa field object.

[ CSL ISA Syntax and

# Command Summary ]

#### **EXAMPLE:**

Associates an enum item MOV to the isa field f op2, using get\_enum\_item() method.

CSL CODE

```
csl_enum e op{
    ALU,
    MOV,
    BR
 };
 csl isa field f op(2, e op);
 f op.set_type(opcode);
 csl isa field f op2(3);
 f alu.set type(opcode);
 csl isa element isa {
 isa() {
 set_type(root format);
 set width(32);
 }
 csl isa element f1: isa {
 f op f op;
 f1() {
 set type(instr format);
 set_position(f op, 30);
 f op.set enum item(MOV);
 }
 csl_isa_element f2: f1 {
 f_op2 f_op2;
 f2() {
 set type(instr format);
 set position(f op2, 20);
 f op2.set enum item(f op.get enum item());
 };
28
```

VERILOG CODE

```
isa_field_obj_name.set_value(num_expr);
```

Associates a numeric value to the isa field object.

[ CSL ISA Syntax and

# **Command Summary** ]

#### **EXAMPLE:**

Associates the numeric value 244 to the isa field imm.

#### FIGURE 1.11

|    | OP | rega | a  |    |    |    | imm |
|----|----|------|----|----|----|----|-----|
| 31 | 30 | 29   | 24 | 23 | 16 | 15 | C   |

#### CSL CODE

```
csl_isa_field op(2);
op.set_type(opcode);

csl_isa_field rega(6);
rega.set_type(address);

csl_isa_field imm{
  imm() {
  set_width(16);
  set_type(constant);
  set_value(244);
}
};
```

VERILOG CODE

isa field obj name.get\_value();

# **DESCRIPTION:**

Returns the associated numeric value of the isa field object.

[ CSL ISA Syntax and

# **Command Summary** ]

# **EXAMPLE:**

Sets the numeric value for the isa field *rs* , using the *get\_value()* method.

CSL CODE

```
csl_isa_field rd{
rd() {
  set_width(6);
  set_type(constant);
  set_value(20);
}
};
csl_isa_field rs
rs() {
  set_width(6);
  set_type(constant);
  set_type(constant);
  set_value(rd.get_value());
}
};
```

VERILOG CODE

10/25/07 31

```
isa_field_obj_name.add_allowed_range(num_expr, num_expr);
```

Sets the lower and upper bounds of the values that can be associated to the isa field.

[ CSL ISA Syntax and

# **Command Summary** ]

## **EXAMPLE:**

Adds the allowed range for the isa field imm.

# FIGURE 1.12

```
        OP
        rega
        imm

        31
        30
        29
        24
        23
        0
```

## CSL CODE

```
csl_isa_field op(2)
op.set_type(opcode);

csl_isa_field rega(6)
rega.set_type(address);

csl_isa_field imm{
  imm() {
  set_width(24);
  set_type(constant);
  add_allowed_range(1245,36);
  }
};
```

**VERILOG CODE** 

```
gen_decoder(csl_unit unit_object_name);
DESCRIPTION:
```

Generate a decoder for every field in the format.

[ CSL ISA Syntax and

# **Command Summary** ]

#### **EXAMPLE:**

Generates a decoder for the unit u.

# **FIGURE 1.13**

```
OP BRANCH
31 30 29 18 17 16 15 0
```

# CSL CODE

```
csl_unit u{
u(){}
};

csl_isa_field f_op(2);
f_op.set_type(opcode);

csl_isa_field f_branch{
f_branch(){
    set_type(opcode);
    set_width(2);
    gen_decoder(u);
};
```

VERILOG CODE

```
csl_isa_element isa_obj_name [: isa_obj_name0];
DESCRIPTION:
```

Csl\_isa\_element is a scope holder object. It can have instances and definitions of csl\_isa\_field and can be derived from another csl\_isa\_element .

[ CSL ISA Syntax and

# **Command Summary** ]

# **EXAMPLE:**

//

#### FIGURE 1.14

```
format OP 31 30 29 0
```

#### CSL CODE

```
csl_isa_field f_op(2);
f_op.set_type(opcode);

csl_isa_element isa {
  isa() {
  set_type(root_format);
  set_width(32);
}
};

csl_isa_element format : isa {
  f_op f_op;
  format() {
  set_type(inst_format);
  set_position(f_op, 30);
}
};
```

10/25/07 35

```
set_type (instr_format | instr | root_format );
DESCRIPTION:
```

Set\_type for csl\_isa\_element is mandatory. If the isa\_element is not derived from another isa\_element then the type of the element has to be root\_format. A design can have multiple root\_formats. A root\_format cannot have isa\_field instantiations or definitions. The root\_format name is the name that is considered as the isa name.

[ CSL ISA Syntax and

# **Command Summary** ]

#### **EXAMPLE:**

Sets the type "root\_format" for isa element isa, "instr\_format" for isa element f and "instr" for isa element f1.

#### **FIGURE 1.15**



| f  |    |    |    |    |     |     |    |   | 1 |
|----|----|----|----|----|-----|-----|----|---|---|
|    | OP |    |    |    | ALU |     |    |   |   |
| 31 | 30 | 29 | 18 | 17 | 1   | 3 1 | 15 | 0 | ) |

#### EXAMPLE:

```
f1 ALU ADD 31 30 29 18 17 16 15 0
```

#### CSL CODE

```
csl_enum e_op{
   ALU,
   MOV
};

csl_enum e_alu{
   ADD,
   SUB,
   XOR
};

csl_isa_field f_op(2, e_op);
f_op.set_type(opcode);

csl_isa_field f_alu(2, e_alu);
f_alu.set_type(opcode);

csl_isa_element isa {
```

# Fastpath Logic Inc.

#### Chapter 1

```
isa() {
set_type(root format);
set_width(32);
  }
};
csl isa element f: isa {
f_op f_op;
f alu f alu;
f() {
set_type(instr_format);
set_position(f_op, 30);
set_position(f alu, 16);
}
};
csl isa element f1: f{
f1() {
set_type(instr);
f_op.set_enum_item(ALU);
f alu.set enum item(ADD);
};
```

VERILOG CODE

10/25/07 37

# Fastpath Logic Inc.

```
set_width (numeric_expression);
DESCRIPTION:
```

set\_width for csl\_isa\_element is mandatory and can only be called for a root\_format(set\_type has to be before set\_width);

[ CSL ISA Syntax and

## **Command Summary** ]

# **EXAMPLE:**

Sets the width for the isa element isa.

#### **FIGURE 1.16**

```
isa
OP
31 30 29
0
```

#### CSL CODE

```
csl_isa_element isa {
  isa() {
  set_type(root_format);
  set_width(32);
  }
};
```

**VERILOG CODE** 

```
set_position(isa_field, numeric_expression);
DESCRIPTION:
```

Set the absolute position of the isa field.

[ CSL ISA Syntax and

# **Command Summary** ]

#### **EXAMPLE:**

Sets the position for isa fields op and imm.

#### **FIGURE 1.17**

```
        format

        OP
        rega
        imm

        31
        30
        29
        24
        23
        0
```

# CSL CODE

```
csl_isa_field op(2);
op.set_type(selector);
csl isa field rega(6);
rega.set type (address);
csl isa field imm(24);
imm.set type(constant);
csl isa element isa {
isa() {
set_type(root format);
set width(32);
}
};
csl isa element format {
op op;
rega rega;
imm imm;
format() {
set_type(instr format);
set position(op, 30);
set next(op,rega);
set position(imm, 0);
};
```

VERILOG CODE

```
set_next(csl_isa_field left_field, csl_isa_field right_field);
DESCRIPTION:
```

Set "the next " field position of a field inside a format in a "linked-list" way. In this way if the size of the fields changes they will remain adjacent to each other;

[ CSL ISA Syntax and

#### **Command Summary** ]

#### **EXAMPLE:**

Arranges the isa fields op,rega,regb.

#### **FIGURE 1.18**

```
        format

        OP
        rega
        regb

        31
        30
        29
        25
        24
        20
        19
        0
```

#### CSL CODE

```
csl isa field op(2);
op.set type(selector);
csl isa field rega(5);
rega.set_type(address);
csl isa field regb(5);
regb.set_type(address);
csl isa element isa {
isa() {
set_type(root format);
set width(32);
}
};
csl isa element format : isa {
op op;
rega rega;
regb regb;
format() {
set type(instr format);
set position(op, 30);
set_next(op,rega);
set next(rega, regb);
};
```

VERILOG CODE

10/25/07 41

```
set_previous(csl_isa_field right_field, csl_isa_field left_field);
DESCRIPTION:
```

Set "the previous " field position of a isa field inside a format in a "linked-list" way. In this way if the size of the isa fields changes they will remain adjacent to each other.

[ CSL ISA Syntax and

# Command Summary ]

# **EXAMPLE:**

//

#### **FIGURE 1.19**

```
f OP rega ALU 31 30 29 18 17 16 15 0
```

#### CSL CODE

```
csl isa field f op(2);
f op.set_type(opcode);
csl_isa_file f_rega(12);
f rega.set type(address);
csl isa field f alu(2);
f alu.set_type(selector);
csl isa element isa {
isa() {
set_type(root format);
set width(32);
}
csl isa element f{
f op f op;
f rega f rega;
f alu f alu;
f() {
set_type(instr format);
set position(f alu, 16);
set previous(f alu, f rega);
set previous(f rega, f op);
};
```

VERILOG CODE

10/25/07 43

```
gen_decoder(csl_unit unit_object_name);
DESCRIPTION:
```

Generate a decoder for every field in the format.

[ CSL ISA Syntax and

# **Command Summary** ]

#### **EXAMPLE:**

Generates a decoder for the unit u.

#### **FIGURE 1.20**

```
        f
        BRANCH

        31
        30
        29
        18
        17
        16
        15
        0
```

# CSL CODE

```
csl unit u{
u(){}
};
csl_isa_field f_op(2);
f op.set_type(opcode);
csl_isa_field f_branch{
f branch(){
set_type (opcode);
set width(2);
} } ;
csl_isa_element isa {
isa() {
set_type(root format);
set_width(32);
}
csl_isa_element f : isa {
f op f op;
f() {
set_type(inst format);
set_position(f_op, 30);
gen_decoder(u);
}
};
```

VERILOG CODE

# **CHAPTER 2 CSL Interconnect**

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

# **TABLE 2.1** Chapter Outline

- 2.1 CSL Interconnect Command Summary
- 2.2 CSL Interconnect Commands

# 2.1 CSL Interconnect Command Summary

# 2.1.1 Usage tables

# **CSL Signal**

can only de declared

TABLE 2.2 CSL signal declaration in other CSL classes

| CSL class           | Can be declared in |
|---------------------|--------------------|
| global scope        | -                  |
| CSL Unit            | YES                |
| CSL Signal Group    | YES                |
| CSL Interface       | -                  |
| CSL Testbench       | YES                |
| CSL Vector          | -                  |
| CSL State Data      | -                  |
| CSL Register        | -                  |
| CSL Register File   | -                  |
| CSL Fifo            | -                  |
| CSL Memory Map      | -                  |
| CSL Memory Map Page | -                  |
| CSL Isa Element     | -                  |
| CSL Isa Field       | -                  |
| CSL Field           | -                  |

# **CSL Signal Group**

can be defined and instantiated

- can be defined in

TABLE 2.3 CSL signal group definition in other CSL classes

| CSL class        | Can be defined in |
|------------------|-------------------|
| global scope     | YES               |
| CSL Unit         | -                 |
| CSL Signal Group | -                 |
| CSL Interface    | -                 |
| CSL Testbench    | -                 |

38

**TABLE 2.3** CSL signal group definition in other CSL classes

| CSL class           | Can be defined in |
|---------------------|-------------------|
| CSL Vector          | -                 |
| CSL State Data      | -                 |
| CSL Register        | -                 |
| CSL Register File   | -                 |
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

<sup>-</sup> can be instantiated in

**TABLE 2.4** CSL signal group instantiation in other CSL classes

| CSL class           | Can be instantiated in |
|---------------------|------------------------|
| global scope        | -                      |
| CSL Unit            | YES                    |
| CSL Signal Group    | YES                    |
| CSL Interface       | -                      |
| CSL Testbench       | -                      |
| CSL Vector          | -                      |
| CSL State Data      | -                      |
| CSL Register        | -                      |
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | -                      |
| CSL Memory Map Page | -                      |
| CSL Isa Element     | -                      |
| CSL Isa Field       | -                      |
| CSL Field           | -                      |

# **CSL Port**

can only de declared

**TABLE 2.5** CSL port declaration in other CSL classes

| CSL class           | Can be declared in |
|---------------------|--------------------|
| global scope        | -                  |
| CSL Unit            | YES                |
| CSL Signal Group    | -                  |
| CSL Interface       | YES                |
| CSL Testbench       | -                  |
| CSL Vector          | -                  |
| CSL State Data      | -                  |
| CSL Register        | -                  |
| CSL Register File   | -                  |
| CSL Fifo            | -                  |
| CSL Memory Map      | -                  |
| CSL Memory Map Page | -                  |
| CSL Isa Element     | -                  |
| CSL Isa Field       | -                  |
| CSL Field           | -                  |

#### **CSL Interface**

can be defined and instantiated

- can be defined in

**TABLE 2.6** CSL interface definition in other CSL classes

| CSL class         | Can be defined in |
|-------------------|-------------------|
| global scope      | YES               |
| CSL Unit          | -                 |
| CSL Signal Group  | -                 |
| CSL Interface     | -                 |
| CSL Testbench     | -                 |
| CSL Vector        | -                 |
| CSL State Data    | -                 |
| CSL Register      | -                 |
| CSL Register File | -                 |

40

**TABLE 2.6** CSL interface definition in other CSL classes

| CSL class           | Can be defined in |
|---------------------|-------------------|
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

- can be instantiated in

**TABLE 2.7** CSL interface instantiation in other CSL classes

| CSL class           | Can be instantiated in |
|---------------------|------------------------|
| global scope        | -                      |
| CSL Unit            | YES                    |
| CSL Signal Group    | -                      |
| CSL Interface       | YES                    |
| CSL Testbench       | -                      |
| CSL Vector          | -                      |
| CSL State Data      | -                      |
| CSL Register        | -                      |
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | -                      |
| CSL Memory Map Page | -                      |
| CSL Isa Element     | -                      |
| CSL Isa Field       | -                      |
| CSL Field           | -                      |

### **CSL Unit**

can be defined and instantiated. Units must have an input port with a clock attribute. The exception is if the unit has a set\_type(combinational) then the unit does not have to have a clock. But the combinational must be instantiated in a design hierarchy which does have one or more clock inputs originating at the root of the design hierarchy.

- can be defined in

**TABLE 2.8** CSL unit definition in other CSL classes

| CSL class           | Can be defined in |
|---------------------|-------------------|
| global scope        | YES               |
| CSL Unit            | -                 |
| CSL Signal Group    | -                 |
| CSL Interface       | -                 |
| CSL Testbench       | -                 |
| CSL Vector          | -                 |
| CSL State Data      | -                 |
| CSL Register        | -                 |
| CSL Register File   | -                 |
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

- can be instantiated in

**TABLE 2.9** CSL unit instantiation in other CSL classes

| CSL class        | Can be instantiated in |
|------------------|------------------------|
| global scope     | -                      |
| CSL Unit         | YES                    |
| CSL Signal Group | -                      |
| CSL Interface    | -                      |
| CSL Testbench    | YES                    |
| CSL Vector       | -                      |
| CSL State Data   | -                      |
| CSL Register     | -                      |

**TABLE 2.9** CSL unit instantiation in other CSL classes

| CSL class           | Can be instantiated in |
|---------------------|------------------------|
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | -                      |
| CSL Memory Map Page | -                      |
| CSL Isa Element     | -                      |
| CSL Isa Field       | -                      |
| CSL Field           | -                      |

# **Signals**

```
csl signal signal name;
   csl signal signal name0(signal name1);
   csl signal signal name([signal data type][,width]);
   csl signal signal name([signal data type,]upper limit,lower limit);
   csl signal signal name([signal data type,]bitrange object name);
   signal object.set width(numeric expression);
   int signal object.get width();
   signal object.set bitrange (bitrange object name);
   bitrange object signal object.get bitrange();
   signal object.set range(upper limit, lower limit);
   int signal object.get lsb();
   int signal object.get msb();
Signal Types
   signal object.set type(csl signal type);
   csl signal type signal object.get type();
   signal object.set attr(csl signal attr);
   csl signal attr signal object.get attr();
   ???csl list name.set attr(csl signal attribute);
Signal groups
   csl signal group signal group name;
   signal group instance.generate individual rtl signals(on|off);
   int signal group object.get width();
Units
   csl unit unit name;
   set type( combinational | sequential );
Units: port
   csl port port name(port direction[,port type][,range]);
   csl port port name (port hierarchical identifier);
```

```
port object.reverse();
   unit name.add port list([port direction,]interface object);
   port object.set width (numeric expression);
   int port object.get width();
   port object.set bitrange(bitrange object);
   bitrange object port object.get bitrange();
   port_object_name.set range(upper limit, lower limit);
   int port object name.get lsb();
   int port object name.get msb();
Port types
   port object name.set type(csl port type);
   csl port type port object name.get type();
   port object name.set attr(csl port attr);
   csl port attr port object name.get attr();
Units: interface
   csl interface interface object name;
   interface name.reverse();
   int interface object.get width();
Units: parameter
   csl unit parameter parameter name (default value);
   unit name #(parameter override value) unit instance name;
Units: prefix
   set unit prefix(prefix string[,prefix specifier]);
   string unit object name.get unit prefix();
   set signal prefix (prefix string);
   string signal object name.get signal prefix();
   set signal prefix local(prefix string);
   string signal object name.get signal prefix local();
Units: instance control bit
   set instance alteration bit(status);
Signal operations
   signal object name.merge (merge op, list of signals);
   signal object name.merge(merge op, signal list object name);
New commands
   (unit name | unit instance name).set unit id(numeric expression);
   unit name.add logic(external unit enable);
   (unit name | instance name).add logic(unit address decoder,
   address signal name);
   signal name. (field name.) *add logic (gen decoder);
```

Units: signal

# 2.2 CSL Interconnect Commands

We will now describe the CSL interconnect specification commands. The CSL interconnect specification commands are used to create new unit instances and to connect the instances. The modules have port interfaces or the ports can connect to ports in which are used to connect the modules to signals. The ports can connect to an expression in a parent module or the ports can connect to ports in other instances in the same module or the ports can connect to the ports in the parent module. Connecting ports to logic in a higher level is not recommended.

# 2.2.1 Signals

The following section describes signals. Signals connect objects. The default type for a signal is a wire. A wire needs to be driven at all times. If it is not driven then the value on the wire is undefined and the wire is treated as a don't care by the synthesis tools. A don't care can be a zero or a one.

```
csl_signal signal_name;
DESCRIPTION:
```

The signal can be created inside or outside a CSL unit's scope.

Signals can be declared inside signal-group and testbench.

# [ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In this example is shown a data check unit that uses a reference and a comparator. The connection between the reference and the comparator is made using a 8-bit signal called *ref\_data*.

#### FIGURE 2.1



#### CSL CODE

```
csl unit ref{
      csl port x (output, 8);
      ref(){}
   };
   csl unit comp{
     csl port x (input, 8);
      comp(){}
   };
    csl unit chek{
    csl signal ref data(wire, 8);
    ref ref(.x(ref data));
    comp comp( .x(ref_data));
     chek(){}
   };
VERILOG CODE
    module ref(x);
     output [7:0] x;
   endmodule
   module comp(x);
     input [7:0] x;
   endmodule
   module chek();
     wire [7:0] ref data;
     ref ref(.x(ref data));
     comp comp(.x(ref data));
```

endmodule

```
csl_signal signal_name0(signal_name1);
DESCRIPTION:
```

Creates a new signal with the name <code>signal\_object\_name0</code> by copying the signal object <code>signal\_object\_name1</code> passed as constructor argument.Signal\_object\_name1 can also be a hid (copy from another scope).

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

Creates two units named *comp1* and *comp2*, a reference unit named *ref* and a *top* unit. In the *top* unit are defined two signals x , y .

## FIGURE 2.2 Three units and a reference unit



## CSL CODE

```
csl unit comp1{
    csl_port x(output,4);
     comp1(){}
   };
     csl unit comp2{
     csl port y (output, 4);
     comp2(){}
   };
    csl unit ref{
    csl_port x(input,4), y(input,4);
    ref(){}
   };
   csl unit top {
   csl_signal x(wire, 4), y(x);
   ref ref (.x(x),.y(y));
   comp1 comp1 (.x(x));
   comp2 comp2 (.y(y));
   top(){}
   };
VERILOG CODE
   module comp1(x);
     output [3:0] x;
   endmodule
   module comp2(y);
```

## Fastpath Logic Inc.

## Chapter 2

```
output [3:0] y;
endmodule
module ref(x,y);
  input [3:0] x;
  input [3:0] y;
endmodule
module top();
  wire [3:0] x;
  wire [3:0] y;
  ref ref(.x(x), .y(y));
  comp1 comp1(.x(x));
  comp2 comp2(.y(y));
endmodule
```

# csl\_signal signal\_name([signal\_data\_type][,width]); DESCRIPTION:

Creates a signal object named signal\_name. Optionally the type and width of the signal can be specified: signal\_data\_type specifies the type and can take any of the values in table Signal Types; Width specifies the width of the signal and can be a numeric expression.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

**TABLE 2.10** Signal Types

| Signal type | Description                    |
|-------------|--------------------------------|
| wire        | Creates a wire type signal     |
| wand        | Creates a wand type signal     |
| wor         | Creates a wor type signal      |
| tri         | Creates a tri type signal      |
| triand      | Creates a triand type signal   |
| trior       | Creates a trior type signal    |
| tri0        | Creates a tri0 type signal     |
| tri 1       | Creates a tri1 type signal     |
| supply0     | Creates a supply0 type signal  |
| supply1     | Creates a supply1 type signal  |
| reg         | Creates a reg type signal.     |
| integer     | Creates a integer type signal. |
| time        | Creates a time type signal.    |

## **EXAMPLE:**

The example shows two connected units (a sender and a receiver). Each has a 4 bit port and are interconnected by a 4 bit signal in the top unit.

FIGURE 2.3 A sender and a receiver connected by a signal



```
CSL CODE
```

```
csl_unit send{
csl_port out(output,4);
52
```

```
send(){}
   csl_unit rcv{
   csl_port in(input,4);
   rcv(){}
   };
   csl unit top{
   csl_signal d out(wire,4);
   send send( .out(d out));
   rcv rcv( .in(d_out));
   top(){}
   };
VERILOG CODE
   module send(out);
     output [3:0] out;
   endmodule
   module rcv(in);
     input [3:0] in;
   endmodule
   module top();
     wire [3:0] d out;
    send send(.out(d out));
     rcv rcv(.in(d_out));
   endmodule
```

## csl signal

```
signal_name([signal_data_type,]upper_limit,lower_limit);
```

## **DESCRIPTION:**

Creates a signal named *signal\_object\_name*. The constructor takes as parameters two numeric expressions (*upper\_limit* and *lower\_limit*) that represent the MSB (most significant bit) and LSB (least significant bit) of the bitrange associated with the signal. Optionally, the *signal\_data\_type* parameter can be specified setting the type of the signal to reg or wire, tri etc.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

In this example are three units: a sender called *send*, a receiver unit called *rcv* and a global unit called *top*. The *send* unit has a 2-bit output port. The *rcv* unit has an input port with 2 bits width. The *top* unit has a 2-bit signal called *d\_out*.

FIGURE 2.4 A sender and a receiver connected by a signal.



```
CSL CODE
```

54

```
csl unit send{
   csl port out(output,2);
   send(){}
   };
   csl unit rcv{
   csl port in(input,2);
   rcv(){}
   };
   csl unit top{
   csl signal d out (wire, 1, 0);
   send send( .out(d out));
   rcv rcv( .in(d out));
   top(){}
   };
VERILOG CODE
   module send(out);
     output [1:0] out;
   endmodule
   module rcv(in);
     input [1:0] in;
   endmodule
   module top();
     wire [0:1] d out;
```

```
send send(.out(d_out));
rcv rcv(.in(d_out));
endmodule
```

```
csl_signal signal_name([signal_data_type,]bitrange_object_name);
DESCRIPTION:
```

Creates a signal named <code>signal\_name</code> with bitrange <code>bitrange\_object\_name</code>. Every signal object has a bitrange object attached by default. The default bitrange width for a newly created signal is 1. If a signal is created and the constructor uses a bitrange object as a parameter, a copy of that bitrange object is associated with the particular signal; the bitrange parameter can be a previously defined bitrange object or it can be an anonymous bitrange (defined on the spot). Optionally, the <code>signal\_data\_type</code> parameter can be specified setting the type of the signal to reg or wire, tri etc.

## [CSL Interconnect Command Summary]

## **EXAMPLE:**

In this example a bitrange\_object named *br1* is passed as a parameter to one signal named *dif\_sgn*.

FIGURE 2.5 Two units connected by a signal



```
CSL CODE
```

```
csl bitrange br1(4,1);
   csl unit pd{
   csl port out(output,br1);
   pd(){}
   };
   csl unit ctrl b{
   csl port in(input,br1);
   ctrl b() {}
   };
   csl unit top{
   csl_signal dif sgn (wire, br1);
   pd pd (.out(dif sgn));
   ctrl b ctrl b ( .in(dif sgn));
   top(){}
   };
VERILOG CODE
   module pd(out);
     output [4:1] out;
   endmodule
   module ctrl b(in);
     input [4:1] in;
   endmodule
```

```
module top();
  wire [4:1] dif_sgn;
  pd pd(.out(dif_sgn));
  ctrl_b ctrl_b(.in(dif_sgn));
endmodule
```

signal object.set width(numeric expression);

## **DESCRIPTION:**

Set the width of a single dimensional signal. The bitrange of the signal is automatically created from the width and can be retrieved using get\_bitrange() function. If width has already been set the cslc will flag an error.

## [ CSL Interconnect Command Summary ]

## **EXAMPLE:**

In the example from Figure 2.6 is illustrated the use of signal *data* to connect *a* and *b* units inside a *top* unit. The width of the signal is set using *set width* commands.

## FIGURE 2.6



```
CSL CODE
```

csl unit a{

```
csl port x(output, 16);
    a(){}
   };
   csl unit b{
   csl port y(input, 16);
   b(){}
   };
    csl unit top{
    csl signal data(wire);
    a a( .x(data));
    b b( .y(data));
    top(){
    data.set width(16); }
   };
VERILOG CODE
   module a(x);
     output [15:0] x;
   endmodule
   module b(y);
     input [15:0] y;
   endmodule
   module top();
     wire [15:0] data;
     a a(.x(data));
     b b(.y(data));
```

endmodule

```
int signal object.get_width();
```

Returns the width of a single dimensional signal, otherwise it generates a cslc compile time error.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

In the example from Figure 2.7 is illustrated the use of signals to connect *snd* and *rcv* units inside a *trans* unit. The width of the signals is set using *set\_width* and *get\_width* commands.

FIGURE 2.7 A sender and a receiver connected by two signals



```
CSL CODE
   csl unit snd{
   csl port x(output, 16), y(output, 16);
   snd(){}
   };
   csl unit rcv{
   csl port x(input, 16), y(input, 16);
   rcv() { }
   };
   csl unit trans{
   csl signal x data, y data;
   snd snd( .x(x data), .y(y data));
   rcv rcv( .x(x data), .y(y data));
   trans(){
   x data.set width(16);
   y data.set width(x data.get width());
     }
   };
VERILOG CODE
   module snd(x, y);
     output [15:0] x;
     output [15:0] y;
   endmodule
   module rcv(x,y);
     input [15:0] x;
     input [15:0] y;
```

endmodule

## Chapter 2

```
module trans();
  wire [15:0] x_data;
  wire [15:0] y_data;
  snd snd(.x(x_data), .y(y_data));
  rcv rcv(.x(x_data), .y(y_data));
endmodule
```

signal object.set bitrange(bitrange object name);

## **DESCRIPTION:**

Sets the bitrange object of a signal. The bitrange object passed as a parameter to the set\_bitange() method must already be declared. After the assignment of the bitrange the signal contains a reference to the bitrange object bitrange object\_name.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

In the example from Figure 2.8 is illustrated the use of a signal to connect *a* and *b* units inside a *top* unit. The width of the signal is set using *set bitrange* commands.

## FIGURE 2.8



## CSL CODE

```
csl_bitrange br1(16);
   csl unit a{
   csl port x(output,br1);
   a(){} };
   csl unit b{
   csl port y(input,br1);
   b(){};
   csl unit top{
   csl signal data;
   a a( .x(data));
   b b ( .y(data));
   top(){
   data.set bitrange(br1); }
   };
VERILOG CODE
   module a(x);
     output [15:0] x;
   endmodule
   module b(y);
     input [15:0] y;
   endmodule
   module top();
     wire [15:0] data;
     a a(.x(data));
     b b(.y(data));
   endmodule
```

bitrange object signal object.get bitrange();

## **DESCRIPTION:**

Returns a bitrange object. The return type of this function is an object of type bitrange.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

In the example from Figure 2.9 is illustrated the use of signals to connect *snd* and *rcv* units inside a *trans* unit. The width of the signals is set using *set\_bitrange* and *get\_bitrange* commands.

#### FIGURE 2.9



```
CSL CODE
```

```
csl bitrange br1(16);
   csl unit snd{
   csl port x1(output,16), y1(output,16);
   snd(){}
   };
   csl unit rcv{
   csl port x2(input,16), y2(input,16);
   rcv(){}
   };
   csl unit trans{
   csl_signal x data, y data;
   snd snd( .x1(x_data), .y1(y_data));
   rcv rcv( .x2(x data), .y2(y data));
   top(){
   x data.set bitrange(br1);
   y_data.set_bitrange(x_data.get_bitrange());
   } };
VERILOG CODE
   module snd(x1,y1);
     output [15:0] x1;
     output [15:0] y1;
   endmodule
   module rcv(x2,y2);
     input [15:0] x2;
     input [15:0] y2;
   endmodule
```

```
signal object.set_range(upper limit, lower limit);
```

Set the bitrange for the *signal\_object\_name* using the *upper\_limit* and *lower\_limit* delimiters. This method does not have a corresponding get method.

[CSL Interconnect Command Summary]

## **EXAMPLE:**

In this example we have one 32-bit signal named *reg\_out* which connect a register called *reg* and a comparator called *comp*. The width of signal is set using *set\_range* command.

## FIGURE 2.10 A comparator and a register



## CSL CODE

```
csl unit reg1{
   csl port out(output, 32);
   reg1(){}
   };
   csl unit comp{
   csl_port in(input, 32);
   comp(){}
   };
   csl unit top{
   csl signal reg out;
   reg1 reg1( .out(reg out));
   comp comp( .in(reg out));
   top(){
   reg out.set_range(31, 0);}
   };
VERILOG CODE
   module reg1(out);
     output [31:0] out;
   endmodule
   module comp(in);
     input [31:0] in;
   endmodule
   module top();
     wire [31:0] reg out;
     reg1 reg1(.out(reg out));
     comp comp(.in(reg out));
```

endmodule

```
int signal_object.get_lsb();
```

Returns the lower index value for the signal object name.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In this example, the lower index of a signal can be set explicitly or it can be the result of a get method applied on another object.

FIGURE 2.11 Connecting three signals to the check unit



```
CSL CODE
   csl unit check{
   csl port ch 1(input, 8), ch 2(input, 8), ch 3(output, 16);
   check(){}
   };
   csl unit seq gen {
   csl signal sig0(wire,8), sig1(wire,8), sig2;
   check check( .ch 1(sig0),.ch 2(sig1), .ch 3(sig2));
   seq gen(){
   sig2.set range(sig0.get lower(), sig0.get upper() + sig1.get upper()
   +1);}
   };
VERILOG CODE
   module check(ch 1,ch 2,ch 3);
     input [7:0] ch 1;
     input [7:0] ch 2;
     output [15:0] ch 3;
   endmodule
   module seq gen();
     wire [7:0] sig0;
     wire [7:0] sig1;
     wire [15:0] sig2;
     check check( .ch 1(sig0),.ch 2(sig1), .ch 3(sig2));
    endmodule
```

```
int signal_object.get_msb();
```

Return the upper index value for the signal.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

In this example, the return value of the get\_upper\_index() method is used to set another upper index. Since the return value is an int, it can also be used in other contexts where an int parameter would be allowed.

FIGURE 2.12 Connecting three signals to the check unit



```
CSL CODE
   csl unit check{
   csl port ch 1(input, 8), ch 2(input, 8), ch 3(output, 16);
   check(){}
   csl unit seq gen{
   csl signal sig0(wire,8), sig1(wire,8), sig2;
   check check (.ch 1(sig0),.ch 2(sig1), .ch 3(sig2));
   seq gen(){
   siq2.set range(sig0.get lower(), sig0.get_upper() + sig1.get_upper()
   +1);
   } };
VERILOG CODE
   module check(ch 1,ch 2,ch 3);
     input [7:0] ch 1;
     input [7:0] ch 2;
     output [15:0] ch 3;
   endmodule
   module seq gen();
     wire [7:0] sig0;
     wire [7:0] sig1;
     wire [15:0] sig2;
     check check ( .ch 1(sig0),.ch 2(sig1), .ch 3(sig2));
    endmodule
```

## 2.2.1.1 Signal Types

The CSL language will create additional type information for signals. The additional attributes information will be used to check that signals of compatible types are connected to each other. The type information in the CSL is declared. There are two different ways to set the signal type.

signal object.set\_type(csl signal type);

## **DESCRIPTION:**

Assign a net type to *signal\_object\_name*. Applies to both signals and ports. Csl\_signal\_type specifies the type of signal and can take any of the values in table Signal Types;

**TABLE 2.11** Signal Types

|          | Description                              |
|----------|------------------------------------------|
| INTEGER  | integer                                  |
| REG      | reg                                      |
| TRIREG   | tristate net                             |
| WIRE     | wired net                                |
| WOR      | wired or net                             |
| WAND     | wired and net                            |
| TRI      | similar to wire, multiple drivers        |
| TRI0     | tri set to 0                             |
| TRI1     | tri set to 1                             |
| TRIOR    | tristate or net                          |
| TRIAND   | tristate and net                         |
| SUPPLY0  | net set to 0                             |
| SUPPLY1  | net set to 1                             |
| TIME     | type of datatypes                        |
| REAL     | double precision floating point variable |
| REALTIME | for realtime aplications                 |

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

This example illustrates the set type() method applied on both signal objects and port objects

FIGURE 2.13 Connecting clk to units



CSL CODE

```
csl_unit im{
csl_port im p(input);
```

70 10/25/07 Confidential Copyright © 2006 Fastpath Logic, Inc. Copying in any form

**Confidential** Copyright © 2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc. is prohibited

71

```
im(){}
   };
   csl_unit id{
   csl_port id_p(input);
   id(){}
   };
   csl unit rf{
   csl_port rf p(input);
   rf(){
   rf_p.set_type(reg);}
   };
   csl unit alu{
   csl port alu p(input);
   alu(){}
   };
   csl unit wb{
   csl_port wb p(input);
   wb(){}
   };
   csl_unit chip{
   csl_signal clk1(8);
   im im( .im_p(clk1));
   id id( .id p(clk1));
   rf rf( .rf p(clk1));
   alu alu( .alu p(clk1));
   wb wb( .wb p(clk1));
   chip(){
   clk1.set type(wire);}
   };
VERILOG CODE
   module im(im_p);
     input im p;
   endmodule
   module id(id p);
     input id_p;
   endmodule
   module rf(rf_p);
     input reg rf p;
   endmodule
   module alu(alu p);
```

10/25/07 Confidential Copyright © 2006 Fastpath Logic, Inc. Copying in any form

```
input alu_p;
endmodule
module wb(wb_p);
  input wb_p;
endmodule
module chip();
  wire [7:0] clk1;
  im im(.im_p(clk1));
  id id(.id_p(clk1));
  rf rf(.rf_p(clk1));
  alu alu(.alu_p(clk1));
  wb wb(.wb_p(clk1));
endmodule
```

73

csl signal type signal object.get\_type();

## **DESCRIPTION:**

Returns the type of the signal object or port object for which is called.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

This example illustrates the use of get\_type() method combined with set\_type(). This way, signal/ports dependencies are created.

FIGURE 2.14 Connecting clocks and a input signal to units



## CSL CODE

```
csl_unit im{
csl port im c(input), im s(input);
im(){}
};
csl unit id{
csl port id c(input), id s(input);
id(){}
};
csl unit rf{
csl_port rf c(input), rf s(input);
rf(){}
};
csl unit alu{
csl port alu c(input), alu s(input);
alu(){}
};
csl unit wb{
csl port wb c(input), wb s(input);
wb(){}
};
csl unit chip{
csl signal clk1, d in;
im im(.im c(clk1), .im s(d in));
id id(.id c(clk1));
rf rf(.rf c(clk1));
alu alu(.alu c(clk1));
```

```
wb wb(.wb c(clk1));
   chip(){
   clk1.set_type(wire);
   d_in.set_type(clk1.get_type());
   };
VERILOG CODE
    module im(im p);
     input im p;
   endmodule
   module id(id p);
     input id p;
   endmodule
   module rf(rf p);
     input rf p;
   endmodule
   module alu(alu_p);
     input alu_p;
   endmodule
   module wb(wb p);
     input wb p;
   endmodule
   module chip();
     wire [7:0] clk1;
     wire [7:0] d in;
     im im(.im p(clk1));
     id id(.id p(clk1));
     rf rf(.rf p(clk1));
     alu alu(.alu_p(clk1));
     wb wb(.wb p(clk1));
   endmodule
```

```
signal object.set attr(csl signal attr);
```

Assign an attribute to *signal\_name*. Attributes describe what the signal is used for in the design. An attribute listing is given in Table 2.12

**TABLE 2.12** signal attributes

| mnemonic | signal attribute        |
|----------|-------------------------|
| en       | enable                  |
| stall    | stall                   |
| mux_sel  | mux select              |
| decode   | decoded minterm/maxterm |
| clock    | clock signal            |
| reset    | reset signal            |

## [ CSL Interconnect Command Summary ]

75

## **EXAMPLE:**

We want to interconnect three instances of a flip flop ,ff\_1 ,ff\_2 and ff\_3. The module top contains both ff\_1, ff\_2 and ff\_3 and additionally stall and data\_in, data\_out signals. When the autorouter is called, it connects the ports and signals which have the same attribute and pertain to units in a sibling relationship.

## FIGURE 2.15



## CSL CODE

```
csl_unit ff{
csl_port q(output), data(input), e(input);
ff(){ }
};
csl_unit top{
csl_signal d_data1,d_data2,data_in,data_out,st;
ff ff_1(.data(data_in),.e(st),.q(d_data1));
ff ff_2(.data(d_data1),.e(st),.q(d_data2));
ff ff_3(.data(d_data2),.e(st),.q(data_out));
top(){
st.set attr(clk);
```

```
}
   };
VERILOG CODE
   module ff(q,
              data,
              e);
     input data;
     input e;
     output q;
   endmodule
   module top();
     wire d_data1;
     wire d_data2;
     wire data in;
     wire data out;
     wire st;
     ff ff_1(.data(data_in),
              .e(st),
              .q(d data1));
     ff ff 2(.data(d data1),
              .e(st),
              .q(d data2));
     ff ff 3(.data(d data2),
              .e(st),
              .q(data out));
   endmodule
```

```
csl signal attr signal object.get attr();
```

Returns the attribute of *signal\_object\_name*. Attributes describe what the signal is used for in the design. An attribute listing is given in Table 2.12.

It can only be called on a signal object and returns an object of type csl\_signal\_attr .

## [ CSL Interconnect Command Summary ]

## **EXAMPLE:**

We want to interconnect three instances of a flip flop ,ff\_1, ff\_2 and ff\_3. The module top contains both ff\_1, ff\_2 and ff\_3 and additionally stall and data\_in, data\_out signals. When the autorouter is called, it connects the ports and signals which have the same attribute and pertain to units in a sibling relationship.

#### **FIGURE 2.16**



```
CSL CODE
   csl unit ff{
   csl port q(output), data(input), e(input);
   ff(){}
   };
   csl unit top{
   csl signal d data1, d data2, data in, data out, st;
   ff ff 1(.data(data in),.e(st),.q(d data1));
   ff ff 2(.data(d data1),.e(st),.q(d data2));
   ff ff 3(.data(d data2),.e(st),.q(data out));
   top(){
   st.set attr(en);
   data_out.set_attr(st.get attr());
     }
   };
VERILOG CODE
   module ff(q,
             data,
             e);
     input data;
```

```
input e;
  output q;
endmodule
module top();
  wire d_data1;
  wire d data2;
  wire data_in;
  wire data out;
  wire st;
  ff ff_1(.data(data_in),
          .e(st),
          .q(d data1));
  ff ff_2(.data(d_data1),
          .e(st),
          .q(d_data2));
  ff ff_3(.data(d_data2),
          .e(st),
          .q(data_out));
endmodule
```

```
csl list name.set_attr(csl signal attribute);
```

Assign an attribute to *signal\_object\_name*. Attributes describe what the signal is used for in the design. An attribute listing is given in Table 2.13

**TABLE 2.13** signal attributes

| mnemonic | signal attribute        |
|----------|-------------------------|
| en       | enable                  |
| stall    | stall                   |
| pe       | pipe enable             |
| ps       | pipe stall              |
| ms       | mux select              |
| decode   | decoded minterm/maxterm |
| clk      | clock signal            |
| rst      | reset signal            |
| wr_en    | write enable            |

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

We want to interconnect two instances of a flip flop ,ff\_1 and ff2. The module *top* contains both ff1 and ff2 and additionally clock and enable signals. When the *autorouter* is called, it connects the ports and signals which have the same attribute and pertain to units in a sibling relationship.

## FIGURE 2.17



## CSL CODE

```
csl_unit ff{
csl_port en1(input), clk1(input), data (input);
csl_port q(output);
ff(){}
};
csl_unit top{
ff ff1;
```

```
ff ff2;
   csl_signal data path, clock, enable, data in, data out;
   top(){
   clock.set attr(clk);
   enable.set attr(en);
        } } ;
VERILOG CODE
   module ff(en1,
              clk1,
              data,
              a);
     input en1;
     input clk1;
     input data;
     output q;
   endmodule
   module top();
     wire data path;
     wire clock;
     wire enable;
     wire data in;
     wire data out;
     ff ff1();
     ff ff2();
   endmodule
```

## 2.2.1.2 Grouping Signals

Signals can be grouped together and assigned a symbolic name. The great advantage of using signal groups is evident when we intend to connect the objects in our design. Instead of connecting tens of wires to tens of ports we just connect a group of signals(a signal group in CSL) to a group of ports(an interface in CSL).

This connection can be done manually(using the connect command) or automatically by the autorouter. In the first and third case, we must have the signals in the signal group and the ports in the interface put in the order of the connection preference so that the port and the signal we want to connect have the same index in the both lists.

```
csl_signal_group signal_group_name;
DESCRIPTION:
```

Creates a signal group named *signal\_group\_name*. Csl\_signal\_group is a scope delimited by curly braces and it contains a constructor. Inside the scope are declared the signals from group.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

In this example are three units: u1, u2 and top. The top unit contains u1 and u2 units and a signal group named SG with signals  $x\_d$ ,  $y\_d$ ,  $z\_d$ . The u1 and u2 units have the interfaces ifc1 and ifc2 which are connected with the signal group SG. The interface ifc1 has 3 output ports called x, y, z and ifc2 has 3 input ports called x, y, z.

#### **FIGURE 2.18**



## CSL CODE

```
csl interface ifc1 {
csl port x(output), y(output), z(output);
ifc1(){}
};
csl interface ifc2 {
csl port x(input), y(input), z(input);
ifc2(){}
};
csl unit u1{
ifc1 ifc1;
u1(){}
};
csl_unit u2{
ifc2 ifc2;
u2(){}
};
csl signal group sg{
csl_signal x_d, y_d, z_d;
sq(){}
};
csl unit top{
```

```
sg sg;
   u1 u1( .ifc1(sg));
   u2 u2( .ifc2(sg));
   top(){}
   };
VERILOG CODE
   module u1(ifc1 x,
             ifc1 y,
             ifc1 z);
      output ifc1 x;
      output ifc1 y;
      output ifc1 z;
   endmodule
   module u2(ifc2_x,
             ifc2_y,
             ifc2 z);
     input ifc2 x;
     input ifc2 y;
     input ifc2_z;
   endmodule
   module top();
     wire sg_x_d;
     wire sg_y_d;
     wire sg z d;
     u1 u1);
     u2 u2);
   endmodule
```

```
\label{limits} \underline{ \texttt{signal\_group\_instance.generate\_individual\_rtl\_signals(on|off);} \\
```

When this is set to **on**, as the group "traverses" scopes the autorouter component will generate a port for each signal inside the group. If it is set to **off** (default behaviour), the grouped signals will be "merged" into a single port as they come across scope boundaries, else if the *status* is set to true, the grouped signals will be used as individual ports.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

In the example we have one unit  $\boldsymbol{u}$  wh

itch contain a signal-group *SG* with signals  $x\_d$ ,  $y\_d$ ,  $z\_d$ . It was use the command *generate individual rtl signals(on)* for generate a port for each signal inside the SG group.

#### **FIGURE 2.19**



## CSL CODE

```
csl signal group sg{
   csl signal x d;
   csl_signal y d;
   csl signal z d;
   sq(){
   generate individual rtl signals(on); }
    };
   csl unit u{
   sg sglinst;
   u(){}
    };
VERILOG CODE
   module u();
     wire sglinst x d;
     wire sqlinst y d;
     wire sglinst z d;
   endmodule
```

```
int signal_group_object.get_width();
```

Will returns the sum of all widths of the signals in the signal\_group named signal group object.

[ CSL Interconnect Command Summary ]

## **EXAMPLE:**

The example shows one signal group named SG which contains three signals with different widths, and a signal named sig1. The width of signal sig1 is set to be equal with width of signal\_group using the commands  $set\_width$  and  $get\_width()$ .

## **FIGURE 2.20**



## CSL CODE

```
csl signal group sq{
     csl\_signal \times d(2);
     csl signal y d(4);
     csl signal z d(8);
   sq(){}
    } ;
   csl unit u{
   sg sginst;
   csl signal sig1;
   u(){
   sig1.set width(sginst.get width());}
    };
VERILOG CODE
   module u();
     wire [1:0] sqlinst x d;
     wire [3:0] sglinst y d;
     wire [7:0] sglinst z d;
     wire [13:0] sig1;
   endmodule
```

### 2.2.1.3 Units

CSL Units act like Verilog modules. Units can be instantiated within other units. A unit represents a scope and every variable, signal, or port defined in that unit will have its name prepended with the unit name. Units must have an input port with a clock attribute. The exception is if the unit has a set\_type(combinational) then the unit does not have to have a clock. But the combinational must be instantiated in a design hierarchy which does have one or more clock inputs originating at the root of the design hierarchy.

```
csl_unit unit_name;
```

CSL unit class declaration. For definition see 2.2.1.3 Units above. It represents a scope delimited by curly braces and contains a constuctor.

The CSL unit class declaration alone does not translate into a Verilog module. Only a unit definition results in a Verilog module.

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In the following example is a unit called  $u_unit$ .



#### CSL CODE

```
csl_unit u_unit{
  u_unit() { }
  };
VERILOG CODE
```

module u unit();

endmodule

set\_type( combinational | sequential );

### **DESCRIPTION:**

Units must have an input port with a clock attribute. The exception is if the unit has a set\_type(combinational) then the unit does not have to have a clock. But the combinational must be instantiated in a design hierarchy which does have one or more clock inputs originating at the root of the design hierarchy.

### **EXAMPLE:**

### 2.2.1.4 Units:Ports

A port is a directed signal type. Ports are declared in the interface of a unit or in an unit and are used to make connections (input or output signals, or both).

csl\_port port\_name(port\_direction[,port\_type][,range]);
DESCRIPTION:

Port object declaration. These types can be declared inside a unit class definition and are thus added to the unit's default interface, or inside an interface definition and become part of the respective interface. Parameters that can be passed to a port declaration are:

port direction, specifying the direction of the signal passing through the port;

**TABLE 2.14** Port direction specifiers

| Port direction | Description |
|----------------|-------------|
| input          | input port  |
| output         | output port |
| inout          | inout port  |

port type, details the signal type passing through the port

**TABLE 2.15** Port types

| Port type | Description                                                        |
|-----------|--------------------------------------------------------------------|
| wire      | Creates a wire type port                                           |
| wand      | Creates a wand type port                                           |
| wor       | Creates a wor type port                                            |
| tri       | Creates a tri type port                                            |
| triand    | Creates a triand type port                                         |
| trior     | Creates a trior type port                                          |
| tri0      | Creates a tri0 type port                                           |
| tri l     | Creates a tri1 type port                                           |
| supply0   | Creates a supply0 type port                                        |
| supply1   | Creates a supply1 type port                                        |
| reg       | Creates a reg type port. Note: only available for output ports     |
| integer   | Creates a integer type port. Note: only available for output ports |
| time      | Creates a time type port. Note: only available for output ports    |
|           |                                                                    |

<sup>•</sup>range, specifies the range of the port and can be a bitrange object, a width numeric expression or a upper index, lower index pair of numeric expressions

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In this example is a unit called *a* which contains an interface called *ifc*. The interface has two ports : x and y;

### FIGURE 2.21



## CSL CODE

```
csl_port port_name(port_hierarchical_identifier);
DESCRIPTION:
```

This acts like a copy constructor for a port object. The *port\_name* object is created by copying all the properties found in the port object specified by the *port\_hierarchical\_identifier* (port\_direction, port\_type and range).

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In this example is a unit called *a* which contains an interface called *ifc*. The interface has two ports : x and y;

### FIGURE 2.22



### CSL CODE

```
csl unit a{
   csl_port x(output), y(output);
   a(){}
   };
   csl unit b{
   csl port x1(a.x), y1(a.y);
   b(){}
   };
VERILOG CODE
   module a(x,
             y);
     output x;
     output y;
   endmodule
   module b(x1, y1);
    output x1;
    output y1;
   endmodule
```

```
port object.reverse();
```

Reverse the direction of a port. This method is called on a port object and it reverses its direction. This method can only be called for input/output ports, otherwise the function has no effect and a warning is produced.

### [ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In this example it use the method reverse() to change the direction of the ports x and y.

FIGURE 2.23 A block named trans with two instances named snd and rcv interconnected



#### CSL CODE

```
csl_unit snd{
     csl port x(output), y(input);
     snd(){
   } } ;
   csl unit rcv{
     csl port x(snd.x), y(snd.y);
     rcv(){
     x.reverse();
     y.reverse();
   } } ;
   csl unit trans{
   csl_signal x data, y data;
   snd snd( .x(x data), .y(y data));
   rcv rcv( .x(x data), .y(y data));
   trans(){}
   };
VERILOG CODE
   module snd(x,
               y);
     output x;
     output y;
   endmodule
   module rcv(x,
```

```
y);
input x;
input y;
endmodule

module trans();
wire x_d;
wire y_d;
snd snd(.x(x_d),
.y(y_d));
rcv rcv(.x(x_d),
.y(y_d));
endmodule
```

```
unit_name.add_port_list([port_direction,]interface_object);
DESCRIPTION:
```

This command adds all the ports from an interface object (or only ports specified by the optional parameter *port\_direction*) the default interface of the unit. This can be useful when there is a need to have the port names in the generated verilog code without interface names appended.

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In the following example the ports *x* and *y* are introduced in a *csl\_list* which was added to the interface *ifc*.



### CSL CODE

```
port_object.set_width(numeric_expression);
```

Set the width of a port. The bitrange of the port is automatically created from the width and can be retrieved using get\_bitrange() function. If width has already been set the cslc will flag an error.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In the example from Figure 2.6 is illustrated the use of signal *data* to connect *a* and *b* units inside a *top* unit. The *a* unit has an output port called *x* and the *b* unit has an input port called *y*. The width of the ports is set using *set width* command.

#### FIGURE 2.24



```
CSL CODE
```

```
csl unit a{
  csl port x(output);
  a(){
  x.set width(16);}
  };
  csl unit b{
  csl port y(input);
  b(){
  y.set_width(16);}
  };
  csl_unit top{
  csl signal data(wire, 16);
  a a(.x(data));
  b b( .y(data));
   top(){}};
VERILOG CODE
  module a(x);
     output [15:0] x;
  endmodule
  module b(y);
     input [15:0] y;
  endmodule
  module top();
    wire [15:0] data;
     a a(.x(data));
    b b(.y(data));
```

endmodule

```
int port_object.get_width();
```

Returns the width of a port, otherwise it generates a cslc compile time error.

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In the example from Figure 2.7 is illustrated the use of signals and ports to connect *snd* and *rcv* units inside a *trans* unit. The width of the ports is set using *set\_width* and *get\_width* commands.

FIGURE 2.25 A sender and a receiver connected by two signals



```
CSL CODE
```

```
csl unit snd{
   csl_port x(output), y(output);
   snd(){
   x.set width(16);
   y.set_width(x.get_width());
   }
   };
   csl_unit rcv{
   csl port x(input), y(input);
   rcv(){
   x.set width(16);
   y.set width(x.get width());
   }
   };
   csl unit trans{
   csl signal x data(16), y data(16);
   snd snd( .x(x data), .y(y data));
   rcv rcv( .x(x data), .y(y data));
   trans() { }
   };
VERILOG CODE
   module snd(x, y);
     output [15:0] x;
     output [15:0] y;
   endmodule
   module rcv(x, y);
```

# Fastpath Logic Inc.

### Chapter 2

```
input [15:0] x;
input [15:0] y;
endmodule
module trans();
  wire [15:0] x_data;
  wire [15:0] y_data;
  snd snd(.x(x_data), .y(y_data));
  rcv rcv(.x(x_data), .y(y_data));
endmodule
```

```
port object.set bitrange(bitrange object);
```

Sets the bitrange object of a port. The bitrange object passed as a parameter to the set\_bitange() method must already be declared. After the assignment of the bitrange the port contains a reference to the bitrange object bitrange\_object\_name.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In the example from Figure 2.8 is illustrated the use of a signal and input/output ports to connect a and b units inside a top unit. The width of the ports is set using set bitrange commands.

#### FIGURE 2.26



### CSL CODE

```
csl_bitrange br1(16);
   csl unit a{
   csl port x(output);
   a(){
   x.set bitrange(br1);}
   };
   csl unit b{
   csl_port y(input);
   b(){
   y.set bitrange(br1);}
    };
   csl unit top{
   csl signal data(br1);
   a a( .x(data));
   b b ( .y(data));
   top(){}};
VERILOG CODE
   module a(x);
     output [15:0] x;
   endmodule
   module b(y);
     input [15:0] y;
   endmodule
   module top();
     wire [15:0] data;
     a a(.x(data));
```

b b(.y(data));
endmodule

bitrange object port object.get\_bitrange();

### **DESCRIPTION:**

Returns a bitrange object. The return type of this function is an object of type bitrange.

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In the example from Figure 2.9 is illustrated the use of signals to connect *snd* and *rcv* units inside a *trans* unit. The width of the ports is set using *set\_bitrange* and *get\_bitrange* commands.

#### **FIGURE 2.27**



### CSL CODE

```
csl bitrange br1(16);
   csl unit snd{
   csl port x1(output), y1(output);
   snd(){
   x1.set bitrange(br1);
   y1.set bitrange(x1.get bitrange());
   }
   };
   csl unit rcv{
   csl port x2(input), y2(input);
   rcv(){
   x2.set bitrange(br1);
   y2.set bitrange(x2.get bitrange());
   }
   };
   csl unit top{
   csl_signal x data(br1) , y data(br1);
   snd snd(.x1(x data), .y1(y data));
   rcv rcv( .x2(x data), .y2(y data));
   top(){
   } };
VERILOG CODE
   module snd(x1,y1);
     output [15:0] x1;
     output [15:0] y1;
   endmodule
```

# Fastpath Logic Inc.

### Chapter 2

```
port_object_name.set_range(upper_limit, lower_limit);
```

Set the bitrange for the *port\_object\_name* using the *upper\_limit* and *lower\_limit* delimiters. This method does not have a corresponding get method.

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In this example we have one 32-bit signal named *reg\_out* which connect a register called *reg* and a comparator called *comp*. The width of ports *out* and *in* is set using *set range* command.

### FIGURE 2.28 A comparator and a register



### CSL CODE

csl unit reg1{

```
csl port out(output);
   reg1(){
   out.set range(31, 0);}
   };
   csl_unit comp{
   csl port in(input);
   comp(){
   in.set range(31, 0);}
   };
   csl_unit top{
   csl_signal reg out(32);
   reg1 reg1( .out(reg out));
   comp comp( .in(reg out));
   top(){}};
VERILOG CODE
   module reg1(out);
     output [31:0] out;
   endmodule
   module comp(in);
     input [31:0] in;
   endmodule
   module top();
     wire [31:0] reg out;
     reg1 reg1(.out(reg out));
     comp comp(.in(reg out));
```

endmodule

```
int port_object_name.get_lsb();
```

Returns the lower index value for the port object name.

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In this example, the lower index of a port can be set explicitly or it can be the result of a get method applied on another object.

FIGURE 2.29 Connecting three to the check unit



```
CSL CODE
```

endmodule

```
csl unit check{
   csl port ch 1(input, 8), ch 2(input, 8), ch 3(output);
   ch 3.set range(ch 1.get lower(), ch 1.get upper() + ch 2.get upper()
   +1);
   }
   };
   csl unit seq gen {
   csl signal sig0 (wire, 8), sig1 (wire, 8), sig2 (wire, 16);
   check check( .ch 1(sig0),.ch 2(sig1), .ch 3(sig2));
   seq gen(){}
   };
VERILOG CODE
   module check(ch 1,ch 2,ch 3);
     input [7:0] ch 1;
     input [7:0] ch 2;
     output [15:0] ch 3;
   endmodule
   module seq gen();
     wire [7:0] sig0;
     wire [7:0] siq1;
     wire [15:0] sig2;
     check check( .ch 1(sig0),.ch_2(sig1), .ch_3(sig2));
```

```
int port_object_name.get_msb();
```

Return the upper index value for the port.

### [ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In this example, the return value of the get\_upper\_index() method is used to set another upper index. Since the return value is an int, it can also be used in other contexts where an int parameter would be allowed.

### FIGURE 2.30



```
CSL CODE
```

```
csl unit check{
   csl port ch 1(input,8), ch 2(input,8), ch 3(output);
   check(){
   ch 3.set range(ch 1.get lower(), ch 1.get upper() + ch 2.get upper()
   +1);
   }
   };
   csl unit seq gen{
   csl_signal sig0(wire,8), sig1(wire,8), sig2(wire,16);
   check check( .ch 1(sig0),.ch 2(sig1), .ch 3(sig2));
   seq gen(){}
   };
VERILOG CODE
   module check(ch 1,ch 2,ch 3);
     input [7:0] ch 1;
     input [7:0] ch 2;
     output [15:0] ch 3;
   endmodule
   module seq gen();
     wire [7:0] sig0;
     wire [7:0] sig1;
     wire [15:0] sig2;
     check check( .ch 1(sig0),.ch 2(sig1), .ch 3(sig2));
    endmodule
```

```
port_object_name.set_type(csl_port_type);
```

Assign a net type to *port\_object\_name*. Applies to both signals and ports. The csl\_port\_type can be one of the port types from Table 4.11Port types.

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

This example illustrates the set\_type() method applied on both port objects and signal objects FIGURE 2.31 Connecting clk to units



#### CSL CODE

```
csl unit im{
csl_port im p(input);
im(){
im p.set type(wire);}
};
csl unit id{
csl port id p(input);
id(){
id p.set type(reg);}
};
csl unit rf{
csl port rf p(input);
rf(){
rf p.set_type(reg);
}
};
csl unit alu{
csl port alu p(input);
alu(){
alu p.set_type(wire);}
};
csl unit wb{
csl_port wb p(input);
wb(){
wb_p.set_type(reg);}
};
```

```
csl unit chip{
   csl_signal clk1(8);
   im im( .im p(clk1));
   id id( .id p(clk1));
   rf rf( .rf p(clk1));
   alu alu( .alu p(clk1));
   wb wb( .wb_p(clk1));
   chip(){
   clk1.set_type(wire);}
   };
VERILOG CODE
   module im(im p);
     input im p;
   endmodule
   module id(id p);
     input reg id p;
   endmodule
   module rf(rf p);
     input reg rf p;
   endmodule
   module alu(alu p);
     input alu_p;
   endmodule
   module wb(wb p);
     input reg wb p;
   endmodule
   module chip();
     wire [7:0] clk1;
     im im(.im p(clk1));
     id id(.id p(clk1));
     rf rf(.rf p(clk1));
     alu alu(.alu p(clk1));
     wb wb(.wb p(clk1));
   endmodule
```

```
csl port type port object name.get_type();
```

Returns the type of the port object or signal object for which is called port object name.

[ CSL Interconnect Command Summary ]

#### EXAMPLE :

This example illustrates the use of get\_type() method combined with set\_type(). This way, signal/ports dependencies are created.

FIGURE 2.32 Connecting clocks and a input signal to units



### **CSL** CODE

```
csl unit im{
csl_port im p(input), im c(input);
im(){
im p.set type(wire);
im c.set_type(im p.get_type());}
};
csl unit id{
csl_port id p(input), id c(input);
id(){
id_p.set_type(wire);
id c.set_type(id p.get_type());}
};
csl unit rf{
csl_port rf p(input), rf c(input);
rf(){
rf p.set type(wire);
rf c.set_type(rf p.get_type());}
}
};
csl unit alu{
csl port alu p(input), alu c(input);
alu(){
alu p.set_type(wire);
alu c.set_type(alu_p.get_type());}
};
```

109

```
csl unit wb{
   csl_port wb p(input), wb c(input);
   wb() {
   wb p.set type(wire);
   wb c.set_type(wb p.get_type());}
   csl unit chip{
   csl signal clk1(8), d in(8);
   im im( .im p(clk1), .im c(d in));
   id id( .id p(clk1),.id c(d in));
   rf rf( .rf p(clk1), .rf c(d in));
   alu alu( .alu p(clk1), .alu c(d in));
   wb wb( .wb p(clk1), .wb c(d in));
   chip(){
   clk1.set_type(wire);}
   };
VERILOG CODE
   module im(im p, im c);
     input im p;
     input im c;
   endmodule
   module id(id_p, id_c);
     input id p;
     input id c;
   endmodule
   module rf(rf p, rf c);
     input rf p;
     input rf c;
   endmodule
   module alu(alu p, alu c);
     input alu p;
     input alu c;
   endmodule
   module wb(wb_p, wb_c);
     input wb p;
     input wb c;
   endmodule
   module chip();
     wire [7:0] clk1;
     wire [7:0] d in;
```

10/25/07 Confidential Copyright © 2006 Fastpath Logic, Inc. Copying in any form

# Fastpath Logic Inc.

### CSL Reference Manual csl\_interconnect.fm

```
im im(.im_p(clk1),.im_c(d_in));
id id(.id_p(clk1), .id_c(d_in));
rf rf(.rf_p(clk1), .rf_c(d_in));
alu alu(.alu_p(clk1), .alu_c(d_in));
wb wb(.wb_p(clk1), .wb_c(d_in));
endmodule
```

```
port object name.set_attr(csl port attr);
```

Assign an attribute to *port\_object\_name*. Attributes describe what the port is used for in the design. . An attribute listing is given in Table 2.12

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

We want to interconnect three instances of a flip flop ,ff\_1 ,ff\_2 and ff\_3. The module top contains both ff\_1, ff\_2 and ff\_3 and additionally stall and data\_in, data\_out signals. When the autorouter is called, it connects the ports and signals which have the same attribute and pertain to units in a sibling relationship.

#### **FIGURE 2.33**



```
CSL CODE
```

```
csl_unit ff{
csl_port q(output), data(input), e(input);
ff() {
  e.set_attr(clk); }
};
csl_unit top{
csl_signal d_data1,d_data2,data_in,data_out,st;
ff ff_1(.data(data_in),.e(st),.q(d_data1));
ff ff_2(.data(d_data1),.e(st),.q(d_data2));
ff ff_3(.data(d_data2),.e(st),.q(data_out));
top() {
};
```

#### VERILOG CODE

```
module top();
  wire d data1;
  wire d_data2;
  wire data_in;
  wire data out;
  wire st;
  ff ff_1(.data(data_in),
          .e(st),
          .q(d data1));
  ff ff_2(.data(d_data1),
          .e(st),
          .q(d_data2));
  ff ff_3(.data(d_data2),
         .e(st),
          .q(data out));
```

endmodule

```
csl port attr port object name.get attr();
```

Returns the attribute of *port\_object\_name*. Attributes describe what the port is used for in the design. An attribute listing is given in Table 2.12.

It can only be called on a port object and returns an object of type csl\_port\_attr .

### [ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

We want to interconnect three instances of a flip flop ,ff\_1, ff\_2 and ff\_3. The module top contains both ff\_1, ff\_2 and ff\_3 and additionally stall and data\_in, data\_out signals. When the autorouter is called, it connects the ports and signals which have the same attribute and pertain to units in a sibling relationship.

#### FIGURE 2.34



```
CSL CODE
   csl unit ff{
   csl port q(output), data(input), e(input);
   ff(){
   q.set attr(en);
   e.set attr(st.get attr());
   };
   csl unit top{
   csl signal d data1, d data2, data in, data out, st;
   ff ff 1(.data(data in),.e(st),.q(d data1));
   ff ff 2(.data(d data1),.e(st),.q(d data2));
   ff ff 3(.data(d data2),.e(st),.q(data out));
   top() { }
   };
VERILOG CODE
   module ff(q,
              data,
              e);
     input data;
```

```
input e;
  output q;
endmodule
module top();
  wire d_data1;
  wire d data2;
  wire data_in;
  wire data out;
  wire st;
  ff ff_1(.data(data_in),
          .e(st),
          .q(d data1));
  ff ff_2(.data(d_data1),
          .e(st),
          .q(d data2));
  ff ff_3(.data(d_data2),
          .e(st),
          .q(data out));
endmodule
```

### 2.2.1.5 Units: Interface

The interface is a container inside of a csl unit which holds all the ports of that unit. The interface sets the connections for a unit.

```
csl_interface interface_object_name;
DESCRIPTION:
```

Create a new interface object named *interface\_object\_name*. This object holds the port list for a unit and vector descriptions for the port signals.

### FIGURE 2.35 Interface organization



### [ CSL Interconnect Command Summary ]

### **EXAMPLE:**

In this example two interface objects are created, modified and then assigned to different units.

#### FIGURE 2.36



### **CSL** CODE

```
csl interface p{
   csl port x(output,1),y(output,1),z(out-
   put, 1), a (input, 1), b (input, 1), c (input, 1);
   p(){}
   };
   csl interface q{
   csl port a(output,1), b(output,1), c(output,1),x(input,1),y(input,1),
   z(input, 1);
   q(){}
   };
   csl_unit P{
   p p0;
   P(){}
   };
   csl unit Q{
   q q0;
   Q(){}
   };
VERILOG CODE
   module P(p0 x,
             р0_у,
```

```
p0_z,
         p0 a,
         p0 b,
         p0 c);
  input p0 a;
  input p0 b;
  input p0_c;
  output p0 x;
  output p0 y;
  output p0_z;
endmodule
module Q(q0_a,
         q0_b,
         q0_c,
         q0_x,
         q0_y,
         q0 z);
  input q0_x;
  input q0_y;
  input q0 z;
  output q0 a;
  output q0_b;
  output q0 c;
endmodule
```

117

```
interface name.reverse()
```

### **DESCRIPTION:**

Reverse will invert the input ports and make them output ports, while the output ports will become input ports for interface name.. Reverse will not change inout, tri. Reverse cannot be used with interfaces that have wand or wor types; interface object name is the name of a list of ports this will cause a compiler error.

### [ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In this example two interface objects are created, modified and then assigned to different units. Using the method reverse() we will change the directions of ports from the instance q0 of interface p. The output ports will become inputs and the input ports will become outputs.

#### FIGURE 2.37



CSL CODE

```
csl interface p{
   csl port x(output,1),y(output,1),z(output,1),a(input,1),
   b(input,1), c(input,1);
   p(){}
   };
   csl unit P{
   p p0;
   P(){}
   };
   csl unit Q{
   p q0;
   Q(){
   q0.reverse(); }
   };
VERILOG CODE
   module P(p0_x,
             р0 у,
```

```
p0_z,
       p0 a,
       p0 b,
       p0 c);
input p0 a;
input p0 b;
input p0 c;
```

```
output p0_x;
  output p0 y;
  output p0 z;
endmodule
module Q(q0 a,
         q0 b,
         q0_c,
         q0_x,
         q0_y,
         q0_z);
  input q0_x;
  input q0_y;
  input q0_z;
  output q0 a;
  output q0_b;
  output q0_c;
endmodule
```

int interface object.get\_width();

### **DESCRIPTION:**

Will return the sum of all widths of the ports in the interface.

[CSL Interconnect Command Summary]

### **EXAMPLE:**

The example shows an interface named p which contains three ports with different widths, and a port named p0. The width of port p0 is set to be equal with width of interface using the commands  $set\_width$  and  $get\_width()$ .

#### **FIGURE 2.38**



### **CSL CODE**

```
csl_interface p{
  csl_port x(output, 2), y(output, 4), z(output, 8);
  p(){}
  };
  csl_unit u{
  p p;
  csl_port p0(input);
  u(){
   p0.set_width(p.get_width());
  }
};
VERILOG CODE
```

## 2.2.1.6 Units: parameter

```
csl unit parameter parameter name (default value);
DESCRIPTION:
```

Create a unit parameter in unit object name with the name parameter name and the default value default value.

[ CSL Interconnect Command Summary ]

### **EXAMPLE:**

The unit hierarchy example shows how to add parameters to unit declarations.

### FIGURE 2.39 Unit hierarchy



#### CSL CODE

```
csl unit proc0{
    csl unit parameter x(5);
    csl port a(input,x);
    csl signal addr in0(wire,x);
    proc0(){}
   };
   csl unit proc1{
   csl unit parameter x(6);
   csl port a(input,x);
   csl signal addr in1(wire,x);
   proc1(){ }
   };
VERILOG CODE
   module proc0(a);
   input [4:0] a;
   wire [4:0] addr in0;
   endmodule
   module proc1(a);
   input [5:0] a;
   wire [5:0] addr in1;
   endmodule
```

```
unit_name #(parameter_override_value) unit_instance_name;
DESCRIPTION:
```

When instantiating a unit, the default value of the units' parameters (if any) can be overridden by using the above syntax. Note that more parameters can be overridden (separated by commas) and the order of the override values, operates on unit parameters in the order the parameters are declared.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

The unit hierarchy example shows how to override the parameters of each instance.

#### FIGURE 2.40 Unit hierarchy



#### CSL CODE

```
csl_unit proc0{
  csl_unit_parameter x(5);
  csl_port a(input,x);
  csl_signal addr_in0(wire,x);
  proc0(){}
};
  csl_unit proc1{
  proc0 proc0;
  proc1(){
  proc1.override_unit_parameter(x,6);
  }
};
```

## 2.2.1.7 Units: prefix

VERILOG CODE

```
set_unit_prefix(prefix_string[,prefix_specifier]);
DESCRIPTION:
```

Sets the signals within the  $unit\_object\_name$  with the prefix specified by  $prefix\_string$ . Because some signals may be bound to ports, the same prefix is applied to these ports. Optionally the user can choose to apply  $prefix\_object\_name$  only to the unit interface or it's local elements by adding the  $IFC\_ONLY$  or  $LOCAL\_ONLY$  prefix pecifiers. Default both specifiers are active.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

Sets the prefix "box1" for the unit Block.

FIGURE 2.41 An unit named block1 with 3 instances. Then set a prefix for an unit.



#### CSL CODE

```
csl unit d{
   csl port d i(input), d o(output);
   d() \{ \}
   };
   csl unit u1{
   csl port v1 i(input), v1 o(output);
   csl signal v1, v12;
   d1 d1(.d i(v1),.d o(v12));
   u1(){}
   };
   csl unit u2{
   csl port v2 i(input), v2 o(output);
   csl_signal v12, v2;
   d d2(.d i(v12),.d o(v2));
   u2(){}
   };
   csl unit block{
   csl signal v11, v112, v12;
   u1 u1(.v1_i(v11),.v1 o(v112));
   u2 u2(.v2 i(v112),.v2 o(v12));
   block(){
   set unit prefix("box1");
};
```

122 10/25/07

VERILOG CODE

```
string unit_object_name.get_unit_prefix();
DESCRIPTION:
```

Returns the unit\_object\_name's string\_prefix.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

Sets the prefix "box1" for the unit *u2* using *get\_unit\_prefix method()*.

FIGURE 2.42 An unit named block1 with 3 instances.



#### CSL CODE

```
csl unit d{
csl port d1 i(input), d1 o(output);
d1(){}
};
csl unit d2{
csl port d2 i(input), d2 o(output);
d2(){}
};
csl unit u1{
csl port v1 i(input), v1 o(output);
csl_signal v1, v12;
d1 d1(.d1_i(v1),.d1_o(v12));
u1(){}
};
csl unit u2{
csl_port v2_i(input), v2_o(output);
csl_signal v12, v2;
d2 d2(.d2 i(v12),.d2 o(v2));
u2(){}
};
csl unit block{
csl signal v11, v112, v12;
u1 u1(.v1 i(v11),.v1 o(v112));
u2 u2(.v2 i(v112),.v2 o(v12));
block(){
u1.set unit prefix("box1");
u2.set_unit_prefix(u1.get_unit_prefix(),LOCAL_ONLY); }
```

124 10/25/07

125

} ;

VERILOG CODE

10/25/07

## set\_signal\_prefix(prefix\_string); DESCRIPTION:

Sets the signals within the *unit\_object\_name* with the prefix specified by *prefix\_string*. Because some signals may be bound to ports, the same prefix is applied to these ports.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

The example shows who to set a prefix to one or more signals.

FIGURE 2.43 An unit named block1 with 3 instances. Then set a prefix for a signal.



#### CSL CODE

```
csl_unit d1{
csl port d1 i(input), d1 o(output);
d1(){}
};
csl unit d2{
csl port d2 i(input), d2 o(output);
d2(){}
};
csl unit u1{
csl_port v1 i(input), v1 o(output);
csl signal v1, v12;
d1 d1(.d1 i(v1),.d1 o(v12));
u1(){
set signal prefix("uv");
};
csl unit u2{
csl port v2 i(input), v2 o(output);
csl signal v12, v2;
d2 d2(.d2 i(v12),.d2 o(v2));
u2(){
set signal prefix("uv");
    }
};
csl_unit block{
```

126 10/25/07

## Fastpath Logic Inc.

#### Chapter 2

```
csl_signal v11,v112,v12;
u1 u1(.v1_i(v11),.v1_o(v112));
u2 u2(.v2_i(v112),.v2_o(v12));
block(){
    set_unit_prefix("box1"); }
};
```

VERILOG CODE

```
string signal_object_name.get_signal_prefix();
DESCRIPTION:
```

Returns the signal\_prefix and the port\_prefix previously set by the set\_signal\_prefix() command.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

The example shows who to set a prefix to a signal named v12 using get\_signal\_prefix() method.

FIGURE 2.44 An unit named block1 with 3 instances.



```
CSL CODE
```

```
csl unit d1{
csl port d1 i(input), d1 o(output);
d1(){}
};
csl unit d2{
csl_port d2 i(input), d2 o(output);
d2(){}
};
csl unit u1{
csl port v1 i(input), v1 o(output);
csl signal v1, v12;
d1 d1(.d1 i(v1),.d1 o(v12));
u1(){
v12.set signal prefix("uv2");
v1.set signal prefix(v12.get signal prefix());
}
};
csl unit u2{
csl port v2 i(input), v2 o(output);
csl signal v12, v2;
d2 d2(.d2 i(v12),.d2 o(v2));
u2(){
v12.set signal prefix("uv2");
v2.set signal prefix(v12.get signal prefix());
    }
};
```

128 10/25/07

## Fastpath Logic Inc.

#### Chapter 2

```
csl_unit block{
  csl_signal v11,v112,v12;
  u1 u1(.v1_i(v11),.v1_o(v112));
  u2 u2(.v2_i(v112),.v2_o(v12));
  block() {
  set_unit_prefix("box1");
  }
};
```

VERILOG CODE

```
set_signal_prefix_local(prefix_string);
DESCRIPTION:
```

All the local signals previously declared within the same specific unit are prefixed with the *prefix\_string* passed as a command argument. The difference between set\_signal\_prefix() and set\_signal\_prefix\_local is that that the first command prefixes both local signals and ports (ports are signals with direction: input, output or inout, therefore **not** local), and the second command only prefixes local signals.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

The example shows who to set a local prefix "uv" to v1 and v2 signals.

FIGURE 2.45 An unit named block1 with 3 instances. Then set a prefix for a signal.



#### CSL CODE

```
csl_unit d1{
csl port d1 i(input), d1 o(output);
d1(){}
};
csl unit d2{
csl port d2 i(input), d2 o(output);
d2(){}
};
csl unit u1{
csl_port v1 i(input), v1 o(output);
csl signal v1, v12;
d1 d1(.d1 i(v1),.d1 o(v12));
u1(){
v12.set signal prefix("uv2");
v1.set signal prefix local("uv");
  }
};
csl unit u2{
csl port v2 i(input), v2 o(output);
csl signal v12, v2;
d2 d2(.d2 i(v12),.d2 o(v2));
u2(){
v12.set signal prefix("uv2");
```

130 10/25/07

```
v2.set_signal_prefix_local("uv");
     };
csl_unit block{
    csl_signal vl1,vl12,vl2;
    u1 u1(.vl_i(vl1),.vl_o(vl12));
    u2 u2(.v2_i(vl12),.v2_o(vl2));
    block(){
    set_unit_prefix("box1");
    }
};
VERILOG CODE
```

```
string signal_object_name.get_signal_prefix_local();
DESCRIPTION:
```

Returns the local signal prefixes that have been set by a previous set\_signal\_prefix\_local() command. This command does not affect ports (ports are not local signals).

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

Sets a local prefix "uv2" for signal v2 using the get\_signal\_prefix\_local() method.

FIGURE 2.46 An unit named block1 with 3 instances.



#### CSL CODE

```
csl_unit d1{
csl port d1 i(input), d1 o(output);
d1(){}
};
csl unit d2{
csl port d2 i(input), d2 o(output);
d2(){}
};
csl unit u1{
csl_port v1 i(input), v1 o(output);
csl signal v1, v12;
d1 d1(.d1 i(v1),.d1 o(v12));
u1(){
v12.set signal prefix("uv2");
v1.set signal prefix local("uv");
 }
};
csl unit u2{
csl port v2 i(input), v2 o(output);
csl signal v12, v2;
d2 d2(.d2 i(v12),.d2 o(v2));
u2(){
v12.set signal prefix local("uv2");
v2.set signal prefix local(v12.get signal prefix local());
```

```
};
csl_unit block{
csl_signal v11,v112,v12;
u1 u1(.v1_i(v11),.v1_o(v112));
u2 u2(.v2_i(v112),.v2_o(v12));
block(){
set_unit_prefix("box1");
};

VERILOG CODE
```

## 2.2.1.8 Units: input/output file type

2.2.1.9 Units: instance control bit

```
set_instance_alteration_bit(status);
DESCRIPTION:
```

#### !!add enum table

Set the instance alteration bit to asserted (on) or disserted (off) with the *status* enum parameter. When instance alteration is allowed (on) other objects can be added to instances. Note that this triggers a hierarchical modification down to the unit prototype the instance was derived from. When instance alteration is disallowed (off) instances cannot be modified, except by parameter override methods. Default setting for unit alteration is off (off).

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In this example the instance alteration bit is allowed (on) for the instances of unit *u*.

10/25/07

2.2.1.10 Signal operations

signal object name.merge(merge op, list of signals);

#### **DESCRIPTION:**

Performs the operation merge op on the signals in list\_of\_signals and assigns the output of the merge operation to signal object name. The merge operations are in the following table.

**TABLE 2.16** The merge operations

| merge_op |
|----------|
| not      |
| and      |
| or       |
| xor      |
| nand     |
| nor      |
| xnor     |
| plus     |

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

Performs the merge operations "xor" between three signals and "or" between two signals. The results of operations is sig1 for "xor" and sig2 for "or".

## CSL CODE

```
csl unit u1{
   csl signal s1,s2,s3;
   csl_signal sig1, sig2;
   u1(){
   sig1.merge(xor, s1, s2, s3);
   sig2.merge(or, s1, s2);
   }
   }:
VERILOG CODE
   //Verilog code goes here
```

10/25/07 137 signal\_object\_name.merge(merge\_op, signal\_list\_object\_name);

#### **DESCRIPTION:**

Performs the operation *merge\_op* on the signals in *list\_of\_signals* and assigns the output of the merge operation to *signal\_object\_name*. The merge operations are in the following table.

**TABLE 2.17** The merge operations

| merge_op |
|----------|
| not      |
| and      |
| or       |
| xor      |
| nand     |
| nor      |
| xnor     |
| plus     |

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In this example is performed the merge operations "or " and " and" between the signals a1 and a2 from a signal list named s1. The result is signal sig.

#### CSL CODE

```
csl_unit u1{
csl_signal_list s1(a1, a2);
csl_signal sig;
u1() {
    sig.merge(or, s1);
    sig.merge(and, s1);
}
};
```

#### VERILOG CODE

//Verilog code goes here

# 2.2.1.11 New commands

```
(unit_name | unit_instance_name).set_unit_id(numeric_expression);
DESCRIPTION:
```

Set unit ID to numeric expression.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

In this example is set the unit ID "4" for the instance of unit u.

```
CSL CODE
```

```
csl_unit u{
    u() {}
    };
    csl_unit top1{
    u u1;
    top1() {
    u1.set_unit_id(4);}
    };

VERILOG CODE
    module u();
    endmodule
    module top1();
    u u1();
    endmodule
```

unit name.add logic(external unit enable);

#### **DESCRIPTION:**

This generates a port called *unit\_name\_*en. This port is an enable signal for the internal unit address decoder.

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

```
Adds a port named port_en

CSL CODE

csl_unit u{

csl_port port_en(input);

u() {

port_en.add_logic(external_unit_enable);

}

};

VERILOG CODE

//Verilog code goes here
```

```
(unit_name | instance_name).add_logic(unit_address_decoder,
address signal name);
```

#### **DESCRIPTION:**

This generates a unit address decoder which is optionally enabled by *unit\_name\_*en. The input to the address decoder is an input port or signal named address\_signal\_name. The outputs of the decoder are named *unit\_name\_*addr\_dec\_[0-2^n-1] where n is the width of the address signal name.

#### **TABLE 2.18**

| Memory map type | Unit enable required | Source             |
|-----------------|----------------------|--------------------|
| flat            | no                   | none               |
| virtual         | no                   | upper address bits |
| hierarchical    | yes                  | input port name    |

need to put example for each entry in the table

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

//small description of the example

```
CSL CODE
```

```
csl_unit u{
   u(){}
};
csl_unit top{
   csl_signal s(4);
   u u0;
   top(){
   u0.add_logic(unit_address_decoder,s);
}
};
```

#### VERILOG CODE

//Verilog code goes here

```
signal_name.(field_name.)*add_logic(gen_decoder);
DESCRIPTION:
```

**TABLE 2.19** generated Verilog decoder types

| associated enum | Verilog output type               |
|-----------------|-----------------------------------|
| no              | wire $[2^n-1:0]$ dec = 1'b1 << sn |
| yes             | case statement                    |

[ CSL Interconnect Command Summary ]

#### **EXAMPLE:**

//small description of the example

```
CSL CODE
    csl_unit u{
    csl_signal sig;
    u() {
    sig.add_logic(gen_decoder);
    }
    };
VERILOG CODE
    //Verilog code goes here
```

## 2.2.1.12 Merge command

Merge commands are used to merge n signals together. The type of merge operation performed is one of the following:

- logical\_op op use the logical op to reduce the n signals to 1 bit
- binary op op var or const to produce 1 signal

The signals are individually *op*-ed with the *var or constant* to produce a new vector of n signals. Note that the var or const is either 1 bit or n bits wide register. Concatenate the n signals together and register the concatenated vector.

And, Or, Mux, Decoder, Xor

Operation modes: bitwise and logical.

## **CHAPTER 3 CSL FIFO**

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

#### **TABLE 3.1** Chapter Overview

| 3.1 CSL FIFO Command Summa |
|----------------------------|
|----------------------------|

3.2 CSL FIFO Commands

## 3.1 CSL FIFO Command Summary

## 3.1.1 Usage tables

#### **CSL Fifo**

can be defined and instantiated

- can be defined in

TABLE 3.2 CSL unit definition in other CSL classes

| CSL class           | Can be defined in |
|---------------------|-------------------|
| global scope        | YES               |
| CSL Unit            | -                 |
| CSL Signal Group    | -                 |
| CSL Interface       | -                 |
| CSL Testbench       | -                 |
| CSL Vector          | -                 |
| CSL State Data      | -                 |
| CSL Register        | -                 |
| CSL Register File   | -                 |
| CSL Fifo            | -                 |
| CSL Memory Map      | -                 |
| CSL Memory Map Page | -                 |
| CSL Isa Element     | -                 |
| CSL Isa Field       | -                 |
| CSL Field           | -                 |

- can be instantiated in

**TABLE 3.3** CSL unit instantiation in other CSL classes

| CSL class        | Can be instantiated in |
|------------------|------------------------|
| global scope     | -                      |
| CSL Unit         | YES                    |
| CSL Signal Group | -                      |
| CSL Interface    | -                      |
| CSL Testbench    | YES                    |
| CSL Vector       | -                      |

138

**TABLE 3.3** CSL unit instantiation in other CSL classes

| CSL class           | Can be instantiated in |
|---------------------|------------------------|
| CSL State Data      | -                      |
| CSL Register        | -                      |
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | -                      |
| CSL Memory Map Page | -                      |
| CSL Isa Element     | -                      |
| CSL Isa Field       | -                      |
| CSL Field           | -                      |

csl fifo fifo name (width, depth);

#### **CSL FIFO Architecture**

```
add logic (programmable depth, default depth);
   set physical implementation (SRAM | FFA);
   add logic (priority bypass);
   add logic(sync fifo|async fifo);
   add logic (depth extend, numeric expression);
   add logic (width extend, numeric expression);
   add logic (wr hold, numeric expession);
   set prefix (prefix name);
CSL FIFO Data
   add logic(parallel output, all | vector of addresses);
   add logic(parallel input, all | vector of addresses);
   add logic (rd words, address range);
   add logic(wr words,address range);
   add logic(sram rd);
   add logic(sram wr);
   add logic(async reset);
CSL FIFO Control
   add logic (pushback);
   add logic(flow through, numeric expression);
   add logic(stall);
   add logic(stall rd side);
   add logic(stall wr side);
   add logic (wr release);
```

10/25/07

**CSL FIFO Status** 

```
add logic(almost empty,address);
   add logic(almost full,address);
   add logic (output wr addr);
   add logic (output rd addr);
   add logic(credit);
   add logic (rd credit);
   add logic (wr credit);
   add logic(flow);
CSL FIFO Custom Port naming
   set reset name(string);
   string fifo hid.get reset name();
   set clock name(string);
   string fifo hid.get clock name();
   set rd clock name(string);
   string fifo hid.get rd clock name();
   set wr clock name(string);
   string fifo hid.get wr clock name();
   set push name(string);
   string fifo hid.get push name();
   set pop name(string);
   string fifo hid.get pop name();
   set full name(string);
   string fifo hid.get full name();
   set empty name(string);
   string fifo hid.get empty name();
   set wr data name(string);
   string fifo hid.get wr data name();
   set rd data name (string);
   string fifo hid.get rd data name();
   set valid name(string);
   string fifo hid.get_valid_name();
```

The following are the ports automatically generated when a csl\_fifo is instantiated: //move signals that don't have examples here

140 10/25/07

## 3.2 CSL FIFO Commands

```
csl fifo fifo name (width, depth);
DESCRIPTION:
```

Creates a FIFO named fifo name. Use a read and write pointer and full and empty signal to control the fifo. The param width and depth there are numeric expression and are mandatory for FIFO.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example it is created a fifo named fifo name.

#### FIGURE 3.1

```
data_out
data in _
    clk -
```

#### CSL CODE

```
csl fifo fifo name {
fifo name(){
set depth(16);
set width(4);
}
};
```

#### VERILOG CODE

```
module fifo name (data out, empty, full, data in, push, pop, clk,
   parameter stack width=4;
   parameter stack depth=16;
   parameter stack ptr width=4;
    input [stack width-1: 0] data in;
    input push, pop, reset, clk;
    output full, empty;
    output [stack width-1:0] data out;
    reg [stack width-1:0] data out;
    //gap between wr pointer and rd pointer
    reg [stack ptr width:0] gap;
    reg [stack width-1:0] fifo[0:stack depth-1];
    reg [stack_width-1:0] stack_widthr, rd;
```

143

```
assign empty=(gap==0);
assign full=(gap==stack depth);
    always@(posedge clk or negedge reset)
 begin
      if(reset==0) begin
        data out=0;
        gap=0;
        stack widthr=0;
        rd=0;
      end
      else
        begin
            if(!full & push & !pop) begin
                fifo[stack widthr]=data in;
                stack widthr=stack widthr+1;
                gap=gap+1;
            end
            else if(!empty & pop & !push) begin
                data out=fifo[rd];
                rd=rd+1;
                gap=gap-1;
            end
            else if(!full & pop & push) begin
                data_out=fifo[rd];
                fifo[stack widthr]=data in;
                rd=rd+1;
                stack widthr=stack widthr+1;
            else if (empty & pop & push) begin
                fifo[stack widthr]=data in;
                stack widthr=stack widthr+1;
                gap=gap+1;
            end
            else if (full & pop & push) begin
                data out=fifo[rd];
                rd=rd+1;
                gap=gap-1;
            end
        end
  end
```

10/25/07

Confidential Copyright © 2006, Fastpath Logic, Inc. Copyrig in any form

endmodule

```
add_logic(programmable_depth, default_depth);
port: input - programmable_depth
```

#### **DESCRIPTION:**

The FIFO depth is controlled by an input to the fifo. The write and read pointers are reseted when their value equals the value of *signal\_name*. The *default\_depth* is the maximum depth for the fifo, and the maximum value that *signal\_name* can have.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Create a fifo that uses prg\_depth input signal to controll the depth of the fifo. //desen

CSL CODE

```
csl fifo fifo name {
   fifo name(){
   set depth(16);
   //size sqn input signal controlls the depth of the fifo
   add logic(programable depth, 1);
   set width(4);}
   };
VERILOG CODE
   module fifo name(data out, empty, full, data_in, prg_depth, push, pop,
   clk, reset);
       parameter stack width=4;
       parameter stack depth=16;
       parameter stack ptr width=4;
       input [stack width-1: 0] data in;
       input push, pop, reset, clk;
       input [stack ptr width:0] prg depth;
       output full, empty;
       output [stack width-1:0] data out;
       reg [stack width-1:0] data out;
       reg [stack ptr width:0] gap;
       reg [stack width-1:0] fifo[0:stack depth-1];
       reg [stack ptr width-1:0] wr, rd;
       assign empty=(gap==0);
       assign full=(gap==stack depth);
       always@(posedge clk or negedge reset)
         begin
             if(reset==0) begin
               data out=0;
               qap=0;
               wr=0;
```

10/25/07

```
rd=0;
    end
    else
      begin
          if (!full & push & !pop) begin
              fifo[wr] = data in;
              wr=wr+1;
              gap=gap+1;
          end
          else if (!empty & pop & !push) begin
              data out=fifo[rd];
              rd=rd+1;
              gap=gap-1;
          end
          else if (!full & pop & push) begin
              data out=fifo[rd];
              fifo[wr]=data in;
              rd=rd+1;
              wr=wr+1;
          end
          else if (empty & pop & push) begin
              fifo[wr]=data_in;
              wr=wr+1;
              gap=gap+1;
          end
          else if (full & pop & push) begin
              data out=fifo[rd];
              rd=rd+1;
              gap=gap-1;
          end
          if (rd==(prg depth-1)) begin
              rd=0;
              $display("rd= %d - 1", prg depth);
          end
          if(wr==(prg depth-1)) begin
              $display("wr= %d - 1", prg depth);
          end
      end
end
```

146

endmodule

```
set_physical_implementation(sram | ffa);
DESCRIPTION:
```

FIFO implementation type which is either SRAM or flip flop array.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets FIFO implementation which is SRAM.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
        set_depth(16);
        set_width(4);
        set_physical_implementation(sram);
    }
    };
VERILOG CODE
    //verilog code goes here
```

```
add_logic(priority_bypass);
   port: input - priority_select
   port: output - priority_bypass
```

This signal is asserted at the same time as a write to the fifo. When asserted the write to the FIFO is sent to the input of the high prioriy bypass unit.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Adds a priority bypass to the output port of a fifo.

#### FIGURE 3.2 Bypass



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(16);
  set_width(4);
  add_logic(priority_bypass);
};
```

### VERILOG CODE

//verilog code goes here

10/25/07 149

# add\_logic(sync\_fifo|async\_fifo); DESCRIPTION:

Generate an asynchronous FIFO architecture. Requires the *fifo\_name* .wr/rd\_clk signals be specified. The read and write counters will be clocked by their respective clocks.

The read and write counters will be grey coded to avoid glitches.

The read and write counters will be synchronized to the other clock domain prior to being compared to the opposite counter.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example is generated an asynchronous FIFO architecture.

#### FIGURE 3.3



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(16);
  set_width(4);
  add_logic(async_fifo);
}
};
```

#### VERILOG CODE

```
add_logic(depth_extend, numeric_expression);
DESCRIPTION:
```

Extend the depth of the FIFO by adding a number of registers to the fifo. The registers or FIFO must be the same width as initial fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Extend fifo\_a by adding 8 registers. The final depth of fifo\_a is 136.

#### FIGURE 3.4 FIFO depth extension



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(128);
  set_width(32);
  //connect 8 registers to the out of fifo_name
  add_logic(depth_extend, 8);
};
```

#### VERILOG CODE

//verilog code goes here

10/25/07 151

```
add_logic(width_extend,numeric_expression);
DESCRIPTION:
```

Extend the width of the FIFO by adding a number of registers FIFO .The registers must be the same depth as initial fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Extend fifo\_a by adding 2 registers. The final width of fifo\_a is 34.



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(128);
  set_width(32);
  //connect 2 registers to the out of fifo_name
  add_logic(width_extend,2);
  }
};
```

#### VERILOG CODE

```
add_logic(wr_hold, numeric_expession);
DESCRIPTION:
```

Generate a FIFO with the write hold architecture.

Now we get into the rather esoteric parts of FIFO architeture, design, and implementation. Values may be written by the write side of the FIFO using a push signal. The values are not available to the read of side of the FIFO until the read pointer is allowed to increment into the section of the FIFO memory which contains the write values. In effect we can have a signal which is required after one or more write operations which allows the read pointer to increment into the newly written write region. In other words a write to a FIFO is initiated by a push. The read pointer can access the value written if the < fifo\_name > write\_hold flag is received. The wr\_hold flag will increment a read limit counter which controls the limit count that the read counter can increment to. The wr\_addr\_hold\_limit controls the empty flag. If the FIFO is empty then the pop operation is disabled.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Create a fifo architecture that requires 5 elements in the FIFO between it can be read.



**TABLE 3.4** Write hold architecture example

| wr_addr   | 15 | 16 | 17 | 18 | 19 | 20 | 20 | 21 | 22 | 23 | 23 | 23 | 23 | 23 | 23 | 23 | 23 |
|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| rd_addr   | 15 | 15 | 15 | 15 | 15 | 15 | 16 | 16 | 16 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| rd_wr_gap | 0  | 1  | 2  | 3  | 4  | 5  | 4  | 5  | 6  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| can_pop   | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |

```
csl_fifo fifo_name {
  fifo_name() {
   set_depth(32);
   set_width(4);
  add logic(wr hold,5);
```

10/25/07

CSL CODE

153

};

```
wire [ADDR_MAX-1:0] rd_addr;
wire [ADDR_MAX-1:0] wr_addr;
wire [ADDR_MAX-1:0] wr_addr_hold_limit ; // the address of the memory location which was written
wire [ADDR_MAX-1:0] wr_addr_release_limit; // the address of the current upper limit of released memory locations
wire empty = (rd_addr -wr_addr -1) && (rd_addr != wr_addr_hold_limit -1);
if (wr_release) begin
    wr_addr_hold_limit <= wr_addr_release_limit;
end
wire rd_addr_inc = pop && (rd_addr <= wr_addr_hold_limit);</pre>
```

#### set\_prefix(prefix name); **DESCRIPTION:**

Sets the prefix of all the FIFO signals with prefix\_name.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the prefix "fifo a" for the signals of FIFO fifo\_a.

```
CSL CODE
```

```
csl_fifo fifo a{
fifo a(){
set depth(32);
set_width(4);
set_prefix_name("fifo_a.");
}
};
```

#### VERILOG CODE

//verilog code goes here

10/25/07 155

```
add_logic(parallel_output, all | vector_of_addresses);
DESCRIPTION:
```

Connects the specified FIFO words to individual outputs of the FIFO.

The FIFO read side is an SRAM interface. The FIFO can be read in any order.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example are connected all FIFO words to individual outputs.

#### FIGURE 3.6 FIFO with SRAM read side



#### FIGURE 3.7 Paralel output



#### CSL CODE

```
csl_fifo fifo_a{
fifo_a() {
  set_width(24);
  set_depth(4);
  set_parallel_output(all);
};
```

#### VERILOG CODE

```
add_logic(parallel_input,all | vector_of_addresses);
DESCRIPTION:
```

Connects individual inputs of the FIFO to the specified FIFO words.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example are connected all FIFO words to individual inputs.



```
CSL CODE
    csl_fifo fifo_a{
    fifo_a() {
    set_width(24);
    set_depth(4);
    set_parallel_input(all);
    }
};
VERILOG CODE
    //verilog code goes here
```

```
add_logic(rd_words,address_range);
DESCRIPTION:
```

Connects the FIFO words in the FIFO address range to the interface of the block.

If the architecture type is specified as SRAM then the FIFO words in the address\_range are implemented as flip flops. The address range can be up to n (figure out what n can be) words which are implemented as FF's.All words in FIFO are connected to the FIFO block interface.

Connect top words



[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

The words from the fifo address range [0:29] are connected to the interface of the block.

#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(8);
    set_width(32);
    add_logic(rd_words,0,29);
    }
  };

VERILOG CODE
    //verilog code goes here
```

158 10/25/07

```
add_logic(wr_words,address_range);
DESCRIPTION:
```

Connects the FIFO words in the FIFO address range to the interface of the block. If the architecture type is specified as SRAM then the FIFO words in the address\_range are implemented as flip flops. The address range can be up to n (figure out what n can be) words which are implemented as FF's.

#### FIGURE 3.9



All words in FIFO are connected to the FIFO block interface.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

The words from the fifo address range [0:32] are connected to the interface of the block.

#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(8);
    set_width(10);
    add_logic(wr_words,0,32);
  }
};

VERILOG CODE
  //verilog code goes here
```

10/25/07 159

```
add_logic(sram_rd);
  port: input - <sram_rd>_en
  port: input - <sram_rd>_addr
  port: output - <sram_rd>_data
```

The FIFO read side is an SRAM interface. The FIFO can be read in any order.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets an SRAM interface for a FIFO read side.

FIGURE 3.10 FIFO with SRAM read side



#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(2);
    set_width(4);
    add_logic(sram_rd);
  }
};
```

#### **VERILOG CODE**

//verilog code goes here

NOTE: add the options for the SRAM read signals which are the same as the CSL SRAM read signals

```
add_logic(sram_wr);
   port: input - <sram_wr>_addr
   port: input - <sram_wr>_data
   port: input - <sram_wr>_en

DESCRIPTION:
```

The FIFO write side is an SRAM interface. The FIFO can be written in any order.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets an SRAM interface for a FIFO read side.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(2);
    set_width(4);
    add_logic(sram_wr);
    }
};
VERILOG CODE
    //verilog code goes here
```

NOTE: add the options for the SRAM write signals which are the same as the CSL SRAM write signals

10/25/07

```
add logic(async reset);
   port: input - async_reset
```

This is an asynchronous reset command. When the reset signal is on the low level (logic "0") the fifo is filled up with 0 values, the clock signal edge doesn't matter.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Adds an asynchonous reset for the FIFO named fifo\_name.

#### CSL CODE

```
csl_fifo fifo_name {
   fifo name(){
   set_depth(2);
   set width(4);
   add logic(async reset);
   };
VERILOG CODE
```

```
add logic (pushback);
   port: input - pushback
```

Push back the value popped off of the top of the fifo. Don't really push it back. Instead move the read pointer back one position. This feature requires that the full and empty signals are generated from logic that seperates the write and the read pointers by at least one postion to allow the push back operation to change the read pointer.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example the read pointer is pushed back in a fifo named fifo name.

#### CSL CODE

```
csl fifo fifo name {
fifo name(){
set_depth(8);
set width(10);
add_logic(pushback);
}
};
```

#### VERILOG CODE

```
add_logic(flow_through, numeric_expression);
DESCRIPTION:
```

The FIFO is popped automatically whenever there are at least *numeric\_expression* valid words in the FIFO. The FIFO can be controlled by the stall signal.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example the FIFO is popped automatically when there are at least 9 valid words in the FIFO named *fifo\_name*.

#### **CSL** CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(8);
  set_width(10);
  add_logic(flow_through,9);
  }
};
```

#### **VERILOG CODE**

```
add_logic(stall);
   port: input - stall
```

The entire FIFO is stalled and pop/push operations are not allowed. This signal is used for flow through fifos which pop themselves whenever the FIFO is not empty.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example the FIFO named fifo\_name is stalled.

#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(8);
    set_width(10);
    add_logic(stall);
    }
};

VERILOG CODE
    //verilog code goes here
```

```
add logic(stall rd side);
   port: input - stall_rd_side
```

The read side of the FIFO is stalled and FIFO pop operations are not allowed.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

For the FIFO named fifo\_name, the read side is stalled.

#### **CSL** CODE

```
csl fifo fifo name {
   fifo name(){
   set_depth(8);
   set width(10);
   add logic(stall rd side);
   }
   };
VERILOG CODE
```

```
add_logic(stall_wr_side);
   port: input - stall_wr_side
```

The write side of the FIFO is stalled and FIFO push operations are not allowed .

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

For the FIFO named *fifo\_name*, the write side is stalled.

#### **CSL** CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(8);
    set_width(10);
    add_logic(stall_wr_side);
    };

VERILOG CODE
    //verilog code goes here
```

10/25/07 167

```
add_logic(wr_release);
    port: input - wr_release
```

This will set the wr\_addr\_release\_limit register equal to the current wr\_addr\_hold\_limit used in conjuction with the wr hold arch switch.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the write address released for the FIFO fifo\_name.

#### FIGURE 3.11 Write release

1.hold data

2.release data



#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(8);
    set_width(10);
    add_logic(wr_release);
  }
};
```

#### VERILOG CODE

```
add_logic(almost_empty,address);
port: output - almost_empty
```

An almost\_empty signal is generated when the FIFO almost empty address is reached. If the FIFO is asynchronous then the signal is generated in the read clock domain. Note that there is a delay of n cycles, where n is the synchronization delay of the FIFO write address, until the almost\_empty signal is generated. Optionally use *name* as the name of the almost\_empty signal.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets an almost empty signal for a FIFO named fn.

#### FIGURE 3.12



```
CSL CODE
   csl_fifo fn{
   fn() {
    set_depth(32);
   set_width(4);
   //add optional FIFO signals
   add_logic(almost_empty, 4);
   }
};
```

#### **VERILOG CODE**

//verilog code goes here

10/25/07 169

```
add_logic(almost_full,address);
    port: output - almost_full
```

A almost full signal is generated when the FIFO almost full address is reached If the FIFO is asynchronous then then the signal is generated in the read clock domain. Note that there is a delay of n cycles, where n is the synchronization delay of the FIFO write address, until the almost\_full signal is generated.

Optionally use name as the name of the almost full signal.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets an almost full signal for a FIFO named fn.

#### FIGURE 3.13 Almost full



#### CSL CODE

```
csl_fifo fn{
fn() {
set_depth(32);
set_width(4);
//add optional FIFO signals
add_logic(almost_full,28);
};
```

#### VERILOG CODE

```
add_logic(output_wr_addr);
    port: output - wr_addr
_
```

The FIFO write address is available at the FIFO interface.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the output write address for the FIFO fifo\_name.

#### FIGURE 3.14 Status write address



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(16);
  set_width(32);
  add_logic(output_wr_addr);
}
};
```

#### VERILOG CODE

## Fastpath Logic Inc.

```
add_logic(output_rd_addr);
    port: output - rd_addr
```

**DESCRIPTION:** 

The FIFO read address is available at the FIFO interface.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the output read address for the FIFO fifo\_name

#### FIGURE 3.15 Status read address



#### **CSL** CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(16);
  set_width(32);
  add_logic(output_rd_addr);
}
};
```

#### VERILOG CODE

```
add_logic(credit);
   port: output - credit
```

Use a distributed credit debit mechanism to control the fifo. No full or empty signals are generated. Instead FIFO write status/control is handled by the producer and the FIFO read status and control is handled by the consumer.

#### [ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Adds a credit debit mechanism to control a FIFO named fifo\_name.

#### FIGURE 3.16 Credit debit mechanism



#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
  set_depth(16);
  set_width(32);
  add_logic(credit);
  }
};
```

#### VERILOG CODE

//verilog code goes here

10/25/07 173

```
add_logic(rd_credit);
   port: output - rd_credit
```

Use a distributed credit debit mechanism to cotnrol the FIFO read. No full or empty signals are generated. Instead fifo write status/control is handled by the producer and the fifo read status and control is handled by the consumer.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Adds a credit debit mechanism to control a FIFO read named fifo\_name.

#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(16);
    set_width(32);
    add_logic(rd_credit);
    }
  };

VERILOG CODE
  //verilog code goes here
```

```
add_logic(wr_credit);
    port: output - wr_credit
_
```

Use a distributed credit debit mechanism to cotnrol the FIFO write. No full or empty signals are generated. Instead fifo write status/control is handled by the producer and the fifo read status and control is handled by the consumer.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Adds a credit debit mechanism to control a FIFO write named fifo name

#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(16);
    set_width(32);
    add_logic(wr_credit);
    };

VERILOG CODE
    //verilog code goes here
```

10/25/07

```
add_logic(flow);
  port: output - overflow
  port: output - underflow
```

When the fifo is full and the upstream device sends a push request, the overflow signal will be validated so that the upstream device will know that it can not push more data into the fifo. When the fifo is not full the underflow signal is valid.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example are activated the flow signals for a FIFO named fifo\_name.

#### **FIGURE 3.17**



#### **FIGURE 3.18**

| overflow  | output | 1 | add_logic(flow); |
|-----------|--------|---|------------------|
| underflow | output | 1 | add_logic(flow); |

```
CSL CODE
```

```
csl_fifo fifo_name {
  fifo_name() {
  set_depth(16);
  set_width(32);
  add_logic(flow);
  }
  };

VERILOG CODE
  //verilog code goes here
```

176

## set\_reset\_name(string); DESCRIPTION:

It sets the *name* for the reset port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the name "rst" for reset port of a FIFO named FO.

#### **FIGURE 3.19**



# CSL CODE csl\_fifo FO{ FO() {

```
set_width(32);
set_depth(4);
set_reset_name("rst");
```

VERILOG CODE

};

10/25/07 177

```
string fifo_hid.get_reset_name();
DESCRIPTION:
```

It gets the name for the reset port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the reset name for a unit named *u* using get\_reset\_name() method.

CSL CODE
 csl\_fifo FO{
 FO() {
 set\_width(32);
 set\_depth(4);
 set\_reset\_name("rst");
 }
 };
 csl\_unit u{
 csl\_signal sig;
 FO FO;
 u() {
 set signal prefix(FO.get\_reset\_name());}

VERILOG CODE

};

```
set_clock_name(string);
DESCRIPTION:
```

It sets the name for the clock port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the name "clk" for clock port of a FIFO named fifo\_name.

#### **FIGURE 3.20**



#### **CSL** CODE

```
csl_fifo fifo_name{
fifo_name() {
  set_width(32);
  set_depth(4);
  set_clock_name("clk");
}
};
```

```
string fifo_hid.get_clock_name();
DESCRIPTION:
```

It get the name for the clock port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the clock name for a unit named *u* using get\_clock\_name() method.

```
CSL CODE
   csl_fifo FO{
   FO(){
   set_width(32);
   set_depth(4);
   set_clock_name("clk");
   }
};
   csl_unit u{
   csl_signal sig;
   FO FO;
   u(){
   set_signal_prefix(FO.get_clock_name());
   }
};
```

```
set_rd_clock_name(string);
DESCRIPTION:
```

It sets the name for the read clock port of fifo.

[ CSL FIFO Command Summary ]

181

#### **EXAMPLE:**

Sets the name "rd\_clk" for the read clock port of FIFO fifo\_name.

#### **FIGURE 3.21**



#### CSL CODE

```
csl_fifo fifo_name{
fifo_name() {
  set_width(32);
  set_depth(4);
  set_rd_clock_name("rd_clk");
}
};
```

```
string fifo_hid.get_rd_clock_name();
DESCRIPTION:
```

It gets the name for the read clock port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the read clock name for a unit named *u* using get\_rd\_clock\_name() method.

CSL CODE

```
csl_fifo FO{
FO(){
set_width(32);
set_depth(4);
set_rd_clock_name("rd_clk");
};
csl_unit u{
csl_signal sig;
FO FO;
u(){
set_signal_prefix(FO.get_rd_clock_name());
};
```

```
set_wr_clock_name(string);
DESCRIPTION:
```

It sets the name for the write clock port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the name "wr\_clk" for the write clock port of FIFO fifo\_name.

#### **FIGURE 3.22**



#### CSL CODE

```
csl_fifo fifo_name{
fifo_name() {
  set_width(32);
  set_depth(4);
  set_wr_clock_name("wr_clk");
}
};
```

```
string fifo_hid.get_wr_clock_name();
DESCRIPTION:
```

It gets the *name* for the write clock port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the write clock name for a unit named *u* using get\_wr\_clock\_name() method.

```
csl_code
  csl_fifo FO{
  FO() {
    set_width(32);
    set_depth(4);
    set_wr_clock_name("wr_clk");
  }
};

csl_unit u{
  csl_signal sig;
  FO FO;
  u() {
    set_signal_prefix(FO.get_wr_clock_name());
  }
};
```

```
set_push_name(string);
DESCRIPTION:
```

It sets the name for the push port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the name "push" for the push port of FIFO fifo\_name.

#### **FIGURE 3.23**

```
push _____ data_out
```

```
CSL CODE
```

```
csl_fifo fifo_name{
f() {
  set_width(32);
  set_depth(4);
  set_push_name("push");
};
```

VERILOG CODE

10/25/07 185

```
string fifo_hid.get_push_name();
DESCRIPTION:
```

It gets the name for the push port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the push port name for a unit named *u* using get\_push\_name() method.

CSL CODE

```
csl_fifo FO{
FO(){
set_width(32);
set_depth(4);
set_push_name("push");
};
csl_unit u{
csl_signal sig;
FO FO;
u(){
set_signal_prefix(FO.get_push_name());}
};
```

VERILOG CODE

```
set_pop_name(string);
DESCRIPTION:
```

It sets the *name* for the pop port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the name "pop" for the pop port of fifo FO.

#### FIGURE 3.24



```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
    set_depth(4);
   set_pop_name("pop");
   }
};
```

VERILOG CODE

10/25/07 187

```
string fifo_hid.get_pop_name();
DESCRIPTION:
```

It gets the name for the pop port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the pop port name for a unit named *u* using get\_pop\_name() method.

CSL CODE
 csl\_fifo FO{
 FO() {
 set\_width(32);
 set\_depth(4);
 set\_pop\_name("pop");
 }
 ;;
 csl\_unit u{
 csl\_signal sig;
 FO FO;
 u() {

set signal prefix(FO.get pop name());

VERILOG CODE

};

# set\_full\_name(string); DESCRIPTION:

It sets the name for the full port of fifo.

[ CSL FIFO Command Summary ]

## **EXAMPLE:**

Sets the name "full" for the full port of fifo FO.

#### **FIGURE 3.25**

```
full push FIFO data_out data_in clk
```

```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
    set_depth(4);
   set_full_name("full");
   }
};
```

VERILOG CODE

10/25/07 189

```
string fifo_hid.get_full_name();
DESCRIPTION:
```

It gets the name for the full port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the full port name for a unit named *u* using get\_full\_name() method.

```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
   set_depth(4);
   set_full_name("full");
   }
   };
   csl_unit u{
   csl_signal sig;
   FO FO;
   u() {
   set signal prefix(FO.get full name());
   }
}
```

VERILOG CODE

};

```
set_empty_name(string);
DESCRIPTION:
```

It sets the *name* for the empty port of fifo.

[ CSL FIFO Command Summary ]

## **EXAMPLE:**

Sets the name "empty" for the empty port of fifo FO.

#### **FIGURE 3.26**

```
data_in _____ pop empty data_out
```

```
CSL CODE
    csl_fifo FO{
    FO() {
    set_width(32);
    set_depth(4);
    set_empty_name("empty");
}
```

VERILOG CODE

};

```
string fifo_hid.get_empty_name();
DESCRIPTION:
```

It gets the *name* for the empty port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the empty port name for a unit named *u* using get\_empty\_name() method.

**CSL** CODE

```
csl_fifo FO{
FO(){
set_width(32);
set_depth(4);
set_empty_name("empty");
};
csl_unit u{
csl_signal sig;
FO FO;
u(){
set_signal_prefix(FO.get_empty_name()); }
};
```

VERILOG CODE

```
set_wr_data_name(string);
DESCRIPTION:
```

It sets the name for the wr data port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the name "write\_data" for the wr\_data port of fifo FO.

#### FIGURE 3.27



```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
   set_depth(4);
   set_wr_data_name("write_data");
   }
};
```

VERILOG CODE

10/25/07 193

```
string fifo_hid.get_wr_data_name();
DESCRIPTION:
```

It gets the name for the wr data port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the write data port name for a unit named *u* using get\_wr\_data\_name() method.

CSL CODE

```
csl_fifo FO{
FO() {
    set_width(32);
    set_depth(4);
    set_wr_data_name("write_data");
    };
    csl_unit u{
    csl_signal sig;
    FO FO;
    u() {
    set_signal_prefix(FO.get_wr_data_name());
    };
}
```

VERILOG CODE

```
set_rd_data_name(string);
DESCRIPTION:
```

It sets the name for the rd data port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the name "read\_data" for the rd\_data port of fifo FO.

#### **FIGURE 3.28**

```
full pop pop empty data_in data_out
```

```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
   set_depth(4);
   set_rd_data_name("read_data");
   }
};
```

VERILOG CODE

10/25/07 195

```
string fifo_hid.get_rd_data_name();
DESCRIPTION:
```

It gets the name for the rd data port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the read data port name for a unit named *u* using get\_rd\_data\_name() method.

```
csl_fifo FO{
  csl_fifo FO{
  FO() {
    set_width(32);
    set_depth(4);
    set_rd_data_name("read_data");
  };
  csl_unit u{
  csl_signal sig;
  FO FO;
  u() {
    set_signal_prefix(FO.get_rd_data_name());
  };
};
```

VERILOG CODE

# set\_valid\_name(string); DESCRIPTION:

It sets the *name* for the valid port of fifo.

[ CSL FIFO Command Summary ]

## **EXAMPLE:**

Sets the name "valid" for the valid port of fifo FO.

#### **FIGURE 3.29**



# **CSL** CODE

VERILOG COD

```
csl_fifo FO{
FO() {
    set_width(32);
    set_depth(4);
    set_valid_name("valid");
}
};
```

```
string fifo_hid.get_valid_name();
DESCRIPTION:
```

It gets the name for the valid port of fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the valid port name for a unit named *u* using get\_valid\_name() method.

CSL CODE

```
csl_fifo FO{
FO(){
set_width(32);
set_depth(4);
set_valid_name("valid");
};
csl_unit u{
csl_signal sig;
FO FO;
u(){
set_signal_prefix(FO.get_valid_name()); }
};
```

VERILOG CODE

# **CHAPTER 1 CSL Auto Router**

All rights reserved Copyright ©2006 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

# **TABLE 1.1** Chapter Overview

1.1 CSL Auto Router Command Summary

1.2 CSL Auto Router Commands

# 1.1 CSL Auto Router Command Summary

#### Unit: autoconnect

```
unit_object_name.set_auto_router(ar_flag);
unit_object_name.auto_connect_filter(auto_connect_filter_enum);
connection_object_name0.connect(connection_object_name1);
connect(connection_object_name0,connection_object_name1);
connection_object_name.connect({.formal_connection_object_name(actual_connection_object_name)}+);
autorouter_connect_bus_to_split_bus(ON|OFF);
```

3

# 1.2 CSL Auto Router Commands

```
unit_object_name.set_auto_router(ar_flag);
```

# **DESCRIPTION:**

The *ar\_flag* can be *on* or *off*.If *ar\_flag* is *off*,the auto\_router doesn't autoconnect the ports from that unit.If *ar\_flag* is *on*,it does.By default the *ar\_flag* is *on*.

[ CSL Auto Router Command Summary ]

#### **EXAMPLE:**

In the example below the unit named top contains three instances of the unit A.This unit can communicate to the outside through the input port p Because we have set to off the auto\_router for a1,the auto\_router will connect only the ports from a0 and a2.

FIGURE 1.1 Figure before autorouting and after autorouting





CSL CODE:

```
csl_unit a{
  csl_port p(input, 4);
  a() {}
};

csl_unit top{
  a a1;
  a a2;
  a a0;
  top() {
  a1.set_auto_router(off);
  auto_connect_filter(CSL_CONNECT_PORTS_BY_NAME);
  }
};
```

**VERILOG** CODE:

//

unit\_object\_name.auto\_connect\_filter(auto\_connect\_filter\_enum);

#### **DESCRIPTION:**

Filters can be setup within a unit hierarchy and can be then passed as arguments to auto\_connect\_filter() to achieve more control or impose restrictions over the auto connect process

**TABLE 1.2** Auto connect enums

| Enum                           | Description                                                                                                                                                  |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSL_CONNECT BY_NAME            | Connects interfaces, signal groups, signals and ports by name                                                                                                |
| CSL_CONNECT_PORTS_BY_NAME      | Connects ports by name                                                                                                                                       |
| CSL_CONNECT_SIGNALS_BY_NAME    | Connect signals and signal groups by name (is this feasible?)                                                                                                |
| CSL_CONNECT_INTERFACES_BY_NAME | Connect interfaces by name                                                                                                                                   |
| CSL_CONNECT_FUNCTION           | Connects units, instances, interfaces, signal groups, signals by function connect()                                                                          |
| VERILOG_CONNECT_BY_NAME        | Connect only Verilog modules/instances/<br>ports within the design                                                                                           |
| VERILOG_CONNECT_PORTS_BY_NAME  | Connect only Verilog ports within the design                                                                                                                 |
| ALL_CONNECT_BY_NAME            | Connect both CSL and Verilog connection objects                                                                                                              |
| CREATE_NEW_ENDPOINT_PORTS      | Connection objects which do not exist in a scope are infered to be ports. A new port objecft is generated in the scope. isn't this already being done above? |

[ CSL Auto Router Command Summary ]

# **EXAMPLE:**

In this example two units a0 and a1 are connected by interfaces named ifc.

#### FIGURE 1.2



**CSL** CODE

csl interface ifc{

```
csl port a(input, 4),b(input, 4);
   ifc(){}
   };
   csl_unit a{
   ifc ifc;
   a(){}
   };
   csl_unit top{
   a a0;
   a a1;
   top(){
   auto_connect_filter(CSL_CONNECT_BY_NAME );
   }
   };
VERILOG CODE
   //
```

connection object name0.connect(connection object name1);

#### **DESCRIPTION:**

All elements in the table below are objects (except elements that start with "list\_of").

The signal connection is used to create connections between signals. The signals can be ports or local signals. Connections to ports create the formal to actual mapping between the the port name and signal in the upper level unit. Note that actual names are really expressions. The types of expressions supported for the actual expressions are as follows:

- signal
- signal with bit range
- expression (boolean operation on signals)
- concatentation
- signal name change
- constant

The table Table 1.3 contains the list of connection objects and the allowed connections between connection object types.

**TABLE 1.3** Valid connections between connection objects

| Nr | LHS \ RHS     | 1 | 2  | 3 | 4   | 5  | 6  | 7  | 8 |
|----|---------------|---|----|---|-----|----|----|----|---|
|    |               | S | sg | p | ifc | u  | ui | sc | e |
| 1  | signal        | X | -  | X | X   | X  | X  | X  | X |
| 2  | signal group  | - | X  | - | X   | X  | X  | X  | 1 |
| 3  | port          | X | -  | X | X   | X  | X  | X  | X |
| 4  | interface     | - | X  | - | X   | X* | X* | X* | - |
| 5  | unit          | X | X  | X | X   | X  | X  | X  | X |
| 6  | unit instance | X | X  | X | X   | X  | X  | X  | X |
| 7  | signal concat | X | X  | - | X   | X  | X  | X  | X |
| 8  | expr          | - | -  | - | -   | -  | -  | -  | - |

x? = to be discussed

Connection needs support for signal subranges and expressions

The following may not be needed anymore

Coonect can be used to 'link' signals, ports, groups of signals, or unit interfaces (when connect is apllied to unit names it's still the interfaces of those units that get connected)

```
signal_name.connect(signal_name);
port_name.connect(port_name);
group_of_signals.connect(group_of_signals);
interface.connect(interface);
```

unit name.connect(unit name);

[ CSL Auto Router Command Summary ]

7

# **EXAMPLE:**

In the figure below ports p, q from different units are connected.

10/25/07

ofidential Convigant © 2006. Eastpath Logic, Inc. Conving in any form

```
FIGURE 1.3
 top
           a1
 a0
CSL CODE
   csl_unit a0{
   csl port p(input)
   a0(){}
   };
   csl unit a1{
   csl_port q(input)
   a1(){}
   };
   csl unit top{
   a0 a0;
   a1 a1;
   top(){
   ao.p.connect(a1.q);
   }
   };
VERILOG CODE
   //AV
   module top;
       wire y,z;
       ab a1(y);
       ab b1(y);
       c c1(z);
       d d1(z);
   endmodule
   module ab(y);
       inout y;
   endmodule
   module c(z);
       inout z;
   endmodule
   module d(z);
       inout z;
```

8 10/25/07

# Fastpath Logic Inc.

```
Chapter 1
```

```
wire t;
  assign t = z;
endmodule
```

```
connect(connection_object_name0, connection_object_name1);
DESCRIPTION:
```

Global connect function.

[ CSL Auto Router Command Summary ]

#### **EXAMPLE:**

In this example are connected two signals with the same name *sgn* from different units *a* and *top* or *b* and *top*.

#### FIGURE 1.4



#### CSL CODE

```
csl_unit ab{
csl_signal sgn(wire, 4)
ab() {}
};
csl_unit top{
a a;
a b;
csl_signal sgn(wire, 4)
top() {
connect(sgn,a.sgn);
connect(sgn,b.sgn);
}
};
```

# **VERILOG** CODE

```
module top;
  wire sgn;
  ab a(y);
  ab b(y);
  endmodule
module ab(sgn);
  inout sgn;
endmodule
```

```
connection_object_name.connect({ .formal_connection_object_name(
actual_connection_object_name)}+);
```

#### **DESCRIPTION:**

Connections are specified by formal\_connection\_object\_name and actual\_connection\_object\_name which can be ports or interfaces; connection\_object\_name can be a unit, instance or interface.

[ CSL Auto Router Command Summary ]

#### **EXAMPLE:**

In this example are connected two ports . The port x from unit a and the port y from unit b.

#### FIGURE 1.5



#### CSL CODE

```
csl_unit a{
  csl_port x(output)
  a() {}
  };
  csl_unit b{
  csl_port y(input)
  b() {}
  };
  csl_unit top{
  a a;
  b b;
  top() {
  a.connect(.x(b.y));
  }
};
```

#### **VERILOG** CODE

```
module top;
    a a(z);
    b b(z);
endmodule
module a(z);
    output x;
endmodule
module b(z);
```

input y;
endmodule

```
autorouter_connect_bus_to_split_bus (ON | OFF) ;
DESCRIPTION :
```

Splits the bus in two or more wires with different width.

[ CSL Auto Router Command Summary ]

#### **EXAMPLE:**

x[1:0]

x[1] becomes x\_1 and x[0] becomes x\_0

#### FIGURE 1.6



#### //commands

- turn {on/off} (port,signal,interface) inference specified for or what can be inferred
- connect by (name,function) {on/off}

## **CSL CODE**

```
csl_unit u{
  csl_signal bus(2);
  csl_signal x_1(1), X_0(1);
  u() {
    autorouter_connect_bus_to_split_bus(ON);
  }
};
```

# **CHAPTER 1 CSL Verification Components**

All rights reserved
Copyright ©2006 Fastpath Logic, Inc.
Copying in any form without the expressed written
permission of Fastpath Logic, Inc is prohibited

# **TABLE 1.1** Chapter Overview

- 1.1 CSL Verification Components Syntax and Command Summary
- 1.2 CSL Verification Components Commands

# 1.1 CSL Verification Components Syntax and Command Summary

# 1.1.1 Verification components classes

Verification components are used by testbenches to "feed" the DUTs (design under test) with test data (stimulus), compare the DUT's state at a certain time (state data) or check the data output from the DUT(expect). Verification components are declared as classes and so behave as scope holders. There are two main types of classes for verification components: CSL Vector and CSL state Data.

# 1.1.1.1 CSL Verification Components specific commands

```
set unit name (unit name);
```

#### 1.1.1.2 CSL Vector class

A vector is a collection of signal values sampled at a certain moment in time from a set of selected ports or interfaces (port containers). The actual values contained by verification components vectors are generated automatically by the C++ simulator (Csim). The CSL specification is used to "tune" the vector's settings and to integrate it inside the testbench (establish connections with the proper ports and signal generators and compare units).

#### 1.1.1.2.1 CSL Vector class declaration

A CSL Vector can only be declared in the global scope just like any other CSL class. The CSL vector class is declared as in the below example:

```
csl_vector vector_class_name {
   //no objects may be instantiated in a CSL vector
   vector_class_name() {
        (vector methods calls)+
   }
};
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables, green commented text details language notes and blue text is a short BNF representation of CSL commands/declarations.

In the vector class' scope there aren't any objects to be specifically declared or instantiated as

shown in the table below.

**TABLE 1.2** Rules for instantiating objects in the vector's scope

| CSL class           | Is instantiated in CSL Vector scope |
|---------------------|-------------------------------------|
| CSL Unit            | -                                   |
| CSL Testbench       | -                                   |
| CSL Vector          | -                                   |
| CSL State Data      | -                                   |
| CSL Register        | -                                   |
| CSL Register File   | -                                   |
| CSL Fifo            | -                                   |
| CSL Memory Map      | -                                   |
| CSL Memory Map Page | -                                   |
| CSL Isa Element     | -                                   |
| CSL Isa Field       | -                                   |
| CSL Field           | -                                   |

However, objects are added in the vector class scope in a "non-standard" way by calling the set\_module\_name(), include\_only() and exclusion\_list() methods. The vector methods calls (commands) are made inside the vector's constructor.

# 1.1.1.2.2 CSL Vector specific commands

The following commands are specific only to CSL Vector classes and are mandatory:

# **CSL Vector mandatory commands**

```
set direction(direction);
```

The following methods can be called on a vector class to "adjust" the connection elements a vector controls. That is, if a vector is set to be of type stimulus (input), it will connect to all the input ports of a unit(a DUT in the testbench); if the vector instance is of type expected(output) it will connect to all the output ports of the DUT. If the user does not wish to connect all the ports to the vector (eg. have the clock port be driven by the clock in testbench), or if the user chooses to connect only one sub-interface from the output interface of a DUT to a vector, these methods are used to select the desired connection elements:

#### **CSL Vector optional methods**

```
exclusion_list(connection_elements);
include only(connection elements);
```

# 1.1.1.2.3 CSL Vector usage and rules

Vectors are associated with a CSL unit class. It is this unit that holds the ports or interfaces that will be associated with the vector as described later in this command summary. Vectors are used in test-benches, however vector classes are not instantiated.

The rules for vector usage in other CSL classes are contained in the table below:

**TABLE 1.3** Vector usage rules

| CSL class           | <b>Uses CSL Vector</b> |
|---------------------|------------------------|
| CSL Unit            | -                      |
| CSL Testbench       | YES                    |
| CSL Vector          | -                      |
| CSL State Data      | -                      |
| CSL Register        | -                      |
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | -                      |
| CSL Memory Map Page | -                      |
| CSL Isa Element     | -                      |
| CSL Isa Field       | -                      |
| CSL Field           | -                      |

#### 1.1.1.3 CSL State Data class

State data is a collection of the values in a state element. A state element can be a register, register file, fifo or a memory. State data is captured periodically when an associated transaction event occurs. For example, a register file changes state when there is a write enable. The state data file is loaded into the testbench state data memory. Each RTL DUT state data transation is compared against the state data expected results stored in the state data memory. The state data can be regarded as a collection of snapshots of the state element at different moments in time. The actual values contained in the state data snapshot are generated automatically by the C++ simulator (Csim). The CSL specification is used to "tune" state data's settings and to integrate it inside the testbench (establish connections with the proper ports and signal generators and state compare units).

## 1.1.1.3.1 CSL State Data declaration

A CSL State Data can only be declared in the global scope just like any other CSL class. The CSL state data class is declared as in the below example:

```
csl_state_data state_data_class_name {
   //no objects may be instantiated in a CSL vector
   state_data_class_name() {
```

4 10/25/07

**Confidential** Copyright © 2007 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc. is prohibited

```
(state data methods calls)+
};
```

Note for example above: **bold** text represents language reserved syntax, *italics* are user defined variables, green commented text details language notes and blue text is a short BNF representation of CSL commands/declarations.

In the state data class' scope there aren't any objects to be specifically declared or instantiated as shown in the table below.

**TABLE 1.4** Rules for instantiating objects in the vector's scope

| CSL class           | Is instantiated in CSL Vector scope |
|---------------------|-------------------------------------|
| CSL Unit            | -                                   |
| CSL Testbench       | -                                   |
| CSL Vector          | -                                   |
| CSL State Data      | -                                   |
| CSL Register        | -                                   |
| CSL Register File   | -                                   |
| CSL Fifo            | -                                   |
| CSL Memory Map      | -                                   |
| CSL Memory Map Page | -                                   |
| CSL Isa Element     | -                                   |
| CSL Isa Field       | -                                   |
| CSL Field           | -                                   |

#### 1.1.1.3.2 CSL State Data usage and rules

State data is associated with a memory instance. A memory instance can be an instance of a register, register file, fifo or a simple memory. State data is used in testbenches however state data classes are not instantiated.

The rules for state data usage are contained in the table below:

**TABLE 1.5** Vector usage rules

| CSL class      | <b>Uses CSL State Data</b> |
|----------------|----------------------------|
| CSL Unit       | -                          |
| CSL Testbench  | YES                        |
| CSL Vector     | -                          |
| CSL State Data | -                          |
| CSL Register   | -                          |

**TABLE 1.5** Vector usage rules

| CSL class           | <b>Uses CSL State Data</b> |
|---------------------|----------------------------|
| CSL Register File   | -                          |
| CSL Fifo            | -                          |
| CSL Memory Map      | -                          |
| CSL Memory Map Page | -                          |
| CSL Isa Element     | -                          |
| CSL Isa Field       | -                          |
| CSL Field           | -                          |

# 1.1.1.3.3 CSL State Data specific methods

The following command, specific only to CSL State Data classes, is also mandatory.

# **CSL State Data mandatory commands**

```
set_mem_instance_name(memory_instance_name);
set_vc_unit_name(unit_name);
set_vc_clock(signal);
```

# 1.1.1.4 CSL Verification components common methods

The following methods apply to both CSL vector and State Data classes.

## **Common Verification Components commands**

```
set_vc_header_comment(string);
set_version(numeric_expression);
set_radix(binary|hex);
set_vc_reset(signal);
set_vc_stall(signal);
set_vc_valid_output_transaction(signal_expression);
set_vc_start_generation_trigger(signal);
set_vc_end_generation_trigger(signal);
set_vc_capture_edge_type(rise|fall);
set_vc_max_number_of_valid_transactions(numeric_expression);
set_vc_max_number_of_mismatches(numeric_expression);
set_vc_max_cycles(numeric_expression);
set_vc_output_filename(filename);
```

6 10/25/07

#### **Common Verification Components commands**

```
int vc name.get vc version();
string vc name.get vc header comment();
enum vc name.get radix();
signal vc name.get vc module();
signal vc name.get vc clock();
signal vc name.get vc reset();
signal vc name.get vc stall();
signal vc name.get vc valid output transaction();
signal vc name.get vc start generation trigger();
signal vc name.get vc end generation trigger();
enum vc name.get vc capture edge type();
int vc name.get vc max number of valid transactions();
int vc name.get vc max number of mismatches();
int vc name.get vc timeout();
string vc name.get output filename();
add logic(inject stalls);
```

10/25/07 7

# **1.2 CSL Verification Components Commands**

```
set_vc_header_comment(string);
DESCRIPTION:
```

Adds a comment to the top of the vector/state data file. The comment is ignored by the vector reader in the testbench.

[ CSL Verification Components Syntax and Command Summary ]

### **EXAMPLE:**

### FIGURE 1.1



### FIGURE 1.2



### CSL CODE:

```
csl_unit dut{
    csl_port stim_in(input), stim_v(input);
    dut() {
    }
};

csl_vector stim_vec{
    stim_vec() {
       set_module_name(dut);
       set_direction(input);
       set_vc_header_comment("stimvec");
    }
};

VERILOG CODE
//
```

```
set_version(numeric_expression);
```

### **DESCRIPTION:**

This command sets the version number for the corresponig verification component. This version will be checked against the one from generated vector/state data (from the C++ Simulator) and if a mismatch is detected the generated version checker will halt the simulation.

[ CSL Verification Components Syntax and Command Summary ]

### **EXAMPLE:**

//

FIGURE 1.3 The ID is added to the file header



# CSL CODE:

```
csl_unit dut{
   csl_port stim_in(input), stim_v(input);
   dut() {
    }
};
csl_vector stim_vec{
   stim_vec() {
     set_module_name(dut);
     set_direction(input);
     set_version(2);
}
};
```

10

VERILOG CODE

```
set_radix(binary|hex);
```

# DESCRIPTION:

This option sets the radix for the vector format. The default radix is binary. The vector writer will write out the vector in the radix specified. If the vector radix is binary then the verilog testbench will use the \$readmemb function. If the vector radix is hexidecimal then the testbench will use the \$readmemh function.

[ CSL Verification Components Syntax and Command Summary ]

### **EXAMPLE:**

### FIGURE 1.4



### CSL CODE

```
csl_unit dut{
    csl_port stim_in(input), stim_v(input);
    dut() {
    }
};
csl_vector stim_vec{
    stim_vec() {
       set_module_name(dut);
       set_direction(input);
       set_radix(hex);
    }
};
```

VERILOG CODE

//

# Fastpath Logic Inc.

# Chapter 1

```
set_vc_unit_name (unit_name);

DESCRIPTION:
//

[ CSL Verification Components Syntax and Command Summary ]

EXAMPLE:
//
```

```
set_vc_clock(signal);
DESCRIPTION:
```

Sets the clock signal that triggers the capture of the vector or state data. Note that vectors and state data on the generated RTL code operate on different clock signals. Each Testbench unit have one or more clk generators. vc\_clock has to be connected to one of the testbench clock signals. It is illegal to connect the vc\_clock to any signal declared outside the testbench scope.

[ CSL Verification Components Syntax and Command Summary ]

#### **EXAMPLE:**

FIGURE 1.5 One clock generators inside a testbench



```
CSL CODE
```

```
csl unit dut{
     csl port stim in(input), stim v(input);
     dut(){
     }
   };
   csl vector stim vec{
     stim vec() {
       set module_name(dut);
       set direction(input);
       set vc clock(clk);
          }
   };
   csl testbench tb{
   csl signal clk(wire);
    dut dut;
    stim vec stim;
    tb(){
      add logic(clock, clk, 10, ns);
   }
   };
VERILOG CODE
   //timescale 1ns/1ps
   module sd;
       req clk1,clk2;
       initial
```

# Fastpath Logic Inc.

# Chapter 1

```
clk1 = 0;
always #5 clk1=~clk1;
endmodule
```

```
set_vc_reset(signal);
DESCRIPTION:
```

Adds signal reset signal to testbench\_object\_name. When the testbench global reset signal is active, the state data and the vectors should be cleared. On top of that, the state dataState data and the vectors have their own reset signals, so they can be reseted even if the glogal reset signal is inactive.

Associate a reset signal with the vector. This command is used to control when to start writing vectors. Start generating vectors after event occurs. This command tells the vector generator to start writing vectors after reset. The typical signal to usee for event is reset which is the default start vector control signal. Many designs generate garbage prior to reset and generating vectors prior to reset is useless for comparison purposes.

Vc\_reset had to be connected to one of the testbench signals. It is ilegal to connect the vc\_reset to any signal declared outside the testbench scope.

There is one reset signal in the testbench and that reset drives the testbench, the stimulus and expected vectors and the DUT.

[ CSL Verification Components Syntax and Command Summary ]

### **EXAMPLE:**

#### FIGURE 1.6 Connect reset to state data

```
TB reset sd
```

### **CSL** CODE

```
csl_unit dut{
    csl_port stim_in(input), stim_v(input);
    dut(){
    }
};
csl_vector stim_vec{
    stim_vec() {
        set_module_name(dut);
        set_direction(input);
        set_vc_reset(r);
    }
};
```

VERILOG CODE

16

# set vc stall(signal); **DESCRIPTION:**

Name of signal that triggers the capture of the vector or state data. Commands the vc object to stop. [ CSL Verification Components Syntax and Command Summary ]

```
EXAMPLE:
CSL CODE
   csl_unit dut{
     csl port stim in(input), stim v(input);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec(){
       set module name(dut);
       set direction(input);
       set vc stall(s);
     }
   };
VERILOG CODE
   //
```

```
set_vc_valid_output_transaction(signal_expression);
DESCRIPTION:
```

This command is used to set the method an output transaction is validated by setting signal\_expression. Thus, if the expression is a clock, than the transaction is always valid (valid = 1); if the expression is a signal, then the transaction is valid when the signal is true (valid = signal); if the transaction is a signal expression than the transaction is valid when the signal expression is true (eg. valid =  $x \mid y \mid z$ ). This command applies only to output vectors or state data.

[ CSL Verification Components Syntax and Command Summary ]

### **EXAMPLE:**

### FIGURE 1.7



### CSL CODE

//

```
csl_unit dut{
    csl_port stim_in(input), stim_v(input);
    dut(){
    }
};
csl_signal r(wire);
csl_vector stim_vec{
    stim_vec() {
        set_module_name(dut);
        set_direction(input);
        set_vc_valid_output_transactions(r);
    }
};
VERILOG CODE
```

```
set_vc_start_generation_trigger(signal);
DESCRIPTION:
```

Name of signal that triggers the capture of the vector or state data Capture or compare the vector or state data on either an event or a clock edge

Overrides the control of start state data generation by reset. Instead start generating state data after event occurs. This command tells the state data generator to start writing state datas. This command is used to control when to start writing state datas. A typical signal to use for event is reset which is the default start state data control signal. Many designs generate garbage prior to reset and generating state datas prior to reset is useless for comparison purposes.

[ CSL Verification Components Syntax and Command Summary ]

### **EXAMPLE:**

### FIGURE 1.8



### CSL CODE

```
csl_unit dut{
   csl_port stim_in(input), stim_v(input);
   dut() {
   }
};
csl_signal trigg;
csl_vector stim_vec{
   stim_vec() {
     set_module_name(dut);
     set_direction(input);
     set_vc_start_generation_trigger(trigg);
   }
};
```

#### VERILOG

none

# set\_vc\_end\_generation\_trigger(signal); DESCRIPTION:

Name of signal that stops the vector or state data recording (if this is not set by the user then the cslc computes the unique number automatically.-uniquely identifies the state data or vector instance file or socket.

### [ CSL Verification Components Syntax and Command Summary ]

### **EXAMPLE:**

### FIGURE 1.9





### CSL CODE

```
csl_unit dut{
   csl_port stim_in(input), stim_v(input);
   dut() {
   }
};
csl_signal trigg;
csl_vector stim_vec{
   stim_vec() {
     set_module_name(dut);
     set_direction(input);
   set_vc_end_generation_trigger(trigg);
   }
};
```

### VERILOG CODE

none

```
set_vc_capture_edge_type(rise|fall);
DESCRIPTION:
Capture the vector or state data on the rising or falling edge of clock.
                        [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
CSL CODE
   csl_unit dut{
     csl port stim in(input), stim v(input);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set vc capture edge type(rise);
     }
   };
VERILOG CODE
   none
```

# set\_vc\_max\_number\_of\_valid\_transactions(numeric\_expression); DESCRIPTION:

Stop capturing events when maximum number of capture events is reached

The verification transaction are writen to the output file until the maximum number of capture events is reached. After the maximum transact.ion count is reached the C++ vector writer stops writing verification transactions to the output file or stream.

### Stimulus Verification Transaction Counter

The testbench stimulus vector reader counts the number of verification transactions that are read from the stimulus verification transaction input stream or memory and when the transaction count equals max number of vectors no further verification transactions are read and stimulus verification transaction flag is set. The testbench prints a message specifying that the maximum number of stimulus verification transactions has been read.

### **Expected Verification Transaction Counter**

The testbench stimulus vector reader counts the number of verification transactions that are read from the expected verification transaction input stream or memory and when the transaction count equals max number of vectors no further verification transactions are read and expected verification transaction flag is set. The testbench prints a message specifying that the maximum number of expected verification transactions has been read.

[ CSL Verification Components Syntax and Command Summary ]

FIGURE 1.10 Maximum number of vectors



### CSL CODE

```
csl_unit dut{
   csl_port stim_in(input), stim_v(input);
   dut(){
   }
};
csl_vector stim_vec{
   stim_vec() {
    set module name(dut);
```

22 10/25/07

```
set_direction(input);
    set_vc_max_number_of_valid_transactions(10);
}
```

VERILOG CODE

```
set_vc_max_number_of_mismatches(numeric_expression);
DESCRIPTION:
```

data-stop state data or vector comparisons after the max number is reached

The comparator in the testbench counts the number of mismatches between the expected vector and the DUT generated vector. When the error count equal the max mismatch count then the simulation stops.

[ CSL Verification Components Syntax and Command

# Summary ]

# **EXAMPLE:**

### **FIGURE 1.11**

### **CSL** CODE

```
csl_unit dut{
    csl_port stim_in(input), stim_v(input);
    dut() {
    }
};
csl_vector stim_vec{
    stim_vec() {
       set_module_name(dut);
       set_direction(input);
       set_vc_max_number_of_mismatches(5);
    }
};
VERILOG CODE
//
```

set\_vc\_max\_cycles(numeric\_expression);

# **DESCRIPTION:**

Sets the number of cycles to time out after the last event.

[ CSL Verification Components Syntax and Command

### Summary ]

### **FIGURE 1.12**

| ps | picoseconds |
|----|-------------|
| ns | nanosecons  |
| s  | seconds     |

# **EXAMPLE:**

CSL CODE

//

VERILOG CODE

//

# set\_vc\_output\_filename(filename); DESCRIPTION:

The name of the file to write the vector or state data to.

\* vt in command name comes from verification transaction

Sets the output file. The testbench will write the result of the comparation between the vectors from the DUT output and the expected vector in *filename* .

[ CSL Verification Components Syntax and Command

# Summary ]

# **EXAMPLE:**

### **FIGURE 1.13**



### CSL CODE:

```
csl_unit dut{
csl_port exp_out(output), exp_v(output);
  dut() { }
};
csl_vector exp_vec{
  exp_vec() {
    set_module_name(dut);
    set_direction(output);
    set_vc_output_file("expected");;
  }
};
```

VERILOG CODE

```
int vc_name.get_vc_version();
DESCRIPTION:
```

Return the unique id number for the specified verification component.

[ CSL Verification Components Syntax and Command Summary ]

### **EXAMPLE:**

```
CSL CODE
   csl_unit dut{
   csl port stim in(input), stim v(input), exp out(output),exp v(output);
    dut() { }
   };
   csl_vector exp_vec{
     exp vec(){
       set module name(dut);
       set direction(output);
       set_version(2);
     }
   };
   csl vector stim vec{
     stim vec(){
      set_module_name(dut);
       set direction(input);
       set version(exp vec.get version());
     }
   };
```

//

```
string vc name.get vc header comment();
DESCRIPTION:
Get the comment from the top of the vector/state data file.
                        [ CSL Verification Components Syntax and Command Summary ]
CSL CODE:
   csl unit dut{
     csl port stim in(input), stim v(input), exp out(output), exp v(output);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec(){
       set module name(dut);
       set direction(input);
       set_vc_header_comment("stimvec");
     }
   };
   csl vector exp vec{
   exp vec() {
      set module name(dut);
       set direction(input);
       set vc header comment(stim vec.get vc header comment());
VERILOG CODE
```

```
enum vc name.get radix();
DESCRIPTION:
Get the radix for the vector format.
                       [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
//
CSL CODE
   csl_unit dut{
     csl port stim in(input),stim v(input),exp out(output),exp v(output);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set radix(hex);
     }
   };
   csl_vector exp vec{
     exp vec() {
       set module name(dut);
       set direction(input);
       set radix(stim vec.get radix());
     }
   };
VERILOG CODE
   //
```

```
signal vc name.get_vc_module();
```

### **DESCRIPTION:**

Get the name of the module that the vector or state data element is associated with.

[ CSL Verification Components Syntax and Command Summary ]

```
EXAMPLE:
//
CSL CODE
   csl_unit dut{
     csl port stim in(input), stim v(input), exp out(output), exp v(output);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
     }
   };
   csl_vector exp vec{
     exp vec(){
       set module name(stim vec.get vc module());
       set direction(input);
     }
   };
VERILOG CODE
   //
```

```
signal vc name.get vc clock();
DESCRIPTION:
Get the name of clock that triggers the capture of the vector or state data.
                        [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
//
CSL CODE
   csl_unit dut{
     csl port stim in(input),stim v(input),exp out(output),exp v(output);
     dut(){
     }
   };
   csl_signal clk(1);
   csl vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set vc clock(clk);
     }
   };
   csl vector exp vec{
     exp_vec(){
       set module name(dut);
       set direction(input);
       set vc clock(stim vec.get vc clock());
     }
   };
```

VERILOG CODE

//

```
signal vc name.get vc reset();
DESCRIPTION:
Get signal name reset signal from testbench object name.
                       [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
CSL CODE
   csl unit dut{
     csl port stim in(input), stim v(input), exp out(output), exp v(output);
     dut(){
   };
   csl signal res(1);
   csl_vector stim vec{
     stim_vec(){
       set module name(dut);
       set direction(input);
       set_vc_reset(res);
     }
   };
   csl_vector exp vec{
     exp vec() {
       set module name(dut);
       set direction(input);
       set vc reset(stim vec.get vc reset());
   };
VERILOG CODE
   //
```

//

```
signal vc name.get vc stall();
DESCRIPTION:
Get the name of signal that triggers the capture of the vector or state data;
                       [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
//
CSL CODE
   csl_unit dut{
     csl port stim in(input),stim v(input),exp out(output),exp v(output);
     dut(){
     }
   };
   csl signal st(1);
   csl vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set vc stall(st);
     }
   };
   csl vector exp vec{
     exp_vec(){
       set module name(dut);
       set direction(input);
       set vc stall(stim vec.get vc stall());
     }
   };
VERILOG CODE
```

```
signal vc name.get vc valid output transaction();
DESCRIPTION:
Get the clock signal or an event object uses to perform the comparisons.
                       [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
//
CSL CODE
   csl unit dut{
     csl port stim in(input), stim v(input), exp out(output), exp v(output);
     dut(){
   };
   csl_vector stim vec{
     stim vec(){
       set module name(dut);
       set direction(input);
       set vc output transaction(10);
     }
   };
   csl vector exp vec{
     exp vec() {
       set module name (dut);
       set direction(input);
       set vc output transaction(stim vec.get vc output transaction());
     }
   };
VERILOG CODE
   //
```

```
signal vc name.get_vc_start_generation_trigger();
DESCRIPTION:
Get the command used to control when to start writing state datas.
                       [ CSL Verification Components Syntax and Command Summary ]
CSL CODE
   csl unit dut{
     csl port stim in(input),stim v(input),exp out(output),exp v(output);
     dut(){
     }
   };
   csl_signal trigg;
   csl_vector stim vec{
     stim vec(){
       set module name(dut);
       set direction(input);
       set_vc_start_generation_trigger(trigg);
     }
   };
   csl vector exp vec{
     exp vec(){
       set module name (dut);
       set direction(input);
       set vc start generation trigger (
                 stim vec.get vc start generation trigger());
     }
   };
VERILOG CODE
   //
```

```
signal vc name.get vc end generation trigger();
DESCRIPTION:
Get the event that stops the vector or state data recording;
                        [ CSL Verification Components Syntax and Command Summary ]
CSL CODE
   csl_unit dut{
     csl port stim in(input), stim v(input), exp out(output), exp v(output);
     dut(){
     }
   };
   csl signal trigg;
   csl vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set vc end generation trigger(trigg);
     }
   };
   csl_vector exp vec{
     exp vec() {
       set module name(dut);
       set direction(input);
       set vc end generation trigger (
                 stim vec.get vc end generation trigger());
     }
   };
VERILOG CODE
   //
```

```
enum vc name.get_vc_capture_edge_type();
DESCRIPTION:
Get the capture edge type rise or fall of clock of the vector or state data.
                       [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
//
CSL CODE
   csl_unit dut{
     csl port stim in(input),stim v(input),exp out(output),exp v(output);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set vc capture edge type(rise);
     }
   };
   csl_vector exp vec{
     exp vec() {
       set module name(dut);
       set direction(input);
       set vc capture edge type (
                 stim vec.get vc capture edge type());
     }
   };
VERILOG CODE
   //
```

```
int vc name.get vc max number of valid transactions();
DESCRIPTION:
Get the maximum number of captured events.
                       [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
//
CSL CODE
   csl unit dut{
     csl port stim in(input), stim v(input), exp out(output), exp v(output);
     dut(){
     }
   };
   csl vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set vc max number of valid transactions (10);
     }
   };
   csl_vector exp vec{
     exp vec() {
       set module name(dut);
       set direction(input);
       set_vc_max_number_of_valid_transactions(
                 stim vec.get vc max number of valid transactions());
     }
   };
VERILOG CODE
   //
```

```
int vc name.get vc max number of mismatches();
DESCRIPTION:
Return the max number of mismatches seted for vector.
                       [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
//
CSL CODE
   csl_unit dut{
     csl port stim in(input),stim v(input),exp out(output),exp v(output);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set vc max number of mismatches (10);
     }
   };
   csl_vector exp vec{
     exp vec() {
       set module name(dut);
       set direction(input);
       set vc max number of mismatches (
                 stim vec.get vc max number of mismatches());
     }
   };
VERILOG CODE
   //
```

```
int vc name.get_vc_timeout();
DESCRIPTION:
Get the number of cycles to time out after the last event.
                        [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
//
CSL CODE
   csl_unit dut{
     csl port stim in(input), stim v(input), exp out(output), exp v(output);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec() {
       set module name(dut);
        set direction(input);
        set vc timeout(10);
     }
   };
   csl_vector exp_vec{
     exp vec() {
       set module name(dut);
        set direction(input);
       set_vc_timeout(stim_vec.get_vc_timeout());
     }
   };
VERILOG CODE
   //
```

```
string vc name.get_output_filename();
DESCRIPTION:
Get the name of the output file.
                       [ CSL Verification Components Syntax and Command Summary ]
EXAMPLE:
   //
CSL CODE
   csl_unit dut{
     csl port stim in(input),stim v(input),exp out(output),exp v(output);
     dut(){
     }
   };
   csl_vector stim vec{
     stim vec() {
       set module name(dut);
       set direction(input);
       set output filename("vector");
     }
   };
   csl_vector exp vec{
     exp vec() {
       set module name(dut);
       set direction(input);
       set_output_filename(stim_vec.get_output_filename());
     }
   };
VERILOG CODE
   //
```

```
add_logic(inject_stalls);
```

### **DESCRIPTION:**

Inject stalls in the testbench. If the stall signal is set the valid signal is reseted and the data is invalid.

[CSL Verification Components Syntax and Command Summary]

### **EXAMPLE:**

### FIGURE 1.14 Inject stalls

```
valid stall valid stall create stalls

create valids

tb

valid stall data
```

### CSL CODE

42

```
csl unit dut{
  csl port stim in(input), exp out(output);
  dut(){
  }
};
csl_vector stim vec{
  stim_vec(){
    set module name (dut);
    set direction(input); }
csl_vector exp vec{
  exp vec(){
    set module name (dut);
    set direction(output);
    add_logic(inject_stalls);}
};
csl testbench tb{
  csl_signal clk;
  dut dut;
  stim vec stim vec;
  exp vec exp vec;
  tb(){
  add_logic(clock,clk,10,ns);
 };
```

VERILOG CODE //

# 1.2.1 CSL state data

Architectural state comparisons can be specified at every clock cycle or based on an event output.

```
csl_state_data state_data_object_name;
DESCRIPTION:
```

Create a csl state data object called state\_data\_object\_name.

[ CSL Verification Components Syntax and Command Summary ]

# **EXAMPLE:**

Csim is used to create an state\_data.

### FIGURE 1.15 state data creation



# **CSL** CODE

//

### VERILOG CODE

```
reg [WIDTH-1:0] sd[0:DEPTH-1];
initial begin
//use PLI to write the state data
    sd=$Csim_as_gen;
end
```

```
set_mem_instance_name (memory_instance_name);
DESCRIPTION:
```

Associate to a state data a memory instance. Command is mandatory if the associated unit is of other type than csl\_register, csl\_register\_file or csl\_fifo. csl fifo

[ CSL Verification Components Syntax and Command Summary ]

```
EXAMPLE:
//
CSL CODE
   csl_register_file reg sd{
     reg sd(){
       set width(8);
       set depth(256);
   }
   };
   csl_state_data SD{
     SD(){
    set_mem_instance_name(reg_sd);
   };
   csl testbench tb{
     csl signal clk sqn;
    SD SD;
    tb(){
    add logic ( clk, clk sqn, 2 ,ns );
     }
   };
VERILOG CODE
   //
```

10/25/07 45

```
set_unit_name(unit_name);
DESCRIPTION:
```

Associates the vector class to a CSL unit. This command is mandatory since it is this associated unit that will determine the vector's structure. This way the vector has "access" to the ports inside the associated unit.

[ CSL Verification Components Syntax and Command Summary ]

```
EXAMPLE:
//
CSL CODE
   csl unit DUT{
      csl_port stim in a0 ( input );
      csl port stim in al (input);
      csl port exp out a0 ( output );
      csl port exp out a1 ( output );
      csl_port clk p(input);
      DUT(){
     clk p.set attr(clock);
      }
   };
   csl vector stim vec{
      stim vec() {
         set unit name ( DUT);
         set direction ( input );
      }
   };
   csl_vector exp vec{
      exp vec a(){
         set unit_name ( DUT );
         set direction ( output );
      }
   };
   csl testbench tb{
   csl signal clk s;
   DUT dut;
        tb{
   clk s.set attr(clock);
   add logic(clock, clk s, 10, ns);
   }
   };
VERILOG CODE
   //
  46
```

10/25/07

```
set direction(direction);
DESCRIPTION:
```

This mandatory command sets the type of the vector to either stimulus or expected according to the direction parameter; thus, if the direction is set to input, the vector will be of type stimulus and if the direction is set as output, the type will be expected. It is used together with

set unit name(unit name); command which associates the vector with a CSL unit. Once the vector is associated with a unit, the type (direction) determines the kind (direction) of ports that the vector will access.

**TABLE 1.6** Vector type according to direction parameter

| vector direction | vector type |
|------------------|-------------|
| input            | stimulus    |
| output           | expected    |

[ CSL Verification Components Syntax and Command Summary ]

#### **EXAMPLE:**

```
CSL CODE
   csl unit DUT{
      csl_port stim in a0 ( input );
      csl port stim in al (input);
      csl port exp out a0 ( output );
      csl_port exp out a1 ( output );
      csl port clk p(input);
      DUT(){
      clk p.set_attr(clock);
   }
   };
   csl vector stim vec{
      stim vec(){
         set unit name ( DUT);
         set direction ( input );
      }
   };
   csl vector exp vec{
      exp vec a(){
         set unit name ( DUT );
         set_direction ( output );
      }
   };
   csl_testbench tb{
```

10/25/07

## **Fastpath Logic**

#### CSL Reference Manual csl\_verification\_components.fm

48 10/25/07

49

10/25/07

```
exclusion list(connection elements);
DESCRIPTION:
```

This optional command is used if there are ports in the unit and that have the direction specified by the vector but are not needed (eg. for a stimulus vector the user doesn't want to include the clock and reset input ports) this command can be used to selects the ports that will not be connected by the vector.

[ CSL Verification Components Syntax and Command Summary ]

```
EXAMPLE:
CSL CODE
   csl unit DUT a{
      csl port stim in a0 ( input );
      csl port stim in a1 ( input );
      csl_port exp out a0 ( output );
      csl port exp out a1 ( output );
      csl port clk p(input);
      DUT a(){
      clk p.set attr(clock);
   }
   };
   csl vector stim vec a{
      stim vec a(){
         set unit name ( DUT a );
         set direction ( input );
         exclusion list ( stim in al );
      }
   };
   csl_vector exp vec a{
      exp vec a(){
         set unit name ( DUT a );
         set direction ( output );
      }
   };
   csl_testbench tb{
   csl_signal clk s;
   DUT dut;
        tb{
   clk s.set_attr(clock);
   add logic(clock, clk s, 10, ns);
   }
   };
```

Confidential Copyright © 2007 Fastpath Logic, Inc. Copying in any form

VERILOG CODE //

10/25/07

```
include_only(connection_elements);
DESCRIPTION:
```

Has the same functionality as exclusion\_list(connection\_elements); command, except the ports specified with this command will be connected by the vector while those not specified will not. It is usefull when the associated unit containts many ports that have the direction of the vector, but only a few of these are needed.

[ CSL Verification Components Syntax and Command Summary ]

```
EXAMPLE:
//
CSL CODE
   csl unit DUT a{
      csl port stim in a0 ( input );
      csl port stim in al (input);
      csl_port exp out a0 ( output );
      csl port exp out a1 ( output );
      csl port clk p(input);
      DUT a(){
     clk p.set attr(clock);
   }
   csl vector stim vec a{
      stim vec a(){
         set unit name ( DUT a );
         set direction ( input );
         exclusion list ( stim in al );
      }
   };
   csl_vector exp_vec_a{
      exp vec a(){
         set unit name ( DUT a );
         set direction ( output );
         include_only ( exp out a0 );
      }
   };
   csl testbench tb{
   csl signal clk s;
   DUT dut;
        tb{
   clk s.set attr(clock);
   add logic(clock, clk s, 10, ns);
   }
```

51

} ;

VERILOG CODE

52 10/25/07

## 1.1 List of Tables

| TABLE | 1.1Chapter | Outline | 1 |
|-------|------------|---------|---|
|       |            |         |   |

## TABLE 3.2CSL memory map element attribute bits 60

#### TABLE 1.5 12

## TABLE 2.1Chapter Outline 33

#### TABLE 2.2 41

## TABLE 2.5Acces Rights 63

### TABLE 2.6 66

## TABLE 2.7Virtual memory table 101

## TABLE 2.8 102

| TA | RI | F | 2 | Q | 11 | 14 |
|----|----|---|---|---|----|----|
|    |    |   |   |   |    |    |

TABLE 1.1Chapter Outline 1

TABLE 1.1Chapter Outline 1

TABLE 2.1Chapter Outline 39

TABLE 2.2Signal Types 47

TABLE 2.3Signal Types 64

TABLE 2.4signal attributes 69

TABLE 2.5 signal attributes 73

TABLE 2.6Port direction specifiers 81

TABLE 2.7 Port types 81

TABLE 2.8 129

TABLE 2.9 132

TABLE 2.10generated Verilog decoder types 133

TABLE 3.1 Chapter Overview 137

TABLE 3.2Write hold architecture example 152

TABLE 1.1Chapter Overview 1

TABLE 1.2Auto connect enums 5

TABLE 1.3 Valid connections between connection objects 7

TABLE 1.1 Chapter Overview 1

- FIGURE 1.1 19
- FIGURE 1.2 75
- FIGURE 1.3 78
- FIGURE 1.4 83
- FIGURE 1.1A testbench tb 4
- FIGURE 1.2 10
- FIGURE 2.1 Register file with no special options 15
- FIGURE 2.2 17
- FIGURE 2.3 Register file with no special options 18
- FIGURE 2.4Register file with valid bit 19
- FIGURE 2.5 22
- FIGURE 2.6Register file 23
- FIGURE 2.7 24
- FIGURE 2.8 26
- FIGURE 2.9 28
- FIGURE 2.10 29
- FIGURE 2.11 30
- FIGURE 2.12 32
- FIGURE 2.13 34
- FIGURE 2.14 36
- FIGURE 2.15 38
- FIGURE 2.16 40

FIGURE 2.17 42

FIGURE 2.18 44

FIGURE 2.19 46

FIGURE 2.20 48

FIGURE 2.21 50

FIGURE 2.22Add registers to the Register File 51

FIGURE 3.1A register 58

FIGURE 3.2A memory map page with a register file element 60

FIGURE 3.3Two memory map page with a register file elements 62

FIGURE 3.4 63

FIGURE 3.5A register with serial input and paralel output 64

FIGURE 3.6A register with paralel input and serial output  $\,$  65

FIGURE 3.7A register with init signal 66

FIGURE 3.8A register with synchronous set signal 67

FIGURE 3.9A register with asynchronous reset signal 68

FIGURE 3.10A register with clear signal. 69

FIGURE 3.11 71

FIGURE 3.12 72

FIGURE 3.13A counter with a signal that will control the count direction 79

# Fastpath Logic Inc.

- FIGURE 1.1A pipeline with four pipestages 4
- FIGURE 1.2A pipeline with four pipestages 10
- FIGURE 1.3A pipeline with stall signal 11
- FIGURE 1.4A data pipeline 12
- FIGURE 1.5 13
- FIGURE 1.6 14
- FIGURE 1.7 25
- FIGURE 1.8 29
- FIGURE 1.9 31
- FIGURE 1.10 32
- FIGURE 2.1 37
- FIGURE 2.2 38
- FIGURE 2.3 39
- FIGURE 2.4 40
- FIGURE 2.5 42
- FIGURE 2.6 43
- FIGURE 2.7 44
- FIGURE 2.8 48
- FIGURE 2.9Two memory map pages 49
- FIGURE 2.10Two memory map pages 50
- FIGURE 2.11A memory map page with word width 32 51

FIGURE 2.12A memory map named mem\_map with two memory map pages 52

FIGURE 2.13A memory map with byte alignment 53

FIGURE 2.14Two memory maps with byte alignment 55

FIGURE 2.15Little Endian 56

FIGURE 2.16Big Endian 56

FIGURE 2.17Big Endian 57

FIGURE 2.18A memory map named mmap 60

FIGURE 2.19 61

FIGURE 2.20 62

FIGURE 2.21 68

FIGURE 2.22A memory map with 0-31 address space 75

FIGURE 2.23A memory map with 0-15 address space 76

FIGURE 2.24Two memory maps with the same address increment 77

FIGURE 2.25A memory map with the address from 0 to 255 78

FIGURE 2.26A memory map and a unit with another memory map inside 79

FIGURE 2.27A memory map named map\_x with the address range 7-15 80

FIGURE 2.28Two memory maps with contiguous range of addresses 81

FIGURE 2.29A memory map named map\_x with the address range 7-15 82

4

FIGURE 2.30Two memory maps with contiguous range of addresses 83

FIGURE 2.31A memory map that has a reserved address range from 3FFF to 7FFF 84

FIGURE 2.32A memory map named mem\_map with the address range 0x0000 - 0xFFFF 85

FIGURE 2.33 98

FIGURE 2.34Individual processors memory spaces and the combined memory map shrink figure 99

FIGURE 2.35 100

FIGURE 2.36 100

FIGURE 2.37 101

FIGURE 2.38Bus Interface Unit Command Decoder 111

FIGURE 1.1 4

FIGURE 1.2 5

FIGURE 1.3 6

FIGURE 1.4 7

FIGURE 1.5 8

FIGURE 1.6 9

FIGURE 1.7 10

FIGURE 1.8 11

FIGURE 1.9 19

FIGURE 1.10 20

FIGURE 1.11 25

- FIGURE 1.12 27
- FIGURE 1.13 28
- FIGURE 1.14 30
- FIGURE 1.15 31
- FIGURE 1.16 33
- FIGURE 1.17 34
- FIGURE 1.18 35
- FIGURE 1.19 36
- FIGURE 1.20 37
- FIGURE 2.1 44
- FIGURE 2.2Three units and a reference unit 45
- FIGURE 2.3A sender and a receiver connected by a signal 47
- FIGURE 2.4A sender and a receiver connected by a signal. 49
  - FIGURE 2.5Two units connected by a signal 51
  - FIGURE 2.6 53
- FIGURE 2.7A sender and a receiver connected by two signals 55
  - FIGURE 2.8 57
  - FIGURE 2.9 58
  - FIGURE 2.10A comparator and a register 60
  - FIGURE 2.11Connecting three signals to the check unit 61

FIGURE 2.12Connecting three signals to the check unit 62

FIGURE 2.13Connecting clk to units 64

FIGURE 2.14Connecting clocks and a input signal to units 67

FIGURE 2.15 69

FIGURE 2.16 71

FIGURE 2.17 73

FIGURE 2.18 75

FIGURE 2.19 77

FIGURE 2.20 78

FIGURE 2.21 82

FIGURE 2.22 83

FIGURE 2.23A block named trans with two instances named snd and rev interconnected 84

FIGURE 2.24 87

FIGURE 2.25A sender and a receiver connected by two signals 89

FIGURE 2.26 91

FIGURE 2.27 93

FIGURE 2.28A comparator and a register 95

FIGURE 2.29Connecting three to the check unit 96

FIGURE 2.30 97

FIGURE 2.31Connecting clk to units 98

10/25/07

FIGURE 2.32Connecting clocks and a input signal to units 100

FIGURE 2.33 103

FIGURE 2.34 105

FIGURE 2.35Interface organization 107

FIGURE 2.36 107

FIGURE 2.37 109

FIGURE 2.38 111

FIGURE 2.39Unit hierarchy 112

FIGURE 2.40Unit hierarchy 113

FIGURE 2.41An unit named block1 with 3 instances. Then set a prefix for an unit. 114

FIGURE 2.42An unit named block1 with 3 instances. 115

FIGURE 2.43An unit named block1 with 3 instances. Then set a prefix for a signal. 117

FIGURE 2.44An unit named block1 with 3 instances. 119

FIGURE 2.45An unit named block1 with 3 instances. Then set a prefix for a signal. 121

FIGURE 2.46An unit named block1 with 3 instances. 123

FIGURE 3.1 141

FIGURE 3.2Bypass 148

FIGURE 3.3 149

FIGURE 3.4FIFO depth extension 150

FIGURE 3.5Write hold architecture 152

FIGURE 3.6FIFO with SRAM read side 155

FIGURE 3.7 Paralel output 155

FIGURE 3.8parallel load 156

FIGURE 3.9Connect top words 157

FIGURE 3.10 158

FIGURE 3.11FIFO with SRAM read side 159

FIGURE 3.12Write release 167

FIGURE 3.13 168

FIGURE 3.14Almost full 169

FIGURE 3.15Status write address 170

FIGURE 3.16Status read address 171

FIGURE 3.17Credit debit mechanism 172

FIGURE 3.18 175

FIGURE 3.19 175

FIGURE 3.20 176

FIGURE 3.21 178

FIGURE 3.22 180

FIGURE 3.23 182

FIGURE 3.24 184

FIGURE 3.25 186

FIGURE 3.26 188

FIGURE 3.27 190

## Fastpath Logic Inc.

FIGURE 3.28 192

FIGURE 3.29 194

FIGURE 3.30 196

FIGURE 1.1Figure before autorouting and after autorouting 4

FIGURE 1.2 5

FIGURE 1.3 8

FIGURE 1.4 10

FIGURE 1.5 11

FIGURE 1.6 13

FIGURE 1.1The ID is added to the file header 9

FIGURE 1.2 11

FIGURE 1.3 13

FIGURE 1.4Two clock generators inside a testbench 15

FIGURE 1.5Connect reset to state data 16

FIGURE 1.6Maximum number of vectors 23

FIGURE 1.7 27

FIGURE 1.8The ID is added to the file header 32

FIGURE 1.9Maximum number of states 34

FIGURE 1.10Inject stalls 54

FIGURE 1.11state data creation 56

FIGURE 1.12 60