## **CHAPTER 3 CSL FIFO**

All rights reserved Copyright ©2008 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc is prohibited

#### **TABLE 3.1** Chapter Overview

| 3.1 | CSL | FIFO | Command | Summary |
|-----|-----|------|---------|---------|
|-----|-----|------|---------|---------|

3.2 CSL FIFO Commands

# 3.1 CSL FIFO Command Summary

#### 3.1.1 Usage tables

#### **CSL Fifo**

can be defined and instantiated

- can be defined in

**TABLE 3.2** CSL unit definition in other CSL classes

| CSL class           | Can be defined in |  |  |  |  |  |  |  |
|---------------------|-------------------|--|--|--|--|--|--|--|
| global scope        | YES               |  |  |  |  |  |  |  |
| CSL Unit            | -                 |  |  |  |  |  |  |  |
| CSL Signal Group    | -                 |  |  |  |  |  |  |  |
| CSL Interface       | -                 |  |  |  |  |  |  |  |
| CSL Testbench       | -                 |  |  |  |  |  |  |  |
| CSL Vector          | -                 |  |  |  |  |  |  |  |
| CSL State Data      | -                 |  |  |  |  |  |  |  |
| CSL Register        | -                 |  |  |  |  |  |  |  |
| CSL Register File   | -                 |  |  |  |  |  |  |  |
| CSL Fifo            | -                 |  |  |  |  |  |  |  |
| CSL Memory Map      | -                 |  |  |  |  |  |  |  |
| CSL Memory Map Page | -                 |  |  |  |  |  |  |  |
| CSL Isa Element     | -                 |  |  |  |  |  |  |  |
| CSL Isa Field       | -                 |  |  |  |  |  |  |  |
| CSL Field           | -                 |  |  |  |  |  |  |  |

- can be instantiated in

**TABLE 3.3** CSL unit instantiation in other CSL classes

| CSL class        | Can be instantiated in |
|------------------|------------------------|
| global scope     | -                      |
| CSL Unit         | YES                    |
| CSL Signal Group | -                      |
| CSL Interface    | -                      |
| CSL Testbench    | YES                    |
| CSL Vector       | -                      |

138

**TABLE 3.3** CSL unit instantiation in other CSL classes

| CSL class           | Can be instantiated in |
|---------------------|------------------------|
| CSL State Data      | -                      |
| CSL Register        | -                      |
| CSL Register File   | -                      |
| CSL Fifo            | -                      |
| CSL Memory Map      | -                      |
| CSL Memory Map Page | -                      |
| CSL Isa Element     | -                      |
| CSL Isa Field       | -                      |
| CSL Field           | -                      |

#### CSL FIFO mandatory commands

```
set_width(numeric_expression);
set_depth(numeric_expression);
```

#### **CSL FIFO Architecture**

```
add_logic(programmable_depth, default_depth);
set_physical_implementation(sram | ffa);
add_logic(priority_bypass);
add_logic(sync_fifo|async_fifo);
add_logic(depth_extend,numeric_expression);
add_logic(width_extend,numeric_expression);
add_logic(wr_hold, numeric_expession);
set_prefix(prefix_name);
```

#### **CSL FIFO Data**

```
add_logic(parallel_output, all | lower_address,upper_address);
add_logic(parallel_input,all | lower_address,upper_address);
add_logic(rd_words,address_range);
add_logic(wr_words,address_range);
add_logic(sram_rd);
add_logic(sram_wr);
add_logic(async_reset);
```

#### **CSL FIFO Control**

```
add_logic(pushback);
add_logic(flow_through, numeric_expression);
add_logic(stall);
add_logic(stall_rd_side);
add_logic(stall_wr_side);
```

3/7/08

```
add logic(wr release);
CSL FIFO Status
   add logic(almost empty,address);
   add logic(almost full,address);
   add_logic(output_wr_addr);
   add logic (output rd addr);
   add logic(credit);
   add_logic(rd_credit);
   add logic(wr credit);
   add_logic(flow);
CSL FIFO Custom Port naming
   set_reset_name(string);
   set_clock_name(string);
   set_rd_clock_name(string);
   set_wr_clock_name(string);
   set_push_name(string);
   set pop name(string);
   set_full_name(string);
   set_empty_name(string);
   set wr data name(string);
   set_rd_data_name(string);
   set_valid_name(string);
```

The following are the ports automatically generated when a csl\_fifo is instantiated: //move signals that don't have examples here

140 3/7/08

## 3.2 CSL FIFO Commands

```
set_width(numeric_expression);
DESCRIPTION:
```

Creates a FIFO named *fifo\_name*. Use a read and write pointer and full and empty signal to control the fifo. The param width and depth there are numeric expresion and are mandatory for FIFO.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example it is created a fifo named fifo\_name.

#### FIGURE 3.1

```
empty
                           data_out
 data in _
    clk -
CSL CODE
   csl fifo fifo name {
   fifo name(){
   set width(4);
   set depth(16);
   };
VERILOG CODE
   module fifo name(data out, empty, full, data in, push, pop, clk,
       parameter stack width=4;
       parameter stack depth=16;
       parameter stack ptr width=4;
       input [stack_width-1: 0] data_in;
       input push, pop, reset, clk;
       output full, empty;
       output [stack_width-1:0] data_out;
       reg [stack width-1:0] data out;
       //gap between wr pointer and rd pointer
       reg [stack ptr width:0] gap;
       reg [stack width-1:0] fifo[0:stack depth-1];
       reg [stack width-1:0] stack widthr, rd;
```

142 3/7/08

143

```
assign empty=(gap==0);
assign full=(gap==stack_depth);
    always@(posedge clk or negedge reset)
 begin
      if(reset==0) begin
        data_out=0;
        gap=0;
        stack_widthr=0;
        rd=0;
      end
      else
        begin
            if(!full & push & !pop) begin
                fifo[stack_widthr] = data_in;
                stack_widthr=stack_widthr+1;
                gap=gap+1;
            end
            else if (!empty & pop & !push) begin
                data out=fifo[rd];
                rd=rd+1;
                gap=gap-1;
            end
            else if(!full & pop & push) begin
                data_out=fifo[rd];
                fifo[stack widthr] = data in;
                rd=rd+1;
                stack_widthr=stack_widthr+1;
            else if (empty & pop & push) begin
                fifo[stack_widthr] = data_in;
                stack widthr=stack widthr+1;
                gap=gap+1;
            end
            else if (full & pop & push) begin
                data_out=fifo[rd];
                rd=rd+1;
                gap=gap-1;
            end
        end
  end
```

3/7/08

Confidential Copyright ©2008 Fastpath Logic, Inc. Copying in any form

endmodule

```
set_depth(numeric_expression);
```

Creates a FIFO named *fifo\_name*. Use a read and write pointer and full and empty signal to control the fifo. The param depth is a numeric expression and is mandatory for FIFO.

#### **EXAMPLE:**

```
//
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_width(4);
    set_depth(16);
    }
};
```

3/7/08 145

```
add_logic(programmable_depth, default_depth);
port: input - programmable_depth
```

The FIFO depth is controlled by an input to the fifo. The write and read pointers are reseted when their value equals the value of *signal\_name*. The *default\_depth* is the maximum depth for the fifo, and the maximum value that *signal\_name* can have.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Create a fifo that uses prg\_depth input signal to controll the depth of the fifo. //desen

```
CSL CODE
```

```
csl fifo fifo name {
   fifo name(){
   set depth(16);
   //size sqn input signal controlls the depth of the fifo
   add logic(programable depth, 1);
   set width(4);}
   };
VERILOG CODE
   module fifo_name(data_out, empty, full, data_in, prg_depth, push, pop,
   clk, reset);
       parameter stack width=4;
       parameter stack depth=16;
       parameter stack ptr width=4;
       input [stack width-1: 0] data in;
       input push, pop, reset, clk;
       input [stack ptr width:0] prg depth;
       output full, empty;
       output [stack width-1:0] data out;
       reg [stack width-1:0] data out;
       reg [stack_ptr_width:0] gap;
       reg [stack width-1:0] fifo[0:stack depth-1];
       reg [stack ptr width-1:0] wr, rd;
       assign empty=(gap==0);
       assign full=(gap==stack depth);
       always@(posedge clk or negedge reset)
         begin
             if(reset==0) begin
               data out=0;
               gap=0;
               wr=0;
```

146

147

```
rd=0;
    end
    else
      begin
          if (!full & push & !pop) begin
              fifo[wr] = data in;
              wr=wr+1;
              gap=gap+1;
          end
          else if(!empty & pop & !push) begin
              data_out=fifo[rd];
              rd=rd+1;
              gap=gap-1;
          end
          else if (!full & pop & push) begin
              data out=fifo[rd];
              fifo[wr] = data_in;
              rd=rd+1;
              wr=wr+1;
          end
          else if (empty & pop & push) begin
              fifo[wr] = data in;
              wr=wr+1;
              gap=gap+1;
          end
          else if (full & pop & push) begin
              data_out=fifo[rd];
              rd=rd+1;
              gap=gap-1;
          end
          if(rd==(prg depth-1)) begin
              rd=0;
              $display("rd= %d - 1", prg_depth);
          end
          if(wr==(prg_depth-1)) begin
              $display("wr= %d - 1", prg depth);
          end
      end
end
```

3/7/08

endmodule

```
set_physical_implementation(sram | ffa);
DESCRIPTION:
```

FIFO implementation type which is either SRAM or flip flop array.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets FIFO implementation which is SRAM.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
        set_depth(16);
        set_width(4);
        set_physical_implementation(sram);
    }
    };
VERILOG CODE
    //verilog code goes here
```

```
add_logic(priority_bypass);
   port: input - priority_select
   port: output - priority_bypass
```

This signal is asserted at the same time as a write to the fifo. When asserted the write to the FIFO is sent to the input of the high prioriy bypass unit.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Adds a priority bypass to the output port of a fifo.

#### FIGURE 3.2 Bypass



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(16);
  set_width(4);
  add_logic(priority_bypass);
};
```

#### **VERILOG CODE**

```
add_logic(sync_fifo|async_fifo);
DESCRIPTION:
```

Generate an asynchronous FIFO architecture. Requires the *fifo\_name* .wr/rd\_clk signals be specified. The read and write counters will be clocked by their respective clocks.

The read and write counters will be grey coded to avoid glitches.

The read and write counters will be synchronized to the other clock domain prior to being compared to the opposite counter.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example is generated an asynchronous FIFO architecture.

#### FIGURE 3.3



```
CSL CODE
```

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(16);
  set_width(4);
  add_logic(async_fifo);
}
};
```

#### VERILOG CODE

```
add_logic(depth_extend, numeric_expression);
DESCRIPTION:
```

Extend the depth of the FIFO by adding a number of registers to the fifo. The registers or FIFO must be the same width as initial fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Extend fifo\_a by adding 8 registers. The final depth of fifo\_a is 136.

#### FIGURE 3.4 FIFO depth extension



#### **CSL** CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(128);
  set_width(32);
  //connect 8 registers to the out of fifo_name
  add_logic(depth_extend,8);
  }
};
```

#### **VERILOG CODE**

```
add_logic(width_extend,numeric_expression);
DESCRIPTION:
```

Extend the width of the FIFO by adding a number of registers FIFO .The registers must be the same depth as initial fifo.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Extend fifo\_a by adding 2 registers. The final width of fifo\_a is 34.



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(128);
  set_width(32);
  //connect 2 registers to the out of fifo_name
  add_logic(width_extend,2);
};
```

#### VERILOG CODE

//verilog code goes here

3/7/08

```
add_logic(wr_hold, numeric_expession);
DESCRIPTION:
```

Generate a FIFO with the write hold architecture.

Now we get into the rather esoteric parts of FIFO architeture, design, and implementation. Values may be written by the write side of the FIFO using a push signal. The values are not available to the read of side of the FIFO until the read pointer is allowed to increment into the section of the FIFO memory which contains the write values. In effect we can have a signal which is required after one or more write operations which allows the read pointer to increment into the newly written write region. In other words a write to a FIFO is initiated by a push. The read pointer can access the value written if the < fifo\_name > write\_hold flag is received. The wr\_hold flag will increment a read limit counter which controls the limit count that the read counter can increment to. The wr\_addr\_hold\_limit controls the empty flag. If the FIFO is empty then the pop operation is disabled.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Create a fifo architecture that requires 5 elements in the FIFO between it can be read.





**TABLE 3.4** Write hold architecture example

| wr_addr   | 15 | 16 | 17 | 18 | 19 | 20 | 20 | 21 | 22 | 23 | 23 | 23 | 23 | 23 | 23 | 23 | 23 |
|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| rd_addr   | 15 | 15 | 15 | 15 | 15 | 15 | 16 | 16 | 16 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 |
| rd_wr_gap | 0  | 1  | 2  | 3  | 4  | 5  | 4  | 5  | 6  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| can_pop   | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |

```
CSL CODE
```

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(32);
  set_width(4);
  add_logic(wr_hold,5);
}
```

154 3/7/08

**Confidential** Copyright © 2008 Fastpath Logic, Inc. Copying in any form without the expressed written permission of Fastpath Logic, Inc. is prohibited

#### Chapter 3

```
VERILOG CODE

wire [ADDR_MAX-1:0] rd_addr;
wire [ADDR_MAX-1:0] wr_addr;
wire [ADDR_MAX-1:0] wr_addr_hold_limit ; // the address of the memory location which was written

wire [ADDR_MAX-1:0] wr_addr_release_limit; // the address of the current upper limit of released memory locations

wire empty = (rd_addr -wr_addr -1) && (rd_addr != wr_addr_hold_limit -1);
if (wr_release) begin
    wr_addr_hold_limit <= wr_addr_release_limit;
end

wire rd_addr_inc = pop && (rd_addr <= wr_addr_hold_limit);</pre>
```

3/7/08 155

# set\_prefix(prefix\_name); DESCRIPTION:

Sets the prefix of all the FIFO signals with prefix\_name.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the prefix "fifo\_a" for the signals of FIFO fifo\_a.

```
CSL CODE
    csl_fifo fifo_a{
    fifo_a() {
    set_depth(32);
    set_width(4);
    set_prefix_name("fifo_a.");
    }
};
VERILOG CODE
    //verilog code goes here
```

```
add_logic(parallel_output, all | lower_address,upper_address);
DESCRIPTION:
```

Connects the specified FIFO words to individual outputs of the FIFO.

The FIFO read side is an SRAM interface. The FIFO can be read in any order.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example are connected all FIFO words to individual outputs.

#### FIGURE 3.6 FIFO with SRAM read side



#### FIGURE 3.7 Paralel output



#### CSL CODE

```
csl_fifo fifo_a{
fifo_a() {
  set_width(24);
  set_depth(4);
  set_parallel_output(all);
}
};
```

#### VERILOG CODE

```
add_logic(parallel_input,all | lower_address,upper_address);
DESCRIPTION:
```

Connects individual inputs of the FIFO to the specified FIFO words.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example are connected all FIFO words to individual inputs.



```
CSL CODE
    csl_fifo fifo_a{
    fifo_a() {
    set_width(24);
    set_depth(4);
    set_parallel_input(all);
    }
    };
VERILOG CODE
    //verilog code goes here
```

```
add_logic(rd_words,address_range);
DESCRIPTION:
```

Connects the FIFO words in the FIFO address range to the interface of the block. If the architecture type is specified as SRAM then the FIFO words in the address range are

implemented as flip flops. The address range can be up to n (figure out what n can be) words which are implemented as FF's.All words in FIFO are connected to the FIFO block interface.

Connect top words



[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

The words from the fifo address range [0:29] are connected to the interface of the block.

#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
   set_depth(8);
   set_width(32);
   add_logic(rd_words,0,29);
  }
  };

VERILOG CODE
  //verilog code goes here
```

3/7/08 159

```
add_logic (wr_words, address_range);
DESCRIPTION:
```

Connects the FIFO words in the FIFO address range to the interface of the block. If the architecture type is specified as SRAM then the FIFO words in the address\_range are implemented as flip flops. The address range can be up to n (figure out what n can be) words which are implemented as FF's.

#### FIGURE 3.9



All words in FIFO are connected to the FIFO block interface.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

The words from the fifo address range [0:32] are connected to the interface of the block.

#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
    set_depth(8);
    set_width(10);
    add_logic(wr_words,0,32);
  }
  };

VERILOG CODE
  //verilog code goes here
```

160 3/7/08

```
add_logic(sram_rd);
  port: input - <sram_rd>_en
  port: input - <sram_rd>_addr
  port: output - <sram_rd>_data
```

The FIFO read side is an SRAM interface. The FIFO can be read in any order.

[ CSL FIFO Command Summary ]

161

#### **EXAMPLE:**

};

Sets an SRAM interface for a FIFO read side.

FIGURE 3.10 FIFO with SRAM read side



# csl\_fifo fifo\_name { fifo\_name() { set\_depth(2); set\_width(4); add\_logic(sram\_rd); }

```
VERILOG CODE
//verilog code goes here
```

NOTE: add the options for the SRAM read signals which are the same as the CSL SRAM read signals

3/7/08

```
add_logic(sram_wr);
   port: input - <sram_wr>_addr
   port: input - <sram_wr>_data
   port: input - <sram_wr>_en

DESCRIPTION:
```

The FIFO write side is an SRAM interface. The FIFO can be written in any order.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets an SRAM interface for a FIFO read side.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(2);
    set_width(4);
    add_logic(sram_wr);
    }
};
VERILOG CODE
    //verilog code goes here
```

NOTE: add the options for the SRAM write signals which are the same as the CSL SRAM write signals

```
add_logic(async_reset);
   port: input - async_reset
```

This is an asynchronous reset command. When the reset signal is on the low level (logic "0") the fifo is filled up with 0 values, the clock signal edge doesn't matter.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Adds an asynchonous reset for the FIFO named fifo\_name.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(2);
    set_width(4);
    add_logic(async_reset);
    }
};
VERILOG CODE
    //verilog code goes here
```

```
add_logic(pushback);
    port: input - pushback
```

Push back the value popped off of the top of the fifo. Don't really push it back. Instead move the read pointer back one position. This feature requries that the full and empty signals are generated from logic that seperates the write and the read pointers by at least one postion to allow the push\_back operation to change the read pointer.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example the read pointer is pushed back in a fifo named fifo\_name.

#### CSL CODE

```
csl_fifo fifo_name {
  fifo_name() {
   set_depth(8);
   set_width(10);
   add_logic(pushback);
  }
};
VERILOG CODE
  //verilog code goes here
```

```
add_logic(flow_through, numeric_expression);
DESCRIPTION:
```

The FIFO is popped automatically whenever there are at least *numeric\_expression* valid words in the FIFO. The FIFO can be controlled by the stall signal.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example the FIFO is popped automatically when there are at least 9 valid words in the FIFO named *fifo\_name*.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(8);
    set_width(10);
    add_logic(flow_through,9);
    }
};
VERILOG CODE
    //verilog code goes here
```

```
add logic(stall);
   port: input - stall
```

The entire FIFO is stalled and pop/push operations are not allowed. This signal is used for flow through fifos which pop themselves whenever the FIFO is not empty.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example the FIFO named fifo\_name is stalled.

```
CSL CODE
   csl fifo fifo name {
   fifo name(){
   set depth(8);
   set width(10);
   add logic(stall);
   };
```

**VERILOG CODE** 

```
add_logic(stall_rd_side);
    port: input - stall_rd_side
```

The read side of the FIFO is stalled and FIFO pop operations are not allowed.

[ CSL FIFO Command Summary ]

167

#### **EXAMPLE:**

For the FIFO named *fifo\_name*, the read side is stalled.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(8);
    set_width(10);
    add_logic(stall_rd_side);
    }
};
VERILOG CODE
    //verilog code goes here
```

```
add_logic(stall_wr_side);
   port: input - stall_wr_side
```

The write side of the FIFO is stalled and FIFO push operations are not allowed .

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

For the FIFO named *fifo\_name*, the write side is stalled.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(8);
    set_width(10);
    add_logic(stall_wr_side);
    }
};
VERILOG CODE
    //verilog code goes here
```

```
add_logic(wr_release);
    port: input - wr_release
```

This will set the wr\_addr\_release\_limit register equal to the current wr\_addr\_hold\_limit used in conjuction with the wr hold arch switch.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the write address released for the FIFO fifo\_name.

#### FIGURE 3.11 Write release

1.hold data

2.release data



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(8);
  set_width(10);
  add_logic(wr_release);
}
};
```

#### VERILOG CODE

```
add_logic(almost_empty, address);
port: output - almost_empty
```

An almost\_empty signal is generated when the FIFO almost empty address is reached. If the FIFO is asynchronous then the signal is generated in the read clock domain. Note that there is a delay of n cycles, where n is the synchronization delay of the FIFO write address, until the almost\_empty signal is generated.

Optionally use name as the name of the almost\_empty signal.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets an almost empty signal for a FIFO named fn.

#### **FIGURE 3.12**



```
CSL CODE
    csl_fifo fn{
    fn() {
    set_depth(32);
    set_width(4);
    //add optional FIFO signals
    add_logic(almost_empty, 4);
    }
};
VERILOG CODE
    //verilog code goes here
```

```
add_logic(almost_full,address);
    port: output - almost_full
```

A almost full signal is generated when the FIFO almost full address is reached If the FIFO is asynchronous then then the signal is generated in the read clock domain. Note that there is a delay of n cycles, where n is the synchronization delay of the FIFO write address, until the almost full signal is generated.

Optionally use name as the name of the almost\_full signal.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets an almost full signal for a FIFO named fn.

#### FIGURE 3.13 Almost full



```
CSL CODE

csl_fifo fn{
```

```
fn() {
set_depth(32);
set_width(4);
//add optional FIFO signals
```

# add\_logic(almost\_full,28); };

#### VERILOG CODE

```
add_logic(output_wr_addr);
    port: output - wr_addr
_
```

The FIFO write address is available at the FIFO interface.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

Sets the output write address for the FIFO fifo\_name.

#### FIGURE 3.14 Status write address



#### CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(16);
  set_width(32);
  add_logic(output_wr_addr);
}
};
```

# VERILOG CODE

```
add_logic(output_rd_addr);
    port: output - rd_addr
_
```

The FIFO read address is available at the FIFO interface.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the output read address for the FIFO fifo\_name

# FIGURE 3.15 Status read address



# CSL CODE

```
csl_fifo fifo_name {
fifo_name() {
  set_depth(16);
  set_width(32);
  add_logic(output_rd_addr);
}
};
```

### VERILOG CODE

//verilog code goes here

```
add_logic(credit);
    port: output - credit
```

Use a distributed credit debit mechanism to control the fifo. No full or empty signals are generated. Instead FIFO write status/control is handled by the producer and the FIFO read status and control is handled by the consumer.

# [ CSL FIFO Command Summary ]

# **EXAMPLE:**

Adds a credit debit mechanism to control a FIFO named *fifo\_name*.

# FIGURE 3.16 Credit debit mechanism



```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(16);
    set_width(32);
    add_logic(credit);
    }
    };
VERILOG CODE
    //verilog code goes here
```

```
add_logic(rd_credit);
   port: output - rd_credit
```

Use a distributed credit debit mechanism to cotnrol the FIFO read. No full or empty signals are generated. Instead fifo write status/control is handled by the producer and the fifo read status and control is handled by the consumer.

[ CSL FIFO Command Summary ]

175

# **EXAMPLE:**

Adds a credit debit mechanism to control a FIFO read named fifo\_name.

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(16);
    set_width(32);
    add_logic(rd_credit);
    }
    };
VERILOG CODE
    //verilog code goes here
```

```
add logic(wr credit);
  port: output - wr credit
```

Use a distributed credit debit mechanism to cotnrol the FIFO write. No full or empty signals are generated. Instead fifo write status/control is handled by the producer and the fifo read status and control is handled by the consumer.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Adds a credit debit mechanism to control a FIFO write named fifo name

**CSL** CODE

```
csl fifo fifo name {
   fifo name(){
   set depth(16);
   set width(32);
   add logic(wr credit);
   }
   };
VERILOG CODE
```

//verilog code goes here

```
add_logic(flow);
   port: output - overflow
   port: output - underflow
```

When the fifo is full and the upstream device sends a push request, the overflow signal will be validated so that the upstream device will know that it can not push more data into the fifo. When the fifo is not full the underflow signal is valid.

[ CSL FIFO Command Summary ]

#### **EXAMPLE:**

In this example are activated the flow signals for a FIFO named fifo\_name.

#### **FIGURE 3.17**



#### **FIGURE 3.18**

| overflow  | output | 1 | add_logic(flow); |
|-----------|--------|---|------------------|
| underflow | output | 1 | add_logic(flow); |

```
CSL CODE
    csl_fifo fifo_name {
    fifo_name() {
    set_depth(16);
    set_width(32);
    add_logic(flow);
    }
    };
VERILOG CODE
    //verilog code goes here
```

3/7/08

```
set_reset_name(string);
DESCRIPTION:
```

It sets the *name* for the reset port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "rst" for reset port of a FIFO named FO.

### **FIGURE 3.19**



```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
    set_depth(4);
   set_reset_name("rst");
   }
};
```

set\_clock\_name(string);
DESCRIPTION:

It sets the name for the clock port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "clk" for clock port of a FIFO named fifo\_name.

#### **FIGURE 3.20**



VERILOG CODE

# **CSL** CODE

```
csl_fifo fifo_name{
fifo_name() {
  set_width(32);
  set_depth(4);
  set_clock_name("clk");
}
};
```

3/7/08 179

```
set_rd_clock_name(string);
DESCRIPTION:
```

It sets the name for the read clock port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "rd\_clk" for the read clock port of FIFO fifo\_name.

#### **FIGURE 3.21**



# **CSL** CODE

VERILOG CODE

```
csl_fifo fifo_name{
fifo_name() {
  set_width(32);
  set_depth(4);
  set_rd_clock_name("rd_clk");
}
};
```

180

```
set_wr_clock_name(string);
DESCRIPTION:
```

It sets the name for the write clock port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "wr\_clk" for the write clock port of FIFO fifo\_name.

#### **FIGURE 3.22**



# **CSL** CODE

```
csl_fifo fifo_name{
fifo_name() {
  set_width(32);
  set_depth(4);
  set_wr_clock_name("wr_clk");
}
};
```

```
set_push_name(string);
DESCRIPTION:
```

It sets the name for the push port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "push" for the push port of FIFO fifo\_name.

#### **FIGURE 3.23**

```
push _____ data_out
```

```
CSL CODE
   csl_fifo fifo_name{
   f() {
    set_width(32);
   set_depth(4);
   set_push_name("push");
   }
};
VERILOG CODE
```

```
set_pop_name(string);
DESCRIPTION:
```

It sets the *name* for the pop port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "pop" for the pop port of fifo FO.

#### FIGURE 3.24

```
data_in _____ pop _____ data_out
```

```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
    set_depth(4);
   set_pop_name("pop");
   }
};
```

```
set_full_name(string);
DESCRIPTION:
```

It sets the name for the full port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "full" for the full port of fifo FO.

#### **FIGURE 3.25**

VERILOG CODE

```
full push FIFO data_out
```

```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
    set_depth(4);
   set_full_name("full");
   }
};
```

184

```
set_empty_name(string);
DESCRIPTION:
```

It sets the *name* for the empty port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "empty" for the empty port of fifo FO.

### **FIGURE 3.26**

```
data_in _____ pop empty data_out
```

```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
    set_depth(4);
   set_empty_name("empty");
   }
};
```

VERILOG CODE

3/7/08

```
set_wr_data_name(string);
DESCRIPTION:
```

It sets the name for the wr data port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "write\_data" for the wr\_data port of fifo FO.

#### **FIGURE 3.27**

```
full pop pop empty data_in data_out
```

```
CSL CODE
   csl_fifo FO{
   FO() {
    set_width(32);
   set_depth(4);
   set_wr_data_name("write_data");
   }
};
```

```
set_rd_data_name(string);
DESCRIPTION:
```

It sets the name for the rd data port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "read\_data" for the rd\_data port of fifo FO.

#### **FIGURE 3.28**

```
full pop pop empty data_in data_out
```

```
CSL CODE
    csl_fifo FO{
    FO() {
    set_width(32);
    set_depth(4);
    set_rd_data_name("read_data");
    }
};
VERILOG CODE
```

3/7/08

```
set_valid_name(string);
DESCRIPTION:
```

It sets the name for the valid port of fifo.

[ CSL FIFO Command Summary ]

# **EXAMPLE:**

Sets the name "valid" for the valid port of fifo FO.

#### **FIGURE 3.29**



# CSL CODE

```
csl_fifo FO{
FO() {
  set_width(32);
  set_depth(4);
  set_valid_name("valid");
}
};
```