# **CHAPTER 1 CSL Register File**

All rights reserved
Copyright ©2006 Chip Design Management, Inc.
Copying in any form without the expressed written
permission of Chip Design Management, Inc is prohibited

#### **TABLE 1.1** Chapter Overview

| 1.1 CSL Register File Overview              |
|---------------------------------------------|
| 1.2 CSL Register File Concepts              |
| 1.3 CSL Register File Command summary (FIX) |
| 1.4 CSL Register File Commands              |
| 1.5 CSL Register File Examples              |
| 1.6 CSL Register File Checker               |

# 1.1 CSL Register File Overview

# **CSL Register File Specification Description**

Register files are declared using the CSL memory map specification and the CSL register file constructs. The CSL memory map specification is used to create named registers\_fields and fields inside of the register file. All memory map operations are supported inside of the register file. The register file's registers can be connected to the inputs and the outputs of the register file. Fields within the registers can also be connected to the inputs or outputs of the register file.

All CSL register operations are supported inside of the register file including clear, set, enable, and soft reset. We use the term register\_field to refer to either a register or field inside of a register. Note that the group operation can group registers and fields within registers together so that common operations such as clear or set can be performed on the registers. Read and write operations can trigger events. Read operations can generate valid bits. The register file decodes an address and if the wr\_en is set then writes a value to a register. The argument all expands to all registers or words in the register file.

Register files are either instantiated inside of an RTL module using CSL commands or the register file is a stand alone module which we connect to the design using the CSL interconnect commands Typical Register File configuration options:

Single read port

- Single write port
- Multiple read ports
- Multiple write ports
- Connect individual registers to an output
- read/write registers from more than one source
- num rd ports
- num\_wr\_ports

# 1.1.1 Abreviations description

**TABLE 1.2** Register file abreviations used to registers/fields in diagrams

| ar  | address range                                         |  |  |
|-----|-------------------------------------------------------|--|--|
| ext | the register is external to the register file         |  |  |
| o   | output - the register/field is an output of the block |  |  |
| rn  | register name                                         |  |  |
| fn  | field name                                            |  |  |
| v   | valid - generate a valid bit                          |  |  |
| ws  | word size                                             |  |  |
| nw  | number of words                                       |  |  |

# 1.2 CSL Register File Concepts

A register file(rf) block is used to store values in registers. The registers are addressable by the read and write address lines. The read enable signal (rd en) is used to access the memory array and return the contents of the addressed word. The register file contains a memory array. The memory array can be constructed from flip flops or an SRAM array. The choice is based on the size of the memory array and the available technology options.

**TABLE 1.3** 

| implementation type | valid required | rd_en required |
|---------------------|----------------|----------------|
| sram                | 0              | 1              |
| sram                | 1              | 1              |
| ff                  | 0              | 0              |
| ff                  | 1              | 1              |

2 5/22/06 Confidential Copyright © 2006 Chip Design Management, Inc. Copying in any form

#### 1.2.1 Address decoders

The register file contains read and write address decoders. The decoded output of the write address decoder is anded (qualified) with the write enable signal. The decoded read address output may also be qualified with a read enable signal. But this is not necessary. An event detector detects when a certain register or range of registers has been read or written.

FIGURE 1.1 Register file architecture



#### 1.2.2 Register File clock inputs

The register file is a clocked device. It has a clock input. The clock input does not need to be specified in the CSL register file specification if the register file is instantiated in a module with only one clock. The module's clock is automatically connected to the register file in this case. If there are multiple clocks in the module in which the register file is instantiated then the CSL clock command has to be used to specify the clock name which is connected to the register file.

# 1.2.3 Register file address space

The Register file address space (i.e. starting and ending address) is defined with CSL memory map operations. Note that the register file memory map can have discontinuities or gaps in the address space. Named registers or registers with fields can be defined using CSL register construction.

5/22/06 3

# 1.2.4 Register files for processor architectures

Register files for processor architectures have special requirements.

- valid bits
- operand bypassing

# 1.2.5 Register Bypassing

Some implementations of register files are optimized so that the read request bypasses the register file to save one clock cycle if the register being read has the same address as the value being written back into the register file.

FIGURE 1.2



The equation that implements the bypass sel logic is

```
bypass sel = (wr addr == rd addr) ? ~valid : 1'b0;
```

If the previous cycle did not have a valid read and the same address is being used to write and read bypass logic is designed to forward writes to the output of the of register file. If there is valid data on the output then the bypass is dsabled. A truth table for the F block is given in the next table :

**TABLE 1.4** Truth table for F

| rd_addr == wr_addr | valid | bypass_sel |
|--------------------|-------|------------|
| 0                  | 0     | 0          |
| 1                  | 0     | 1          |
| 0                  | 1     | 0          |
| 1                  | 1     | 0          |

```
<register file name>.bypass();
```

The bypass function creates a bypass which corrects the write bus and the register file output to the read output.

#### FIGURE 1.3 Incomplete address space



but m addreses are not present

- n is the width of the bus
- m are the number of unused addresses in the address spaces

# 1.2.6 Register File addressing

base address + register offset

If the base address is 0x32000000 and the address range is 0-63 then the mask for the address range is 0x3200\_0000. The address range is 0x3200\_0000 to 0x3200\_0063. If example addresses 5 -10 are included in the address range then 4 is missing.

6 bits are used as the offset into the register file

A sparse address range may be specified: 0-3 and 10-5.

# 1.2.7 Read address bypass logic

Writes to the RF during cycle n and reads from the same address during cycle n+1 will result in the write data being forwarded/bypassed.

FIGURE 1.4 Read address bypass logic



# 1.2.8 Addr\_collision Detection logic

Register files with more than one write port will detect multiple writes to the same address location during the same cycle. This condition generates an error.

5/22/06 5

A register can be set to a constant value by setting the const attribute to a value.

# 1.2.9 Connecting register file inputs and outputs to registers and fields

Specifying that a register or field is connected to an individual input will not disconnect that register from data\_in. The register can still be written using the global register file address, write enable, and data\_in signals. The default write action uses the global write signals. There are multiplexers connected to each of the register/fields which override the data\_in and write enable signals for each register when the signal <register\_field\_name>\_wr\_en is asserted. <register\_field\_name>\_wr\_en is the mux select for the inputs to the register/field.

#### 1.2.10 Register file decoder

mask is used to extract the address offset

```
wire [3:0] mask = 4'b1111;
wire [3:0] addr = addr_in & mask;
wire [15:0] decoder = 1 << addr;</pre>
```

# 1.2.11 Address options

The first address for the register file can be specified to enable read and writes.

Read address bypass logic

During cycle n writes to the RF and during cycle n+1 reads from the same address will result in the write data being forwarded.

Address collision detection

Multiple writes to the same address location during the same cycle will generate an error.

Constant value in adress register

The offset mask is used to get only the address offset.

```
wire [3:0] addr = addr_in & mask;
wire [15:0] decoder = 1 << addr;</pre>
```

# 1.2.12 Register File interrupts

There is an option for a bad address checker which sets an error bit, captures the bad address in a register and generates an interrupt.

# 1.2.13 Register File flags specifying registers/fields

**TABLE 1.5** Register file abreviations used to registers/fields in diagrams

| v | valid - generate a valid bit at the register field                 |
|---|--------------------------------------------------------------------|
| e | event - generate an event when the register field is written       |
| X | external - the register field data is stored external to the block |
| n | normal - the register field is inside of the RF                    |

# 1.2.14 Accesing the register file in the global memory map

The register file is accessed with the base address + offset .

If the base address is 0x32000000 and the address range is 0-63 than the mask for the address is 0x3200\_0000.

The address range in the global map is 0x3200 0000 to 0x3200 0063.

6 bits are used as the address offset into the register file.

#### 1.2.15 Register files are constructed hierarchically using elements

Individual fields in registers in a register file may be accessed with a mux just as the individual registers in a register file are accessed with a mux.

FIGURE 1.5 Register File output mux



#### 1.2.16 Reg file Inputs

A register in an RF can be written using either the data\_in and the wr\_addr, wr\_en or a special input which is tied to a specific register along with a special wr\_en.

5/22/06 7

FIGURE 1.6 Wrapper around SRAM based r.f. to shadow external registers



# 1.2.17 Output valid bits

The register files have an output valid which is the delayed version of the enable read bit. The delay is equal to the delay of the read request of the output. If the read is a bypass then the valid bit needs to be bypassed. Else if the read is the output of the register file then the delay is equal to the normal delay through the register file.

#### 1.2.18 Regfile file valid bit

#### FIGURE 1.7 Register File valid bit



The valid bit (v) is the pipelined rd\_en which corresponds to the data which will be read of the register file due to the read enable. If the rd\_en is only associated with the register file then the read enable does not need to be qualified with the "or" of the read address decoder's outputs.

#### 1.2.19 Register file dataflow architecture

Valid transactions have a valid bit associated with them in the same pipestage: "data announces its arrival to the next pipestage".

Read transactions can have a valid bit associated with the output data . The valid bit is ligned with the data in the same pipeline output data announces its arrival to the next pipestage.

Individual registers can be read from a register file by connecting the register to the output of the register file.

8 5/22/06

FIGURE 1.8 Dataflow register file unqualified valid bit



FIGURE 1.9 Dataflow register file unqualified valid bit



# 1.2.20 Valid bit generation

A valid bit may be optionally added to the register file. The register file will generate a valid bit whenever there is a read operation (i.e. rd\_en is asserted). The valid bit may be qualified. The valid bit may be qualified with the or of the read address decoder outputs to check the address range.

# 1.2.21 Dataflow register file read logic

#### **FIGURE 1.10**



5/22/06

# 1.2.22 Register Files event detectors

- n is the width of the bus
- m is the number of unused addresses in the addresses spaces

Note: the verilog implementation of the register file address decoder is 1 << addr

FIGURE 1.11 Register File with an event detector



# 1.2.23 Connect inputs to individual registers

Individual inputs may be conected directly to registers in the register file.

FIGURE 1.12 Connect individual inputs to all registers



# 1.2.24 Connect individual registers to outputs

FIGURE 1.13 Connect all registers to outputs



10 5/22/06 **Confidential** Copyright © 2006 Chip Design Management, Inc. Copying in any form

# 1.2.25 Register File with external register

The external register is an input to the output mux.

FIGURE 1.14 Outside of Register File



# 1.2.26 Register file address errors

A checker will validate the addresses presented to the rf. If an address does not fall in the rf address range and the rd\_en or wr\_en bits are set then and error will be generated.

# 1.2.27 Register Aliases within Register Files

The same register may have different contexts depending on the address. For example in ATA the task of address space is 0-15 logical addresses but the regfile is only 8 physical addresses. The registers have different contexts depending on whether the current operation is read or is write. Register 7 is a status register and register 15 is a command register but they are both the same physical register. Register file outputs can be either a register or a field. Register file inputs can be either internal to the units which contains the register file and a register external to the register file but input to RF. R7 is not an internal register instead R7 is an input into the RF.

FIGURE 1.15 Aliasing physical register to different addresses



# 1.2.28 Write registers

In Figure 1.16 on page 12 we should see the write side of a rf which contains a named register. The named register can be written either using the wr\_addr, wr\_en, and wr\_data signals or the wr\_config\_en and wr\_data signals.

FIGURE 1.16 Write registers



# 1.2.29 Read registers

The status register can be read via data\_out or status\_out. In figure 2.21 we should see the read side of a rf which contains a named register. The named register can be read either using the rd\_addr, rd\_en signals.

12 5/22/06

# FIGURE 1.17 Read registers



The register with the symbolic name status can be read by data\_out or status\_out. The external write enable is generated by the register file's address decoder.

#### 1.2.30

FIGURE 1.18 Detecting write to an address range



#### 1.2.31

FIGURE 1.19 Pre-loading a register file and shifting its contents into a FIFO in one cycle



The contents of a register file may be written and the entire register file can be shifted into a FIFO in one cycle.

FIGURE 1.20 Pre-loading a register file and shifting its contents into a SRF in one cycle



The entire contents of the Shadow Register File is moved in one cycle into the register file. The register file can serve many purposes. A simultaneous write in one cycle of all configuration registers in an address space guarantees that the bits in the c.r.f. will not conflict with each other if they

5/22/06

were programmed correctly by the software layer. Each register in the SRF can be updated in any order.

#### 1.2.31.1 Register file inputs

A register in an register File can be written using either the data\_in and the wr\_addr, wr\_en or a special input which is tied to a specific register along with a special wr en.

#### FIGURE 1.21 Register file inputs



# 1.3 CSL Register File Command summary (FIX)

```
csl register file ID ;
<register file name>.width(expression);
<register file name>.depth(expression);
<register file name>.output reg ( register name );
<register file name>.output individual reg fields( register name );
<register file name>.output individual reg fields(
register name.[field name] );
<register file name>.output ff;
<register file name>.input ff;
<register file name>.valid();
<register file name>.event ( (rd|wr) (register name | all regs ) );
<register file name>.event ( register name );
<register file name>.event( register name.[field name] );
<register file name>.out prefix ( register name );
<register file name>.out prefix ( register_name.field );
<register file name>.in prefix ( prefix, (register name | all regs)
);
```

14 5/22/06

```
<register file name>.in prefix (register name);
<register file name>.in prefix (prefix, (register name | all regs));
<register file name>.starting address ( address expression ) ;
<register file name>.register group<group name>(
[all|<register field>] );
<register file name>.valid bit( or all regs|<register field> ) ;
<register file name>.read channel([<register field name>|<prefix>]);
<register file name>.write channel( [<register field name>|<prefix>]
);
<register file name>.do not connect registers fields to ios([ all |
<register field>] ) ;
<register file name>.connect input to registers fields(
[all|<register field>] );
<register file name>.clock( <clock name> );.
<register file name>.named register(<register field name>, <address>)
<register file name>.connect registers fields to outputs(
[all|<register field>] ) ;
<register file name>.wr addr( ID );
<register file name>.rd addr( IO );
<register file name>.in prefix;
register file name.module();
register file name.inline();
register file name.library(library file name);
register file name.rd en();
register file name.out prefix( prefix, (register name | all regs) );
register file name.register fields.explicitly cleared([[register name
| register address], <signal name>] );
register file name.register fields.create wr event list(single pulse,
[all | <register field>] );
register file name.register fields.create rd event list(single pulse,
[all | <register field>]);
```

# 1.4 CSL Register File Commands

```
<register_file_name>.output_reg ( register_name );
DESCRIPTION:
```

#### **EXAMPLE:**

CSL CODE

5/22/06 15

```
VERILOG CODE
<register file name>.output individual reg fields( register name
);
DESCRIPTION:
//register the data_out bus
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.output individual reg fields(
register_name.[field name] );
DESCRIPTION:
//create outputs tied to each register
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.valid();
DESCRIPTION:
//description of the command
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.event ( (rd|wr) (register name | all regs )
DESCRIPTION:
//description of the command
EXAMPLE:
                                                                      5/22/06
```

```
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.event ( register name );
DESCRIPTION:
//description of the command
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.event( register name.[field name] );
DESCRIPTION:
//description of the command
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.out prefix ( register name );
DESCRIPTION:
//description of the command
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.out prefix ( register name.field );
DESCRIPTION:
//description of the command
EXAMPLE:
 5/22/06
                                                                            17
```

```
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.in prefix ( prefix, (register name |
all regs) );
DESCRIPTION:
//description of the command
EXAMPLE:
//small description of the example
CSL CODE
VFRILOG CODE
<register file name>.in prefix (register name);
DESCRIPTION:
//description of the command
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.in prefix (prefix, (register name |
all regs));
DESCRIPTION:
//description of the command
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
csl register file ID ;
DESCRIPTION:
   18
                                                                        5/22/06
     Confidential Copyright © 2006 Chip Design Management, Inc. Copying in any form
    without the expressed written permission of Chip Design Management, Inc. is prohibited
```

```
Declares a new register file with the name <register_file_name>.
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.width(expression);
DESCRIPTION:
Declare the width of the register file words.
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.depth(expression);
DESCRIPTION:
Declare the number of words in the register file.
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.address range(<address range>);
DESCRIPTION:
//description of the command
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.starting_address ( address expression ) ;
 5/22/06
```

**Confidential** Copyright © 2006 Chip Design Management, Inc. Copying in any form without the expressed written permission of Chip Design Management, Inc. is prohibited

19

#### **DESCRIPTION:**

Declare the starting address of the register file. address\_expression can be an absolute address or can be relative to another address.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.register_group<group_name>(
[all|<register_field>] ) ;
```

#### **DESCRIPTION:**

Group the registers\_fields in the argument list and name the group. Operations listed below can be performed on named groups of registers fields.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.valid_bit( or_all_regs|<register_field> ) ;
```

#### **DESCRIPTION:**

A pipelined valid bit is generated from the logical OR of the read enable(s) or from a read of a named register. This is used to tell the downstream logic that an read has occurred and that the data at the output is valid.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.read_channel( [<register_field_name>|fix>] );
```

#### **DESCRIPTION:**

Add a read channel to a register file. The read channel consists of the signals <n>\_rd\_data, <n>\_rd\_addr and optionally <n>\_rd\_en, where <n> is either the name of the register file (if no name is passed to read\_channel) or refix> or <register\_field\_name>. Note that <register\_field\_name>

20 5/22/06

has to already be declared.

#### **EXAMPLE:**

//small descritption of the command

CSL CODE

VERILOG CODE

```
<register_file_name>.write_channel( [<register_field_name>|fix>] );
```

#### **DESCRIPTION:**

Add a write channel to a register file. The write channel consists of the signals <n>\_wr\_data, <n>\_wr\_addr and optionally <n>\_wr\_en, where <n> is either the name of the register file (if no name is passed to write\_channel) or prefix> or <register\_field\_name>. Note that <register\_field\_name> has to already be declared. The construct implements the following operation:

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.do_not_connect_registers_fields_to_ios([all
| <register_field>]);
```

#### **DESCRIPTION:**

This directive is the default for the register file. All registers\_fields are written by the data\_in, address, and wr\_en signals. All registers\_fields outputs are connected to the data\_out, address, and are optionally read when the rd\_en signal is asserted. This directive can be overriden by the connect directives below.

#### **EXAMPLE:**

//small description of the example

5/22/06 21

CSL CODE

VERILOG CODE

```
<register_file_name>.connect_input_to_registers_fields(
[all|<register field>] );
```

#### **DESCRIPTION:**

Each register\_field in the argument list is connected to a separate register file input. A data input to the register file called <register\_field\_name>\_input is connected to the data input of register\_field. A write enable input to the register file called <register\_field\_name>\_wr\_en is connected to the write enable input of register\_field. The register\_field is written with the <register\_field\_name>\_input when the <register field name> wr en is asserted.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

#### FIX:

connect\_all\_registers\_to\_inputs, connect\_inputs\_to\_all\_registers, connect\_all\_registers\_to\_outputs, connect\_input\_to\_reg/field, connect\_reg/field\_to\_output

```
<register file name>.clock( <clock name> );.
```

#### **DESCRIPTION:**

The <register\_file\_name> will use the clock named <clock\_name> for the clocked operations in the register file. Note that if the clock is not specified then the module clock will be used. This default only works when there is one module clock

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.named_register(<register_field_name>,
<address>) ;
```

22 5/22/06

#### **DESCRIPTION:**

The named\_register operation will add the <register\_field\_name> to the <address>. This operation associates the <register\_field\_name> with the address <address>. Note that more than one logical register can be added to a physical address.

CSL generic/alternative may be used for adding a register to the memory map:

```
<csl_vector_object>.register(<register_name>, <address>);
<csl_scalar_object>.csl_address_range(start_address);
<csl_vector_object>.csl_address_range(start_address, end_address);
```

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.connect_registers_fields_to_outputs(
[all|<register_field>] ) ;
```

#### **DESCRIPTION:**

The output of each register in the argument list is connected to a separate output of the register file. A read enable input to the register file called <register\_field\_name>\_rd\_en is connected to the read enable input of register\_field. The register\_field is written with the <register\_field\_name>\_input when the <register\_field\_name>\_rd\_en is asserted.

Figure 1.25 Register file with a read from an individual register named status// FIX

The register can still be read out to the data\_out signal using the global register file address and optional global read enable signal. In order to save power we may want to add another option to only enable the address decoder for the global register file output mux if all of the <register\_field\_name>\_rd\_en signals are off ( the NOR of all of the <register\_field\_name>\_rd\_en signals is off ).

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.in_prefix;
```

# **DESCRIPTION:**

//description of the command

#### **EXAMPLE:**

5/22/06 23

//small description of the command

CSL CODE

VERILOG CODE

```
<register_file_name>.<register_fields>.explicitly_cleared(
[[register_name | register_address], <signal_name>]);
```

#### **DESCRIPTION:**

Once written the register has to be explicitly cleared by a write to another address.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.<register_fields>.create_wr_event_list(
single_pulse, [all | <register_field>] ) ;
DESCRIPTION:
```

This creates a signal that will be asserted when there is a write to the corresponding register. For each signal name in the signal list a signal will be created. The name will be <signal\_name>\_wr\_event. The event signal will be asserted when there is a write to the corresponding register. If single\_pulse is true then when the register is written a single pulse is generated on a line called <register\_fields\_name>\_event. Otherwise the event signal will be held high until the register is read or written. The event can be generated when there is a write to the register via the global wr\_en/wr\_data/wr\_addr or the register specific wr\_en/wr\_data/wr\_addr signals.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.<register_fields>.create_rd_event_list(
single_pulse, [all | <register_field>]);
DESCRIPTION:
```

This creates a signal that will be asserted when there is a read from the corresponding register. For each signal name in the signal list a signal will be created. The name will be <signal\_name>\_rd\_event. The event signal will be asserted when there is a read from the corresponding register. If single\_pulse is true then when the register is written a single pulse is generated

on a line called <register\_fields\_name>\_event. Otherwise the event signal will be held high until the register is read or written. The event can be generated when there is a read from the register via the global rd\_en/rd\_data/rd\_addr or the register specific rd\_en/rd\_data/rd\_addr signals. Note that the corresponding rd\_en must be defined in the CSL register file specification.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register file name>.output;
```

# **DESCRIPTION:**

//description of the command

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register_file_name>.output_ff;
```

#### **DESCRIPTION:**

add an output flip flop for all output signals. Register the output of the register file.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
<register file name>.input ff;
```

#### **DESCRIPTION:**

add an input flip flop for n input signals.

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

5/22/06

```
<register file name>.out prefix( [<all regs> | <regname>.field]
);
DESCRIPTION:
prefix the output names with the specified prefix. Prefix the input names with the specified prefix.
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.wr addr( ID );
DESCRIPTION:
write the register file[address] with data when the write enable is asserted.
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
<register file name>.rd addr( IO );
DESCRIPTION:
read the contents of register file[addr] to data out or <register fields name> output when <expres-
sion> is asserted.
EXAMPLE:
//small description of the example
CSL CODE
VERILOG CODE
register file name.module();
DESCRIPTION:
```

#### DESCRIPTION

//description of the command

#### **EXAMPLE:**

//small description of the example

CSL CODE

26 5/22/06

# VERILOG CODE register file name.inline(); **DESCRIPTION:** //description of the command **EXAMPLE:** //small description of the example CSL CODE VERILOG CODE register file name.library(library file name); **DESCRIPTION:** //description of the command **EXAMPLE:** //small description of the example CSL CODE VERILOG CODE register file name.rd\_en(); **DESCRIPTION:** //description of the command **EXAMPLE:** //small description of the example CSL CODE VERILOG CODE register file name.out prefix( prefix, (register name | all regs) ); **DESCRIPTION:** //description of the command **EXAMPLE:** //small description of the example

```
CSL CODE
```

VERILOG CODE

```
register_file_name.register_fields.explicitly_cleared( [[register
name | register address], <signal name>] );
```

#### **DESCRIPTION:**

//description of the command

#### **EXAMPLE:**

//small description of the example

**CSL** CODE

VERILOG CODE

```
register_file_name.register_fields.create_wr_event_list(
single_pulse, [all | <register_field>] );
```

#### **DESCRIPTION:**

//description of the command

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

```
register_file_name.register_fields.create_rd_event_list(
single_pulse, [all | <register_field>]);
```

#### **DESCRIPTION:**

//description of the command

#### **EXAMPLE:**

//small description of the example

CSL CODE

VERILOG CODE

28 5/22/06

# 1.5 CSL Register File Examples

# 1.5.1 Register file with no special options

FIGURE 1.22 shows the inputs to a black box labeled RF. The black box is a register file (RF). The implementation of the black box can be inferred from the CSL code.

# CSL CODE

```
csl_constant D_WIDTH = 32;
csl_constant A_WIDTH = 8;
csl_register_file rf;
rf.width( D_WIDTH );
rf.depth( A_WIDTH );
rf.clock( clk ) ; // clock name does not need to be declared if there is only one clock in the module
```

#### FIGURE 1.22 Register file with no special options

#### VERILOG CODE

```
module register file(clk, reset, rf wr data in, rf wr addr, rf wr en,
rf rd addr, rf data out);
   parameter D WIDTH=32;
   parameter A WIDTH=8;
   input [D WIDTH - 1: 0] rf wr data in;
   input [A WIDTH - 1: 0] rf wr addr;
   input
                                  rf wr en, clk, reset;
   output [D_WIDTH - 1: 0] rf_data_out;
   input [A WIDTH - 1: 0] rf rd addr;
   reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0], rf data out;
   always @ (posedge clk) begin
      if (rf wr en) begin
         rf[rf wr addr] <= rf wr data in;</pre>
      end
      rf data out <= rf[rf rd addr];</pre>
```

5/22/06 29

```
end
endmodule
```

C++ CODE

# 1.5.2 Register file with read valid bit

# CSL CODE csl\_register\_file rf; rf.width(D\_WIDTH); rf.depth(A\_WIDTH); rf.clock(clk); rf.valid();

rf.rd en();

#### FIGURE 1.23 Register file with read valid bit



# VERILOG CODE

```
module register_file(clk, reset, rf_wr_data_in, rf_wr_addr, rf_wr_en,
rf_status_wr_data_in, rf_status_wr_addr, rf_status_wr_en, rf_data_out,
rf_rd_addr, rf_rd_en);
  parameter A_WIDTH =8;
  parameter D_WIDTH = 8;
  input [D_WIDTH - 1: 0] rf_wr_data_in;
  input [A_WIDTH - 1: 0] rf_wr_addr;
  input rf_wr_en, reset, clk, rf_status_wr_en;
  input [D_WIDTH - 1: 0] rf_status_wr_data_in;
  input [A_WIDTH - 1: 0] rf_status_wr_addr;
  output [D_WIDTH - 1: 0] rf_data_out;
  input [A_WIDTH - 1: 0] rf_data_out;
  input rf_rd_en;
  reg [D_WIDTH - 1: 0] rf [A_WIDTH - 1: 0], rf_data_out;
  always @ (posedge clk) begin
```

30 5/22/06

# C++ CODE

# 1.5.2.1 Register file with write to an individual register named status

```
CSL CODE
    csl_register_file rf;
    rf.width(D_WIDTH);
    rf.depth(A_WIDTH);
    rf.clock(clk) ;
    rf.valid();
    rf.named_register(status, 12) ; // address 12 has the name status associated with it
    rf.connect_input_to_registers_fields(status) ;
```

5/22/06 31

FIGURE 1.24 Register file with write to an individual register named status



#### VERILOG CODE

```
module register file(clk, reset, rf wr data in, rf wr addr, rf wr en,
rf status wr data in, rf status wr addr, rf status wr en, rf data out,
rf rd addr, rf rd en);
   parameter A WIDTH =8;
   parameter D WIDTH =8;
   input [D WIDTH - 1: 0] rf wr data in;
   input [A WIDTH - 1: 0] rf wr addr;
   input clk, reset, rf wr en;
   input [D WIDTH - 1: 0] rf status wr data in;
   input [A WIDTH - 1: 0] rf status wr addr;
   input
                          rf status wr en;
   output [D WIDTH - 1: 0] rf data out;
   input [A WIDTH - 1: 0] rf rd addr;
   input rf rd en;
   reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0], rf data out;
   always @ (posedge clk) begin
      if (rf wr en) begin
         rf[rf wr addr] <= rf wr data in;
      end
      if (rf rd en) begin
       rf data out <= rf[rf rd addr];
      end
  end
   always @ (posedge clk) begin
      if (rf status wr en) begin
         rf[rf status wr addr] <= rf status wr data in;</pre>
```

32 5/22/06

```
end
end
endmodule

C++ CODE
```

# 1.5.2.2 Register file with a read from an individual register named status

```
CSL CODE
    csl_register_file rf;
    rf.width( D_WIDTH );
    rf.depth( A_WIDTH );
    rf.clock( clk );
    rf.valid();
    rf.named_register( status, 12 ) ; // address 12 has the name status associated with it
    rf.connect output to registers fields( status ) ;
```

FIGURE 1.25 Register file with a read from an individual register named status// FIX



# VERILOG CODE

```
module register_file(clk, reset, rf_wr_data_in, rf_wr_addr, rf_wr_en,
rf_data_out, rf_rd_addr, rf_rd_en);
  parameter A_WIDTH =8;
  parameter D_WIDTH = 8;
  input [D_WIDTH - 1: 0] rf_wr_data_in;
  input [A_WIDTH - 1: 0] rf_wr_addr;
  input clk, reset, rf_wr_en;
  reg rf_status_rd_data_in,rf_status_rd_addr,rf_status_rd_en;
  output [D_WIDTH - 1: 0] rf_data_out;
```

5/22/06

Confidential Copyright © 2006 Chip Design Management, Inc. Copying in any form

**Confidential** Copyright © 2006 Chip Design Management, Inc. Copying in any form without the expressed written permission of Chip Design Management, Inc. is prohibited

33

```
input [A WIDTH - 1: 0] rf rd addr;
   input rf rd en;
   reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0];
   reg [D WIDTH - 1: 0] rf data out;
   always @ (posedge clk) begin
      if (rf wr en) begin
         rf[rf wr addr] <= rf wr data in;
      end
      if (rf rd en) begin
       rf data out <= rf[rf rd addr];</pre>
      end
  end
   always @ (posedge clk) begin
      if (rf status rd en) begin
         rf[rf status rd addr] <= rf status rd data in;
      end
   end
endmodule
```

C++ CODE

# 1.5.3 Register file with read enable

CSL CODE

FIX

#### FIGURE 1.26



#### VERILOG CODE

```
module register_file(clk, reset, rf_rd_en, rf_status_wr_addr,
rf_status_wr_en, rf_status_rd_data,
rf_status_rd_addr,rf_status_wr_data, rf_status_rd_en);
    parameter A_WIDTH =8;
    parameter D_WIDTH =8;
```

34 5/22/06

```
input [D WIDTH - 1: 0] rf status wr data;
      input [A WIDTH - 1: 0] rf status wr addr;
      input clk, reset, rf rd en, rf status wr en;
      output [D WIDTH - 1: 0] rf status rd data;
      output [A WIDTH - 1: 0] rf status rd addr;
      output rf status rd en;
      reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0];
      reg [D WIDTH - 1: 0] rf status rd data;
      always @ (posedge clk) begin
         if (rf status wr en) begin
            rf[rf status wr addr] <= rf status wr data;
         end
         if (rf rd en) begin
          rf status rd data <= rf[rf status wr data];</pre>
         end
     end
   endmodule
C++ CODE
```

# 1.5.4 Register file with an event generated from a read to an individual register named status

CSL CODE

FIGURE 1.27 Register file with an event generated from a read to an individual register named status



#### VERILOG CODE

```
module register_file(clk, reset, rf_wr_data_in, rf_wr_addr, rf_wr_en,
rf_data_out, rf_rd_addr, rf_rd_en, rf_status_rd_event);
  parameter A_WIDTH =8;
  parameter D_WIDTH =8;
```

5/22/06 35

```
input [D WIDTH - 1: 0] rf wr data in;
   input [A WIDTH - 1: 0] rf rd addr;
   input [A WIDTH - 1: 0] rf wr addr;
   input clk, reset, rf wr en, rf rd en;
   reg rf status rd data in, rf status rd addr, rf status rd en;
   output [D WIDTH - 1: 0] rf data out;
   output rf status rd event;
   reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0];
   reg [D_WIDTH - 1: 0] rf data out;
   always @ (posedge clk) begin
      if(rf wr en) begin
         rf[rf wr addr] <= rf wr data in;</pre>
      end
      if (rf rd en) begin
       rf data out <= rf[rf rd addr];</pre>
  end
   always @ (posedge clk) begin
      if(rf rd en) begin
          rf status rd event <= rf[rf rd addr] ;</pre>
      end
   end
endmodule
```

C++ CODE

# 1.5.5 Register file with an event generated from a write to an individual register named status

**CSL** CODE

36 5/22/06

FIGURE 1.28 Register file with an event generated from a write to an individual register named status



#### **VERILOG CODE**

```
module register file(clk, reset, rf wr data in, rf wr addr, rf wr en,
rf data out, rf rd addr, rf rd en, rf status wr event);
   parameter A WIDTH =8;
   parameter D WIDTH =8;
   input [D WIDTH - 1: 0] rf wr data in;
   input [A WIDTH - 1: 0] rf rd addr;
   input [A_WIDTH - 1: 0] rf wr addr;
   input clk, reset, rf wr en, rf rd en;
   reg rf status rd data in, rf status rd addr, rf status rd en;
   output [D_WIDTH - 1: 0] rf_data_out;
   output rf status wr event;
   reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0];
   reg [D WIDTH - 1: 0] rf data out;
   always @ (posedge clk) begin
      if(rf wr en) begin
         rf[rf wr addr] <= rf wr data in;
      end
      if(rf rd en) begin
       rf data out <= rf[rf rd addr];</pre>
      end
  end
   always @ (posedge clk) begin
      if (rf rd en) begin
        rf status wr event <= rf[rf rd addr] ;</pre>
      end
   end
endmodule
```

C++ CODE

5/22/06 37

# 1.5.6 Register file with an global set operation which sets all registers to a known value

CSL CODE

Register file with a global set operation which sets all registers to a known value.

FIGURE 1.29 Register file with an global clear operation which clears all registers to zero



#### VERILOG CODE

```
module register file(clk, init, rf rd en, rf wr addr, rf wr data in,
rf wr en, rf rd addr, rf data out, rf data out v);
   parameter A WIDTH =8;
   parameter D WIDTH =8;
   integer i;
   input [D WIDTH - 1: 0] rf wr data in;
   input [A WIDTH - 1: 0] rf wr addr;
   input [A WIDTH - 1: 0] rf rd addr;
   input clk, init rf rd en, rf wr en;
   output [D WIDTH - 1: 0] rf data out;
   output [D WIDTH - 1: 0] rf data out v;
    reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0];
   reg [D WIDTH - 1: 0] rf data out;
   always @ (posedge clk) begin
      if(rf wr en) begin
         rf[rf wr addr] <= rf wr data in;
      end
      if (rf rd en) begin
      rf data out <= rf wr data in;
      end
  end
  always @ (posedge clk) begin
   if (init) begin
    for (i = 0; i < A WIDTH-1; i = i + 1) begin
```

38 5/22/06

```
rf[i] <= D_WIDTH-1'b0;
end
end
end
end
endmodule</pre>
```

#### 1.5.6.1 Register file with an global clear operation which clears all registers to zero

CSL CODE

FIGURE 1.30 Register file with an global clear operation which clears all registers to zero



#### **VERILOG CODE**

```
module register file(clk, clr, rf_rd_en, rf_wr_addr, rf_wr_data_in,
rf_wr_en, rf_rd_addr, rf_data_out,rf_data_out_v);
   parameter A WIDTH =8;
   parameter D WIDTH =8;
   integer i;
   input [D_WIDTH - 1: 0] rf_wr data in;
   input [A WIDTH - 1: 0] rf wr addr;
   input [A WIDTH - 1: 0] rf rd addr;
   input clk, clr, rf rd en, rf_wr_en;
   output [D WIDTH - 1: 0] rf data out;
   output [D WIDTH - 1: 0] rf data out v;
    reg [D WIDTH - 1: 0] rf [A WIDTH - 1: 0];
   reg [D WIDTH - 1: 0] rf data out;
   always @ (posedge clk) begin
      if(rf wr en) begin
         rf[rf wr addr] <= rf wr data in;
      end
      if(rf rd en) begin
      rf data out <= rf wr data in;
      end
```

5/22/06 39

Confidential Convright © 2006. Chip Design Management. Inc. Conving in any form

```
end
always @ (posedge clk) begin
  if (clr) begin
  for (i = 0; i < A_WIDTH-1; i = i + 1) begin
  rf[i] <= D_WIDTH-1'b0;
  end
  end
end
end
endmodule</pre>
```

C++ CODE

# 1.5.7 Register file with a set operation on a specific register/field or register/field group which sets the registers/fields to a known value

CSL CODE

**FIGURE 1.31** Register file with a set operation on a specific register/field or register/field group which sets the registers/fields to a known value



**VERILOG CODE** 

**1.5.8** Register file with a clear operation on a specific register/field or register/field group which clears the registers/fields to zero

CSL CODE

40 5/22/06

FIGURE 1.32 Register file with a clear operation on a specific register/field or register/field group which clears the registers/fields to zero



VERILOG CODE

#### 1.5.8.1

CSL CODE

VERILOG CODE

# 1.5.8.2 Building trees of Register Files

Multiple Register Files may be used to create a single address space within a unit.

CSL CODE

5/22/06 41

FIGURE 1.33 Combining register Files



VERILOG CODE

# 1.5.8.3 Producer/consumer register file buffer

**CSL** CODE

FIGURE 1.34 Register File used as buffer between Producer Consumer modules



**VERILOG CODE** 

# 1.5.8.4 Shadow register within R.f.'s

One register can shadow another register which is why a register can be an element and an element can be a register (register linking).

CSL CODE

# FIGURE 1.35 Shadow register file configuration



**VERILOG CODE** 

# 1.5.8.5 Grouping Register Files into one address space

Multiple Register Files can be gromped into one address space using wrapper logic.

CSL CODE

FIGURE 1.36 Two Register Files grouped into one address range



VERILOG CODE

# 1.5.8.6 "Ping Pong" register file

A "Ping Pong" register file architecture can be used to switch between two identical register files at any clock edge.

**CSL** CODE

5/22/06 43

FIGURE 1.37 "Ping Pong"



VERILOG CODE

# 1.5.8.7

# CSL CODE

```
csl_register_file rf;
rf.width(D_WIDTH);
rf.depth(A_WIDTH);
rf.awc();//bitrange defaults to width
rf.arc();//bitrange defaults to log2(depth)
```

#### **FIGURE 1.38**

# VERILOG CODE

```
module register_file(clk, reset, wr_data_in, wr_addr, wr_en, rd_addr,
data_out);
```

```
input [D_WIDTH - 1: 0] wr_data_in;
input [A_WIDTH - 1: 0] wr_addr;
input [A_WIDTH - 1: 0] rd_addr;
input [A_WIDTH - 1: 0] ?!?
output [D_WIDTH - 1: 0] data_out;
reg [D_WIDTH - 1: 0] rf [A_WIDTH - 1: 0];
always @ (posedge clk) begin
    if(wr_en) begin
        rf[wr_addr] = wr_data_in;
    end
    data_out = rf[rd_addr];
end
end module
```

# 1.5.8.8 Register file with bypass

**CSL** CODE

#### **FIGURE 1.39**



VERILOG CODE

C++ CODE

# 1.5.8.9 Register file with external registers

**CSL** CODE

5/22/06 45

FIGURE 1.40 External registers connected to register file



VERILOG CODE

C++ CODE

# 1.6 CSL Register File Checker

# 1.6.1 CSL Register File Reports