

# Stack CPU

## Custom stack-based CPU design

StackCPU is a custom CPU design that utilizes a stack-based memory model instead of the usual memory models seen in processors such as 6502 or Z80. The StackCPU project was undertaken mostly as an exercise in virtual CPU design that could be implemented via a simulator and utilize custom assembler tools. The StackCPU design definition has a limited memory size (4K bytes) to simplify any hardware implementations using the specification. The StackCPU design should be simple enough to be implemented in hardware via an FPGA or perhaps even using discrete TTL devices.

The stack-based design for StackCPU uses the stack for nearly all operations. Thus data is constantly moved on and off the stack during normal operation. Some instructions use a combination of the stack and the accumulator register (i.e. math and logic operations). The data memory region is used to store and retrieve temporary variables when stack operations might result in those values being lost or destroyed. While the accumulator register (AC) is used for arithmetic and logic operations, it is not directly accessible via any machine instructions. Likewise the data register (DR) is used to perform transfers to and from the data memory region, the register itself is not directly accessible via any machine instructions. Finally, the temp register (TR) is also used for math and logic operations, and is not directly accessible.

The StackCPU design includes registers for getting input from the outside world (IR) and (SR) and sending output to outside world (OR) and (PR). The IR and OR registers are used to input and output of numerical values directly, or use them to read/write control signals for external devices. The SR and PR registers are used to input and output ascii characters from/to a serial terminal via an RS232 port.

The StackCPU design's memory model is limited to 4K bytes, thus the external address bus is 12 bits. Additional memory could be accessed by using 1 to 4 OR register pins as additional address pins. The memory model is further divided into three sections - program, data, and stack. By default, the program section starts at address 0x0000 and is 3K bytes in size. By default, the data section starts at address 0x0C00 and is 768 bytes in size. The stack section starts at address 0x0F00 and is 256 bytes in size. Note that the program and data sections are flexible with respect to their division if more or less program space is required (of course by also adjusting the space allocated to the data space). The stack section, however, is fixed and cannot be expanded or contracted.

All of the StackCPU design's internal registers are 16 bits. But the external data bus is only 8 bits, so when reading data from memory into any internal register, that data will typically only occupy the lower half of the internal register (unless a specific instruction takes care of loading both halves of the internal register). The memory interface also includes a few control lines such as memory clock, output enable and write select.

## Repo contents:

- docs/ system design docs, block diagrams, etc
- examples/ example code using the Stack CPU
- hw/ hardware design files
- ref/ reference documents for integrated packages
- src/ source code for the Stack CPU tools

# Requirements

• StackCPU **shall** support TBD.

# **High Level Design**

## **Machine Model**



## **Register Model**

While all of the StackCPU registers are internally implemented as 16 bit registers, several of them only utilize the lower byte and the upper byte is ignored. Namely, the program counter (PC), the stack pointer (SP), and the data register (DR) are all full 16 bit registers. All the remaining registers only utilize the lower byte. Note that several registers are not directly accessible by the programmer, i.e. they are considered "hidden" registers.

```
Q
PC
           program counter - grows up from <bottom of mem>
SP
           stack pointer - grows down from <top of mem>
DR
           data register (hidden) - points to <mem above top of program>
AC
           accumulator (hidden) - used for math/logic operations
           temp register (hidden) - used for math/logic operations
TR
IR
           input register - external input
OR
           output register - external output
           serial register - external input (serial data input)
SR
PR
           print register - external output (serial data output)
```

## **Architecture Diagram**



## Instruction Model

StackCPU instruction sizes range from one byte to three bytes. Two byte instructions have a single operand which is a direct data value to be loaded into a register or loaded into the stack. Three byte instructions have two operands which in all cases these operands form a memory address that is loaded into either the data register (DR) or into the program counter (PC).

## **Instruction Set Architecture**

Transfer Instructions

| <pre> <inst dec=""></inst></pre> | instruction fetch                | <pre>fetch op_code -&gt;</pre> | C |
|----------------------------------|----------------------------------|--------------------------------|---|
| PSH <do></do>                    | push direct data to top of stack | fetch op -> AC                 |   |

|      |             |                                                                     | push AC                                                                        |         |
|------|-------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------|---------|
| PSA  |             | push AC to top of stack                                             | push AC                                                                        |         |
| POP  |             | pops top of stack                                                   | pop -> AC                                                                      |         |
| LDM  | <mem></mem> | loads data from memory to top of stack                              | <pre>fetch op1 -&gt; DRH fetch op2 -&gt; DRL M[DR] -&gt; AC push AC</pre>      |         |
| LDI  |             | increments DR, load data mem to TOS                                 | DR + 1 -> DR M[DR] -> AC push AC                                               |         |
| LDD  |             | decrements DR, load data mem to TOS                                 | DR - 1 -> DR M[DR] -> AC push AC                                               |         |
| STM  | <mem></mem> | stores data from top of stack to memory                             | <pre>fetch op1 -&gt; DRH fetch op2 -&gt; DRL pop -&gt; AC AC -&gt; M[DR]</pre> |         |
| STI  |             | increments DR, stores TOS to data mem                               | DR + 1 -> DR pop -> AC AC -> M[DR]                                             |         |
| STD  |             | decrements DR, stores TOS to data mem                               | DR - 1 -> DR pop -> AC AC -> M[DR]                                             |         |
| Math | Instruction | ns                                                                  |                                                                                |         |
| ADD  |             | adds top two stack values (add replaces top 2 stack with sum)       | pop -> TR<br>pop -> AC<br>AC = AC + TR<br>push AC                              | <u></u> |
| SUB  |             | subtracts top two stack values (sub replaces top 2 stack with diff) | pop -> TR<br>pop -> AC<br>AC = AC - TR<br>push AC                              |         |
| NEG  |             | negates top of stack                                                | pop -> AC<br>0 -> TR<br>AC = TR - AC                                           |         |

push AC

| LSR                                                                                                                                                                    | logical shift top of stack right       | pop -> AC<br>AC = AC >> 1<br>push AC                                                      |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------|--|--|
| LSL                                                                                                                                                                    | logical shift top of stack left        | pop -> AC<br>AC = AC << 1<br>push AC                                                      |  |  |
| Logical In                                                                                                                                                             | structions                             |                                                                                           |  |  |
| AND <dd< td=""><td>o&gt; AND top of stack with data</td><td>fetch op -&gt; TR pop -&gt; AC AC = AC &amp; TR push AC</td></dd<>                                         | o> AND top of stack with data          | fetch op -> TR pop -> AC AC = AC & TR push AC                                             |  |  |
| ORR <do< td=""><td>o&gt; OR top of stack with data</td><td><pre>fetch op -&gt; TR pop -&gt; AC AC = AC   TR push AC</pre></td></do<>                                   | o> OR top of stack with data           | <pre>fetch op -&gt; TR pop -&gt; AC AC = AC   TR push AC</pre>                            |  |  |
| XOR <dc< td=""><td>&gt; XOR top of stack with data</td><td><pre>fetch op -&gt; TR pop -&gt; AC AC = AC ^ TR push AC</pre></td></dc<>                                   | > XOR top of stack with data           | <pre>fetch op -&gt; TR pop -&gt; AC AC = AC ^ TR push AC</pre>                            |  |  |
| INV                                                                                                                                                                    | Invert top of stack                    | <pre>pop -&gt; TR AC = invert TR push AC</pre>                                            |  |  |
| Compare/Branch Instructions                                                                                                                                            |                                        |                                                                                           |  |  |
| CPE <dc< td=""><td>o&gt; compare if top of stack is equal</td><td><pre>fetch op -&gt; TR pop -&gt; AC push AC if AC equal TR,   push 0 else,   push 1</pre></td></dc<> | o> compare if top of stack is equal    | <pre>fetch op -&gt; TR pop -&gt; AC push AC if AC equal TR,   push 0 else,   push 1</pre> |  |  |
| CNE <dc< td=""><td>o&gt; compare if top of stack is not equa</td><td>fetch op -&gt; TR  pop -&gt; AC  push AC  if AC not equal</td></dc<>                              | o> compare if top of stack is not equa | fetch op -> TR  pop -> AC  push AC  if AC not equal                                       |  |  |
| TR,                                                                                                                                                                    |                                        |                                                                                           |  |  |

|                     |                                    | push 0<br>else,<br>push 1                                                                        |   |
|---------------------|------------------------------------|--------------------------------------------------------------------------------------------------|---|
| BRZ <label></label> | branch if top of stack is zero     | <pre>fetch op1 -&gt; DRH fetch op2 -&gt; DRL pop -&gt; AC if AC equal to 0,    DR -&gt; PC</pre> |   |
| BRN <label></label> | branch if top of stack is not zero | <pre>fetch op1 -&gt; DRH fetch op2 -&gt; DRL pop -&gt; AC if AC not equal</pre>                  |   |
| το θ,               |                                    | DR -> PC                                                                                         |   |
| BRU <label></label> | branch unconditionally             | fetch op1 -> DRH<br>fetch op2 -> DRL<br>DR -> PC                                                 |   |
| I/O instructions    |                                    |                                                                                                  |   |
| INP                 | inputs I/O to top of stack         | IR -> AC C Dush AC                                                                               | Ģ |
| OUT                 | outputs top stack to I/O           | pop -> AC<br>AC -> OR                                                                            |   |
| SER                 | inputs serial to top of stack      | SR -> AC<br>push AC                                                                              |   |
| PRT                 | outputs top of stack to serial     | pop -> AC<br>AC -> PR                                                                            |   |
| Special instructi   | ions                               |                                                                                                  |   |
| NOP                 | no operation                       | no state change                                                                                  | Ģ |
| CLS                 | clear the stack                    | <mem top=""> -&gt; SP</mem>                                                                      |   |
| END                 | end of program (aka HALT)          | PC - 1 -> PC                                                                                     |   |
| RST                 | reset cpu                          | 0 -> AC<br>0 -> OR<br>0 -> PR                                                                    |   |

<data start> ->

## Instruction op-code details

## **Examples**

### Hello

```
Q
; prints Hello
.ORG 0x0000
.DAT 0x0C00
:start CLS
       PSH "H"
       PRT
       PSH "E"
       PRT
       PSH "L"
       PRT
       PSH "L"
       PRT
       PSH "0"
       PRT
       PSH #13
                     ; CR
       PRT
                     ; LF
       PSH #10
       PRT
       END
```

### Add Numbers from 1 to 5

```
ſĠ
; Adds numbers from 1 to 5, outputs sum
.ORG 0x0000
.DAT 0x0C00
:start CLS
        PSH #1
        PSH #2
        ADD
        PSH #3
        ADD
        PSH #4
        ADD
        PSH #5
        ADD
        OUT
        END
```

## Add Numbers from 1 to 10 in a Loop

```
ſĠ
; Adds numbers from 1 to 10 in a loop, outputs sum
.ORG 0x0000
.DAT 0x0C00
.EQU 0x0C00 %sum
:start CLS
       PSH #0
       STM $0C00
                         ; clear sum in memory (use direct address ref)
       NOP
       PSH #0
                         ; push "last" value on stack
       NOP
; create list of numbers on stack
        PSH #1
                         ; pop the "next" number
:iloop POP
       PSA
                         ; put it back on stack
       PSA
                         ; push a copy
       PSH #1
                         ; push incr value
       ADD
                         ; add replaces top 2 stack values with sum
       CPE #10
                         ; loop to push next incr value on stack
        BRN &iloop
       NOP
; sum the numbers on the stack
:aloop LDM %sum
                         ; use variable ref
       ADD
       STM %sum
                         ; store sum to memory
       CPE #0
       BRN &aloop
                         ; loop to add next num to sum
       NOP
; output results
        LDM $0C00
```

# **Detailed Design**

### Software

#### Simulator

The StackCPU Simulator is a simulation of the StackCPU implemented in C/C++ and Python that can be executed on Windows (via Cygwin) or Linux environments. The simulator is divided into three parts - UI Simulator, Core Simulator, and Memory Simulator. The UI Simulator wraps around the Core Simulator to provide a view into and control over the internals of the StackCPU device. The Core Simulator runs the core machine model that executes StackCPU machine code. The Memory Simulator provides an emulation of the system memory that is accessed by the StackCPU device during runtime.

#### StackCPU Simulator



The StackCPU Simulator allows the user to load programs into memory, access memory locations, access CPU registers, and control system states. This access and control is provided by the UI Simulator portion of the StackCPU Simulator.

#### StackSim Use Cases



#### **UI Simulator**

The UI simulator is a CLI interface that enables the loading of binary images into the Memory simulator, access and control over registers in the Core simulator, and control over execution of code stored in memory. The host interface of the UI simulator is provided in two parts -- command line arguments and the CLI itself.

## Command line arguments:

```
ſĠ
Usage: stacksim [options]
options:
-d filename
                       - output debug data to log "filename" (default is
off)
                      - load memory with data from "filename" (default is
-f filename
"file.bin")
-m <mode>
                      - enter <mode> on startup
                           where <mode> is 0 for idle, 1 for halt
(default), 2 for run, 3 for single step
                       - display command arguments
-h
                       - display version
-v
Example: stacksim -m 1 -f myprog.bin
```

ſĊ

#### The CLI commands:

```
1 filename - load binary "file" into memory simulator
s filename - save memory simulator to binary "file"
```

d filename - dump memory to "hex file" r hhhh - read memory at addess hhhh w hhhh dd - write dd to memory at address hhhh - dump memory block from ssss to eeee b ssss eeee f ssss eeee dd - fill memory block from ssss to eeee with dd - go - i.e. enter "run" mode g h - halt - i.e. enter "halt" mode j hhhh - jump to address hhhh and reset into "run" mode k hhhh - jump to address hhhh and begin "single step" mode - single step to next instruction - read register "cc" х сс - write dddd to register "cc" y cc dddd - dump contents of all registers - set clock tick to rate t rate - display CLI help - quit the simulator q

#### StackSim Class Diagram



#### **Core Simulator**

The Core simulator emulates the internals of the StackCPU device. It provides interfaces for connecting to the Memory simulator (i.e. address, data, and control). It also provides debug interfaces for connecting with the UI simulator (i.e. control over operating modes, read/write of registers, etc).

#### coreSim Class Diagram



### **Memory Simulator**

The Memory simulator emulates the system memory of the StackCPU system. It provides interfaces for connecting to the Core simulator (i.e. address, data, and control). It also provides debug interfaces for connecting with the UI simulator (i.e. loading memory from binary files, saving memory to binary files, and read/write of locations in memory).

#### memSim Class Diagram



#### **Assembler Tools**

The StackCPU Assembler is a set of tools (implemented in C) for compiling StackCPU assembly source code into machine code that can be executed by a StackCPU simulator or a StackCPU HW implementation. This set of tools includes an assembler, an archiver, and a linker.

### StackCPU Assembler Tools



#### Assembler

The Assembler tool compiles a StackCPU assembly source file into an object module. Various options allow some control over enabling of debug info, setting warning level, include search path, etc.

A special mode enables the direct output of an executable binary file from a single assembly source file using the "-b" option, but this not compatible with also outputting an object file. This is primarily intended as an early method of assembling a source file into a binary that can be executed on the simulator without the need for the linker.

```
Q
Usage: stackasm [options] [source file]
options:

    add debug info to object file

-g
-D name[=val]

    define a symbol

−W n
                    - set warning level n
                   - include directory search path
-I dir
-b file.bin - output binary executable (bypass object output)
-o file.obj
                   - object file output filename
                   - display command arguments
-h
                    - verbose mode
-V
-V
                    - display version
Example: stackasm -g -I ./inc -o addloop.obj addloop.asm
```

#### Archiver

The Archiver tool collects object files into the specified library file. Various options enable control over whether to add, replace, or delete a file from the library.

```
Q
Usage: stackar [options] [obj files]
options:
                      - add object to specified library file
-a

    delete object from specified library

-d

    replace object in specified library

-r
-o file.lib
                     - library file output filename
                      - display command arguments
-h
                      - verbose mode
-V
                      - display version
-V
Example: stackar -a -o math.lib add.obj
```

#### Linker

The Linker tool combines several object modules (libraries and objects) producing an executable output file. Various options enable control over the linking process, and the additional output of a map file or a hex file in addition to the binary executable output. The map file is useful when debugging code in the simulator since it gives the address location of symbols within the executable program. The hex file is useful for programming an executable into a HW implementation.

```
Q
Usage: stackld [options] [lib files] [obj files]
options:
-C file.cfg

    linker config file input

-L dir
                     - library directory search path
-o file.bin
                     - binary executable output filename
-m file.map
                     - map file output filename
-x file.hex
                     - hex file output filename
                     - display command arguments
-h
                      - verbose mode
-V
-V
                      - display version
Example: stackld -m prog.map -o prog.bin math.lib addloop.obj
```

## Hardware

**Logic Blocks** 

**Fetch Logic** 

TBD

**Instruction Decode Logic** 

TBD

**ALU Logic** 

TBD

**Control SM Logic** 

TBD

**Implementations** 

**Emulated Implementation** 

The Emulated Implementation is a simulation of the StackCPU running on a Pi Pico microcontroller. Basically this is a version of the Core Simulator noted below running on a Pi Pico.

#### **FPGA Implementation**

The FPGA Implementation is a HW design of the StackCPU device implemented on a TBD FPGA.

### **Discrete Implementation**

The Discrete Implementation is a HW design of the StackCPU device implemented using discrete logic devices such as standard 7400 series TTL devices.

## **Tools Used**

- DrawIO https://www.drawio.com/
- Notepad++ https://notepad-plus-plus.org/
- GVim https://www.vim.org/download.php
- GitHub Desktop <a href="https://github.com/apps/desktop">https://github.com/apps/desktop</a>
- Cygwin https://www.cygwin.com/
  - o gcc from Cygwin
  - o g++ from Cygwin
  - o make from Cygwin
  - o git from Cygwin
- Custom tools
  - o bindump used to examine binary files
  - o binedit used to edit contents of binary file
  - o bingen used to generate binary files