

# **CODING PROJECT-1**

**CSN-221** 



## Submitted by:

Gr12- Ritik Kumar (17114063), Prateek Mali (17114059) Gr87-Harshit Maurya (17114037), Mularam Choudhary (17114049)

## **Calculator using Verilog:**

This Coding Project is based on the given Problem:

"Design a calculator using Verilog (modular programming in hardware description language or HDL) with GUI."

### **Description:**

The verilog code have been designed using Xilinx ISE design suit and simulated in ISim simulator.

There are 3 main verilog files included in the .zip file, which are used to process the input and give the desired output.Along with them, there are files required for executing and rendering the GUI interface. The 3 verilog files are:

#### 1. ALU.v

This is the central verilog file which receives the user input via a testbench, and processes a task based upon the control (*OPcode*) received. It also have a *SevenSegmentEncoder* task to convert the bcd output to the required 7-segment code. After this the output is returned via an o variable.

#### **ALU.v** file

#### 2. ALU\_tb.v

This is a *testbench* file which sits on the top of ALU.v file and it receives the user input via an '*input.txt*' file and writes the corresponding output in to the 'output.txt' file.

```
### The Cost A Schools and Continues and Cost Annual C
```

#### ALU\_tb.v file

#### 3. Add.v

This is the verilog file which executes all the tasks required by ALU.v file. This consists of 5 tasks:

- I. Add
- Ii. Sub
- lii.Or
- iv.Two'scomp
- V. Seven Segment Encoder

The names here are self explanatory and sufficient comments have been added wherever required.

Each task has input and output variables and reg (if required). They have begin and end statements between which the execution occurs.



```
Behavioral Simplemental Simulal Simula
                                                                                                                                                                                                                                                                                                                                       | Second | S
  Hierarchy

@ calculator
@ xc7a1001-3csg324
@ Automatic includes
@ mediantik/Ritik/cs_w
@ M AUL to fumedian/titk/Ritik/cs
@ uut - ALU (/median/titk/R
                                                                                                                                                                                                                                                                                                                                                                                                                 begin
Y[0] = X[0];
Y[1] = X[1] & -X[0] | -X[1] & X[0];
Y[2] = X[2] & - X[1] & - X[0] | -X[2] & X[0] | -X[2] & X[1];
Y[3] = -X[3] & X[0] | -X[3] & X[1] | -X[3] & X[2] | X[3] & -X[2] & -X[1] & -X[0];
end
       ?
       0
                                                                                                                                                                                                                                                                                                          %
%
%
                                                                                                                                                                                                                                                                                                          0
                                                                                                                                                                                                                                                                                                                                                                                                                    //always block for converting bcd digit into 7 segment format
                                                                                                                                                                                                                                                                                                                                                                                                                       //always block for converting bcd digit into 7 segment format
begin

case (bcd) //case statement
0 : seg = 7'b00000001;
1 : seg = 7'b1001111;
2 : seg = 7'b0010010;
3 : seg = 7'b0000100;
4 : seg = 7'b1001100;
5 : seg = 7'b1001000;
6 : seg = 7'b10000000;
7 : seg = 7'b00001001;
8 : seg = 7'b00001000;
9 : seg = 7'b00001000;
//swltch off 7 segment character when the bcd digit is not a decimal number.
default : seg = 7'b1111111;
endcase
                                                                       No Processes Running
                                                          No single design module is
ALU.v
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 x 🖹
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   ALU_tb.v*
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  Ln 12 Col 19 Verilog
```

Add.v file

## **SCREENSHOT OF WAVEFORMS**



**ADD (waveforms)** 



### **SUB** (waveforms)



**OR (waveforms)** 



Two's complement(waveforms)



**CALCULATOR GUI** 

### **How to run GUI Applet:**

- 1. Navigate to the root folder.
- 2. `javac CalcDemoButtons.java`.
- 3. `appletviewer Applet.html`.
- 4. Enter the numbers and operations as we do in normal calculators.
- 5. Press SetOp.
- 6. Head over to the Xilinx program and simulate it.
- 7. This will generate output in the file `Output.txt`.

8. Press GetRes button on the calculator to get decimal output in GUI.