# sync\_signal

## **Description**

This core is used to cross clock domains: to take an asynchronous signal (or synchronous to a different clock domain) and to synchronize it into your clock domain, so you can use the signal safely without the dangers of metastability. All external inputs to an FPGA should pass through a sync\_signal core. This core can also be used to pass signals between clock domains inside of an FPGA, in case you are unlucky enough to require multiple clock domains.

## **Verilog Template**

```
sync_signal #(
    WIDTH=1,
    DEPTH=2)
sync_signal_inst (
    .clk(clk), // input
    .in(in), // input [WIDTH-1:0]
    .out(out)); // output [WIDTH-1:0]
);
```

# **Specifications**

#### **Parameters**

Parameter WIDTH is the width of the input and output signals. Parameter DEPTH is the number of synchronizing registers in the pipeline. This number must be at least two, but can be as large as necessary to avoid metastability. Note that it is up to the designer to choose the correct value of DEPTH for the particular application.

#### **Inputs**

- · clk: clock
- in [WIDTH]: signal from the asynchronous domain

#### **Outputs**

• out [WIDTH]: synchronized signal in the clock domain of clk

#### Waveform



# **Requirements**

Language for Synthesis: Verilog 2001

Synthesis Tool: Xilinx XST 13.2

Language for Verification: Verilog 2001

Verification Tool: Xilinx ISIM 13.2

## References

[1] <a href="http://www.fpga4fun.com/CrossClockDomain.html">http://www.fpga4fun.com/CrossClockDomain.html</a>

[2] http://web.mit.edu/6.111/www/f2006/handouts/labs/lab3.html

### **Contact Info**

Nathan Farrington <a href="http://nathanfarrington.com">http://nathanfarrington.com</a>