CS/EE 120A (Section: 021)

Lab #3: Programming
Combinatorial Logic on the BASYS
FPGA Board

Dan Murphy; SID: 862xxxxxx dmurp006@ucr.edu

Partner: Jesse Garcia

## **Subject Overview**

In this lab, we will be implementing the schematics of a sprinkler systems and a seven-segment decoder onto our FPGA board and essentially control what the board outputs/displays.

#### Part 1:

After implementing the schematic from our previous lab, we mapped all of our inputs from the board to the schematic then implemented onto the FPGA board to show output via LED lighting.

#### Part 2:

We utilized a seven-segment decoder schematic to implement into our FPGA board. Next, we converted the schematic into Verilog code and simulated it through the FPGA board. This was demonstrated through the display of numbers 1-9 and A-F.

## **New Concepts**

1. Describe how this lab built upon previous ones:

This lab was highly dependent on a successful previous lab. We essentially used the previous lab as a building block to create this lab, thus allowing us to see the direct communication between software and hardware.

2. Describe the most difficult part of this lab for you:

By far, the most difficult part was figuring out how to maneuver around the errors within Verilog. Not being fluent let alone familiar with the language

3. Describe problems you faced and how you solved them:

After realizing that we were not the only group suffering from frustration and confusion, we pooled knowledge and debugging-type techniques from various groups and the TA. Eventually, brute force plug-and-chug methods permitted successful implementation.

4. Do you verify that the code included with this report is yours and your partner's original work (yes/no)?

Yes. For the purpose of verifying it is our original code, yes; with the caveat of group collaboration outside of myself and Jesse Garcia. Ideas were shared, code was not. Thus, our code is inherently original.

# **Sprinkler Schematics**



## **Sprinkler UCF to FPGA**

```
1 NET "A" LOC = "A7";
2 NET "B" LOC = "M4";
3 NET "C" LOC = "C11";
4 NET "E" LOC = "G12";
5
6 NET "d0" LOC = "G1";
7 NET "d1" LOC = "P4";
8 NET "d2" LOC = "N4";
9 NET "d3" LOC = "N5";
10 NET "d4" LOC = "P6";
11 NET "d5" LOC = "P7";
12 NET "d6" LOC = "M11";
13 NET "d7" LOC = "M5";
```

## **Sprinkler Simulation Output**



# **Decoder Schematics**



## **Test Harness**

```
38 // Initialize Inputs
     initial begin #100; //0
39
40
     A = 0;
41
      B = 0;
42
      C = 0;

D = 0;
43
44
      #100; //8
45
      A = 1;
B = 0;
46
47
      c = o;
48
      D = 0;
49
      #100; //5
50
     A = 0;
B = 1;
51
52
      c = o;
53
      D = 1;
54
      #100; //6
55
     A = 0;
B = 1;
56
57
58
      c = 1;
      D = 0;
59
      #100; //7
60
      A = 0;
B = 1;
61
62
      C = 1;
D = 1;
63
64
      #100; //9
65
     A = 1;
B = 0;
66
67
      c = o;
68
      D = 1;
69
70
```

## **Seven-Segment Decoder UCF on FPGA**

```
NET "sw3" LOC = "A7" ;
    NET "sw2" LOC = "M4" ;
2
3
  NET "sw1" LOC = "C11" ;
    NET "sw0" LOC = "G12" ;
4
5
  NET "a" LOC = "L14";
6
   NET "b" LOC = "H12";
7
    NET "c" LOC = "N14";
8
  NET "d" LOC = "N11";
9
  NET "e" LOC = "P12";
10
   NET "f" LOC = "L13";
11
    NET "g" LOC = "M12";
12
13
14 NET "an0" LOC = "K14";
   NET "an1" LOC = "M13";
15
16 NET "an2" LOC = "J12";
    NET "an3" LOC = "F12";
17
```

## **Seven-Segment Test Harness**

```
56
      case ( punale
57
      4'b00000 : begin // 0
      a = 1'b0;
5.8
      b = 1'b0 ;
59
      c = 1'b0
60
           1'b0
      d =
61
      e = 1'b0
                 -
62
      f = 1'b0;
63
      end
64
65
66
67
      4'b0001 : begin // 1
      a = 1'b1;
b = 1'b0
68
69
      c = 1'b0
70
71
      d = 1'b1;
      e = 1'b1 ;

f = 1'b1 ;
72
7.3
      g = 1'b1 ;
74
75
      end
76
77
      4'b0010 : begin // 2
      a = 1'b0;
78
      b = 1'b0 ;
79
      c = 1'b1
d = 1'b0
80
                 -
81
                 7
      e = 1'b0
82
      f = 1'b1;
83
      g =
           1'b0 ;
84
85
      end
86
      4'b0011 : begin // 3
87
      a = 1'b0 ;

b = 1'b0 ;
88
89
      c = 1'b0
90
      d = 1'b0;
e = 1'b1;
f = 1'b1;
91
92
93
      g = 1'b0;
94
95 end
```

# Seven-Segment FPGA Simulation



## **Questions**

1. Can there be a difference in logical behavior between the intended logic entered and simulated and, the logic actually synthesized for FPGA? Why?

Of course! How the programmer intends their logic to work can be vastly different from the interpretation from the hardware's frame of reference – this is why debugging is very important. Something can vary from an overlooked expression within code to a wonky or mismatched circuit within the schematic. Simulations show what the hardware interprets from the information its given and intended logic from the programmer does not necessarily reflect the same information (conversion of human language to computer language is an art in itself).

2. Why do we need a configuration file?

Configuration files are used to structure parameters and initialize (i.e. configure) settings within the program.

3. Is there a functional difference in circuitry between Lab 1, Part 3 and BASYS board for this particular application?

There is no functional difference between the two for this particular application.

4. What must be done in order to use switches SW3 and SW7 instead of SW0 and SW1? How about using LED5 instead of LED0?

In order to use SW3 and SW7 instead of SW0 and SW1, the UCF file needs to be modified where the values simply need to be swapped where the appropriate values are mapped on the FPA board.

## Conclusion

The lab served its purpose of allowing us to become more familiarized with Verilog and implementing code which directly affects hardware. In particular, we learned about combinatorial logic within our FPGA board through Verilog code. This was shown through the seven-segment LED's on our FPGA board via testbenches.

As a whole, the circuit design and Boolean logic allowed us to see the implementation of the code within Verilog. Once the results expected were yielded, our LED output confirmed successful software to hardware communication.