CS/EE 120A (Section: 021)

Lab #4: Sequential Logic Design

Dan Murphy; SID: <u>862xxxxxx</u> dmurp006@ucr.edu

Partner: Jesse Garcia

### **Subject Overview**

This lab consists of three parts which modifies a flight attendant call system through a clock-based system.

#### Part 1:

By creating a UCF file to implement the FPGA board to output signals, we were able to create a button that stays on after being pressed and turns off when the clear button is pressed. As an edge case, the LED will turn on if both buttons are pressed simultaneously (i.e. call and clear). An internal board clock was used to allow the LED to turn on when the call button is pressed. Through the provided template in Verilog, we were able to test for correct, simulated output.

#### Part 2:

Building off of part 1, we implemented a rising edge for the clock. In essence, the FPGA board should only take inputs during the rising edge of the clock and during all other times, input should not be read. An LED flickered every time we generated an input during the rising edge of the clock, showing the input changing from 0 to 1.

#### Part 3:

Using a seven-segment LED display from the previous lab, we were able to make an LED time multiplexing circuit. This particular system only enables one display at a time where each light segment was used with their own enable(s) respectively.

## **New Concepts**

1. Describe how this lab built upon previous ones:

This lab was highly dependent on a successful previous lab. We essentially used the previous lab as a building block to create this lab. Fortunately, I was tinkering with the outputs of the previous lab and implemented HEX outputs onto the FPGA board which directly led into the requirements of this lab. Most of the extra implementation came from implementing a clock in addition to the previous lab's functionality.

2. Describe the most difficult part of this lab for you:

By far, the most difficult part was figuring out where errors were coming from. I am not accustomed to copy-pasting code from the lab manuals as they are mostly outdated. However, after asking the TA about the errors in my code, they were simple errors on our end due to not copying the templates provided within the lab manual. For example, I typed "wire" instead of "reg", which is a huge difference in circuit design.

3. Describe problems you faced and how you solved them:

After realizing that we had a modified lab manual which was updated for our particular board, we were able to use the templates provided (which got rid of the typo's I had made whilst completing the lab).

4. Do you verify that the code included with this report is yours and your partner's original work (yes/no)?

Yes. For the purpose of verifying it is our original code, yes; with the caveat of group collaboration outside of myself and Jesse Garcia. Most our code is original with the exception of partially shared code for the last portion of the lab. We had help from Micah Galos during this lab period.

### **Questions**

1. What will happen if the "clock" signal is of very low frequency (1Hz)?

The lower the clock's frequency is, the longer we would have to wait in between pushing button.

2. Design a testbench and verify the logic performance.

```
1. module facs;
2.
      // Inputs -----
3.
                  /* clock register
4.
     req clock;
     reg reset; /* reset register */
reg call_button; /* call button register */
5.
      reg cancel button; /* cancel button register */
7.
8.
9.
      // Outputs -----
10.
      wire light state; /* state of wire */
11.
12.
           // Instantiate the Unit Under Test (UUT)
13.
           facs bh uut (
14.
               .clock(clock),
15.
               .reset (reset),
16.
               .call button(call button),
               .cancel button(cancel button),
17.
18.
               .light state(light state)
          ); /* End of UUT ----- */
19.
20.
21.
           initial begin
22.
```

```
// -----
23.
24.
      // Initializing Inputs -----
25.
26.
27.
      // =-=-=-=-
28.
29.
              clock = 0;
30.
              reset = 0;
31.
              call button = 0;
              cancel button = 0;
32.
              #100; /* Wait 100 ns */
33.
34.
35.
      // =-=-=-=-=
36.
37.
              clock = 0;
38.
              reset = 1;
              call button = 0;
39.
40.
              cancel button = 0;
              #100; /* Wait 100 ns */
41.
42.
43.
      // =-=-=-=-=
44.
45.
              clock = 0;
46.
              reset = 0;
47.
              call button = 0;
48.
              cancel button = 0;
              #100; /* Wait 100 ns */
49.
50.
51.
      // =-=-=-=-=
52.
53.
              clock = 0;
54.
              reset = 0;
55.
              call button = 1;
56.
              cancel button = 0;
              #100; /* Wait 100 ns */
57.
58.
59.
60.
61.
              clock = 0;
62.
              reset = 0;
              call button = 0;
63.
```

```
64.
               cancel button = 0;
65.
               #100; /* Wait 100 ns */
66.
67.
      // =-=-=-===
68.
               clock = 0;
69.
70.
               reset = 0;
               call button = 0;
71.
72.
               cancel button = 1;
               #100; /* Wait 100 ns */
73.
74.
75.
      // =-=-=-=-=
76.
77.
               clock = 0;
78.
               reset = 0;
79.
               call button = 0;
80.
               cancel button = 0;
               #100; /* Wait 100 ns */
81.
82.
83.
84.
           end /* End of local scope */
85.
86.
87.
      always #5 clock =~clock;
88.
      endmodule /* END OF MODULE <<<<<< */
89.
```

# <u>Schematic – Flight Attendant System:</u>



### UCF - Part 1:

# UCF - Part 2:

```
NET clock LOC = B8;
NET signal LOC = P11;
NET outedge LOC = M5;
```

# UCF - Part 3:

```
NET clock LOC = B8;
NET sw0 LOC = P11;
NET sw1 LOC = L3;
NET sw2 LOC = K3;
NET sw3 LOC = B4;
NET an [0] LOC = K14;
NET an [1] LOC = M13;
NET an [2] LOC = J12;
NET an [3] LOC = F12;
NET sseq[0] LOC = L14;
NET sseg[1] LOC = H12;
NET sseg[2] LOC = N14;
NET sseq[3] LOC = N11;
NET sseq[4] LOC = P12;
NET sseg[5] LOC = L13;
NET sseg[6] LOC = M12;
```

# Code - Part 1:

```
1. module facs(
2. // Inputs ------
3. input wire clock,
4. input wire call_button,
5. input wire cancel_button,
6.
7. // Outputs ------
8. output reg light_state);
9.
```

```
10.
   reg c state;
11.
       always @(*) begin
12.
       // Cases ------
13.
       case ({call button, cancel button, light state})
14.
       3'b000 : c state = 1'b0;
15.
       3'b001 : c state = 1'b1;
16.
       3'b010 : c_state = 1'b0;
17.
       3'b011 : c state = 1'b0;
18.
       3'b100 : c state = 1'b1;
19.
       3'b101 : c state = 1'b1;
20.
       3'b110 : c state = 1'b1;
21.
       3'b111 : c state = 1'b1;
       default: c_state = 1'b0;
22.
       endcase /* End of case --- */
23.
24.
25.
       end /* End of local scope */
26.
       always @ ( posedge clock ) begin
       light state <= c state;</pre>
27.
28.
       end /* End of local scope */
29.
       endmodule /* End of module ----- */
 input wire clock,
```

# Code - Part 2:

```
module edgedetector(
    input wire signal,
    output reg outedge
    );
wire slow clock;
reg [1:0] c state ;
reg [1:0] r state ;
localparam ZERO = 'd0 ;
localparam CHANGE = 'd1 ;
localparam ONE = 'd2 ;
clockdiv c1(clock, slow clock) ;
```

```
always @(*) begin
     case (r state)
          ZERO : begin
               c state = signal ? CHANGE : ZERO ;
               outedge = 'd0;
               end
          CHANGE : begin
               c state = signal ? ONE : ZERO ;
               outedge = 'd1 ;
               end
          ONE : begin
               c state = signal ? ONE : ZERO ;
               outedge = 'd0 ;
               end
     default : begin
          c state = ZERO ;
          outedge = 'd0 ;
          end
     endcase /* End of case --- */
end /* End of local scope */
always @( posedge slow clock ) begin
     r state <= c state ;</pre>
end /* End of local scope */
endmodule /* End of module */
/* ******** clockdiv ******** */
module clockdiv(clock, clock out);
    input clock;
    output clock out;
      reg [15:0] COUNT;
```

## Code - Part 3:

```
module dispux main (
    input clock,
    input sw0,
    input sw1,
    input sw2,
    input sw3,
    output [3:0] an,
    output [7:0] sseg
    );
wire [7:0] in0;
wire [7:0] in1;
wire [7:0] in2;
wire [7:0] in3;
wire [3:0] sw;
wire slow clock;
assign sw[0] = sw0;
assign sw[1] = sw1;
assign sw[2] = sw2;
assign sw[3] = sw3;
bcdto7led bh c1(sw, in0);
bcdto7led bh c2(sw, in1);
bcdto7led bh c3(sw, in2);
bcdto7led bh c4(sw, in3);
clockdiv clockk(clock, slow clock);
disp mux c5(
    .clock(clock) ,
      .in0 (in0) ,
      .in1 (in1) ,
      .in2 (in2) ,
```

```
.in3 (in3),
      .an (an) ,
      .sseq(sseq));
endmodule /* End of module */
/* **** bcdto7led **** */
module bcdto7led(
     input [3:0] x,
     output wire [6:0] r
    );
      reg [6:0] z; /* Registers, not wires... */
      reg [6:0] zd; /* Registers, not wires... */
      always @(*) begin
          z[0] \le zd[6];
          z[1] \le zd[5];
          z[2] \le zd[4];
          z[3] \le zd[3];
          z[4] \le zd[2];
          z[5] \le zd[1];
          z[6] \le zd[0];
          case (x)
          4'b0000 : zd = 7'b11111110 ;
          4'b0001 : zd = 7'b0110000 ;
          4'b0010 : zd = 7'b1101101 ;
          4'b0011 : zd = 7'b11111001 ;
          4'b0100 : zd = 7'b0110011 ;
          4'b0101 : zd = 7'b1011011 ;
          4'b0110 : zd = 7'b1011111 ;
          4'b0111 : zd = 7'b1110000 ;
          4'b1000 : zd = 7'b11111111 ;
          4'b1001 : zd = 7'b1111011 ;
          4'b1010 : zd = 7'b1110111 ;
          4'b1011 : zd = 7'b00111111 ;
          4'b1100 : zd = 7'b1001110 ;
          4'b1101 : zd = 7'b0111101 ;
          4'b1110 : zd = 7'b1001111 ;
          4'b1111 : zd = 7'b1000111 ;
          endcase /* End of cases */
     end /* End of local scope */
```

```
assign r = ~z;
endmodule /* End of module ----- */
/* **** clockdiv **** */
module clockdiv(clock, clock out);
  input clock;
  output clock out;
  reg [15:0] COUNT;
  assign clock out = COUNT[15];
  always @(posedge clock) begin
  COUNT = COUNT + 1;
end /* End of local scope */
endmodule /* End of module ----- */
/* **** dis mux **** */
module disp mux(
    input clock,
    input wire [7:0] in0 ,
    input wire [7:0] in1,
    input wire [7:0] in2,
    input wire [7:0] in3,
    output reg [3:0] an ,
    output reg [7:0] sseg
    );
    reg [16:0] r qreg ;
    reg [16:0] c next;
/* First case ---- */
    always@(*) begin
         case(r qreg[1:0])
```

```
2'b00 : sseq = in0 ;
          2'b01 : sseq = in1 ;
          2'b10 : sseq = in2 ;
          2'b11 : sseq = in3 ;
          endcase /* End of first case */
     end /* End of local scope */
/* Second case ---- */
     always @(*) begin
          case (r qreg[1:0])
          2'b00 : an = \sim (4'b0001) ;
          2'b01 : an = \sim (4'b0010) ;
          2'b10 : an = \sim (4'b0100) ;
          2'b11 : an = \sim (4'b1000) ;
          endcase /* End of second case */
     end /* End of local scope */
     always @ (*) begin
     c next = r qreq +'d1;
     end /* End of local scope */
     always @( posedge clk) begin
     r greg <= c next ;
     end /* End of local scope */
endmodule /* End of module ----- */
```

### Conclusion

The lab served its purpose of allowing us to become more familiarized with Verilog and implementing code which directly affects hardware. In particular, we learned about sequential logic design within our FPGA board through Verilog code. This was shown through the seven-segment LED's on our FPGA board via testbenches.

As a whole, we created a flight attendant call system, a rising edge detector and an LED display time multiplexing circuit. The circuit design and Boolean logic allowed us to see the implementation of the code within Verilog. Once the results expected were yielded, our LED output confirmed successful software to hardware communication.