

The FPGA is used to create hardware logic using Hardware Definition Language Verilog or VHDL. The images below were found at the following site <a href="http://www.ee.surrey.ac.uk/Projects/CAL/digital-logic/gatesfunc/#andgate">http://www.ee.surrey.ac.uk/Projects/CAL/digital-logic/gatesfunc/#andgate</a>.

The basic gates are AND, OR, NOT, NAND, NOR, EXOR, and EXNOR. These gates can be use to create FLIP FLOPS, and COUNTERS when connected to together. As example the two NOR gates can create a SET RESET FLIP FLOP <a href="https://www.elprocus.com/digital-electronics-flip-flop-circuit-types-and-applications/">https://www.elprocus.com/digital-electronics-flip-flop-circuit-types-and-applications/</a>



EXOR, EXNOR



YOSYS is the program that is being used for the ice40 HX8K FPGA

In electronics, **logic synthesis** is a process by which an abstract specification of desired circuit behavior, typically at register transfer level (RTL), is turned into a design implementation in terms of logic gates, typically by a computer program called a *synthesis tool*. Common examples of this process include synthesis of designs specified in hardware description languages, including VHDL and Verilog.[1] Some synthesis tools generate bitstreams for programmable logic devices such as PALs or FPGAs, while others target the creation of ASICs. Logic synthesis is one aspect of electronic design automation.

ARACHNE-PNR is currently used this will evolve to NEXTPNR.

FPGAs, during which logic elements are placed and interconnected on the grid of the FPGA catzip.asc This is a fairly complex design.



## thedesign.hb\_dwbi\_delay.o\_dly\_data[18]

01010011

