## Debugging Abort Issue 10/14/18

The simulation pc-main\_tb Aborts when 9<sup>th</sup> short SDRAMSIM::operator()(int clk, int cke, int cs n, int ras n, int cas n, int we n, int bs, unsigned addr, int driv, short data, short dqm) parameter is sets to m\_core → i\_ram\_data. In the xulalx25soc the  $9^{th}$  parameter is set m\_core  $\rightarrow$  o\_ram\_drive\_data. The following is in toplevel of xulalx25soc design. assign io\_ram\_data = (ram\_drive\_data) ? ram\_data : 16'bzzzz\_zzzz\_zzzz\_zzzz; reg [15:0] r\_ram\_data\_ext\_clk; // always @(posedge intermediate clk n) always @(posedge clk s) r\_ram\_data\_ext\_clk <= io\_ram\_data;</pre> always @(posedge clk\_s) r\_ram\_data <= r\_ram\_data\_ext\_clk;</pre> When setting the 9<sup>th</sup> parameter to 21930 0x55aa the simulation does not Abort. Setting the 9<sup>th</sup> parameter to o ram drive data the simulation does not compile. @SIM.TICK= #ifdef @\$(ACCESS) m\_core->i\_ram\_data = (\*m\_@\$(MEM.NAME))(1,m\_core->o\_ram\_cke, m\_core->o\_ram\_cs\_n,m\_core->o\_ram\_ras\_n,m\_core->o\_ram\_cas\_n, m\_core->o\_ram\_we\_n,m\_core->o\_ram\_bs,m\_core->o\_ram\_addr, //m core->o ram drive data,m core->o ram data,m core->o ram dqm); //21930,m\_core->o\_ram\_data,m\_core->o\_ram\_dqm); m\_core->i\_ram\_data,m\_core->o\_ram\_data,m\_core->o\_ram\_dqm); #endif // @\$(ACCESS) ./pc-wbregs 0x1000004 0x55aa 01000004 ( )-> 000055aa ./pc-main\_tb Listening on port 8363 Listening on port 8364 Successful settup! SDRAM switching to operational Accepted CMD connection POLL = 1RCVD: 14 bytes < A1000005W55aa R/W Op SDRAM[00000002] <= 0000 unsigned int, int, short int, short int): Assertion `driv' failed. Aborted (core dumped) From toplevel.v xulalx25soc assign io\_ram\_data = (ram\_drive\_data) ? ram\_data : 16'bzzzz\_zzzz\_zzzz\_zzzz; reg [15:0] r ram data ext clk;

// always @(posedge intermediate\_clk\_n)

```
always @(posedge clk_s)
            r ram data ext clk <= io ram data;
      always @(posedge clk_s)
            r ram data <= r ram data ext clk;
m_core->i_ram_data = m_sdram(1,
                 m_core->o_ram_cke, m_core->o_ram_cs_n,
                 m_core->o_ram_ras_n, m_core->o_ram_cas_n,
                 m_core->o_ram_we_n, m_core->o_ram_bs,
                 m_core->o_ram_addr, m_core->o_ram_drive_data,
                 m_core->o_ram_data, m_core->o_ram_dqm);
0x55AA 21930
@SIM.TICK=
#ifdef @$(ACCESS)
m_{core}>i_{ram_data} = (*m_@\$(MEM.NAME))(1,m_{core}>o_{ram_cke},
m_core->o_ram_cs_n,m_core->o_ram_ras_n,m_core->o_ram_cas_n,
m core->o ram we n,m core->o ram bs,m core->o ram addr,
21930,m_core->o_ram_data,m_core->o_ram_dqm);
//m_core->i_ram_data,m_core->o_ram_data,m_core->o_ram_dqm);
#endif // @$(ACCESS)
./pc-wbregs 0x1000004 0x55aa
01000004 (
              )-> 000055aa
./pc-main_tb
Listening on port 8363
Listening on port 8364
Successful settup! SDRAM switching to operational
Accepted CMD connection
POLL = 1
RCVD: 14 bytes
< A1000005W55aa
R/W Op
SDRAM[00000002] <= 0000
SDRAM[00000002] <= 0000
SDRAM[00000003] <= 55aa
> A01000005K00000000
POLL = 1
RCVD: 0 bytes
< [CLOSED]
Accepted CMD connection
POLL = 1
RCVD: 10 bytes
< A1000005R
R/W Op
SDRAM.Q[ 7] 55aa <= SDRAM[00000003]
> A01000005R00000000
POLL = 1
RCVD: 0 bytes
```

## < [CLOSED]



