## Nandland UART Verilog 08/12/24

The UART\_RX.v & UART\_TX.v are less than 1000 lines of Verilog code.

With pico\_ice\_default\_firmware\_v1.6.1 firm I have tested ICE\_25 signal can be detected by the iCE40UP5K. I made some medications to the Verilog main.v from ice\_makefile\_blinky example see <a href="https://github.com/develone/pico-ice/blob/test-dev/myDocs/rx\_tx\_setup.pdf">https://github.com/develone/pico-ice/blob/test-dev/myDocs/rx\_tx\_setup.pdf</a> which describes the changes and the results detecting ICE\_25 signal.

git clone https://github.com/develone/nandland.git -b dev

cd nandland/uart/Verilog/sim

iverilog -o dsn iverilog -o dsn UART\_TB.v

vvp dsn

gtkdump dump.vcd

3F is sent and 3F is received



Modifying the UART\_TB.v in 2 places.

iverilog -o dsn iverilog -o dsn UART\_TB.v

vvp dsn

gtkdump dump.vcd

5A is sent and 5A is received



LSB MSB 10101010 01010101