PipelineC vga\_pll & vga\_pong with UART 01/12/25

Testing on 01/12/25

https://discord.com/channels/644405956494753803/985342148884987934/1326366164468895805

## vga\_pong works okay in two repos

~/PipelineC/examples/pico-ice/ice\_makefile\_pipelinec

~/pico-ice/PipelineC/vga-pong/examples/pico-ice/ice\_makefile\_pipelinec

devel@pi5-80:~/PipelineC/examples/pico-ice/ice\_makefile\_pipelinec \$ make clean

rm -f lextab.py

rm -f yacctab.py

rm -f pll\_clk\_mhz.h

rm -f -r pipelinec\_output

rm -f pipelinec.log

rm -f pll.v

rm -f \*.json \*.asc \*.bin \*.uf2

rm -f yosys stderr.log

rm -f dfu\_util.log

devel@pi5-80:~/PipelineC/examples/pico-ice/ice\_makefile\_pipelinec \$ make pipelinec

echo "#define PLL\_CLK\_MHZ 25.0\n" > pll\_clk\_mhz.h

/home/devel/PipelineC/src/pipelinec pong\_top.c --top pipelinec\_top --out\_dir pipelinec\_output --comb --no\_synth > pipelinec.log

devel@pi5-80:~/PipelineC/examples/pico-ice/ice\_makefile\_pipelinec \$ make gateware.bin

/home/devel/oss-cad-suite//bin/icepll -q -i 12 -o 25.0 -p -m -f pll.v

/home/devel/oss-cad-suite//bin/yosys -q -m ghdl -p "ghdl --std=08 -frelaxed `cat

pipelinec\_output/vhdl\_files.txt` -e pipelinec\_top; read\_verilog -sv top.sv pll.v; synth\_ice40 -top top -json gateware.json" 2> yosys\_stderr.log

/home/devel/oss-cad-suite//bin/nextpnr-ice40 -q --randomize-seed --up5k --package sg48 --pcf

ice40.pcf -- json gateware.json -- asc gateware.asc -- freq 25.0

/home/devel/oss-cad-suite//bin/icepack gateware.asc gateware.bin

devel@pi5-80:~/PipelineC/examples/pico-ice/ice\_makefile\_pipelinec \$ bin2uf2 -o gateware.uf2 gateware.bin

devel@pi5-80:~/PipelineC/examples/pico-ice/ice\_makefile\_pipelinec \$ cp gateware.uf2 /media/devel/pico-ice/



export PIPELINEC\_REPO="\$HOME/PipelineC"

export OSS\_CAD\_SUITE=\$HOME/oss-cad-suite/

devel@pi5-80:~/pico-ice/PipelineC/vga-pong/examples/pico-ice/ice\_makefile\_pipelinec \$ make clean

rm -f lextab.py

rm -f yacctab.py

rm -f pll\_clk\_mhz.h

rm -f -r pipelinec\_output

rm -f pipelinec.log

rm -f pll.v

rm -f \*.ison \*.asc \*.bin \*.uf2

rm -f yosys stderr.log

rm -f dfu\_util.log

devel@pi5-80:~/pico-ice/PipelineC/vga-pong/examples/pico-ice/ice\_makefile\_pipelinec \$ make pipelinec

echo "#define PLL\_CLK\_MHZ 25.0\n" > pll\_clk\_mhz.h

/home/devel/PipelineC/src/pipelinec pong\_top.c --top pipelinec\_top --out\_dir pipelinec\_output --comb --no\_synth > pipelinec.log

devel@pi5-80:~/pico-ice/PipelineC/vga-pong/examples/pico-ice/ice\_makefile\_pipelinec \$ make gateware.bin

/home/devel/oss-cad-suite//bin/icepll -q -i 12 -o 25.0 -p -m -f pll.v

/home/devel/oss-cad-suite//bin/yosys -q -m ghdl -p "ghdl --std=08 -frelaxed `cat

pipelinec\_output/vhdl\_files.txt` -e pipelinec\_top; read\_verilog -sv top.sv pll.v; synth\_ice40 -top top -json gateware.json" 2> yosys\_stderr.log

/home/devel/oss-cad-suite//bin/nextpnr-ice40 -q --randomize-seed --up5k --package sg48 --pcf ice40.pcf --json gateware.json --asc gateware.asc --freq 25.0

/home/devel/oss-cad-suite//bin/icepack gateware.asc gateware.bin

devel@pi5-80:~/pico-ice/PipelineC/vga-pong/examples/pico-ice/ice\_makefile\_pipelinec \$ bin2uf2 - o gateware.bin

devel@pi5-80:~/pico-ice/PipelineC/vga-pong/examples/pico-ice/ice\_makefile\_pipelinec \$ cp gateware.uf2 /media/devel/pico-ice/



devel@pi5-80:~ \$ minicom ACM1

devel@pi5-80:~/pico-ice/PipelineC/vga-pong/examples/pico-ice/ice\_makefile\_pipelinec \$ cd ../../../vga-pll/ice\_makefile\_pipelinec/

devel@pi5-80:~/pico-ice/PipelineC/vga-pll/ice\_makefile\_pipelinec \$ make clean

rm -f lextab.py

rm -f yacctab.py

rm -f pll\_clk\_mhz.h

rm -f -r pipelinec\_output

rm -f pipelinec.log

rm -f pll.v

rm -f \*.json \*.asc \*.bin \*.uf2

rm -f yosys stderr.log

rm -f dfu\_util.log

devel@pi5-80:~/pico-ice/PipelineC/vga-pll/ice\_makefile\_pipelinec \$ make pipelinec

echo "#define PLL\_CLK\_MHZ 25.0\n" > pll\_clk\_mhz.h

/home/devel/PipelineC/src/pipelinec top.c --top pipelinec\_top --out\_dir pipelinec\_output --comb --no\_synth > pipelinec.log

devel@pi5-80:~/pico-ice/PipelineC/vga-pll/ice\_makefile\_pipelinec \$ make gateware.bin

/home/devel/oss-cad-suite//bin/icepll -q -i 12 -o 25.0 -p -m -f pll.v

/home/devel/oss-cad-suite//bin/yosys -q -m ghdl -p "ghdl --std=08 -frelaxed `cat

pipelinec\_output/vhdl\_files.txt` -e pipelinec\_top; read\_verilog -sv top.sv pll.v; synth\_ice40 -top top -json gateware.json" 2> yosys\_stderr.log

/home/devel/oss-cad-suite//bin/nextpnr-ice40 -q --randomize-seed --up5k --package sg48 --pcf ice40.pcf --json gateware.json --asc gateware.asc --freq 25.0

/home/devel/oss-cad-suite//bin/icepack gateware.asc gateware.bin

devel@pi5-80:~/pico-ice/PipelineC/vga-pll/ice\_makefile\_pipelinec \$ bin2uf2 -o gateware.uf2 gateware.bin

devel@pi5-80:~/pico-ice/PipelineC/vga-pll/ice\_makefile\_pipelinec \$ cp gateware.uf2 /media/devel/pico-ice/

