## \*\*\*\*\*\*\*DRAFT\*\*\*\*\*

## Testing MyHDL created uart\_tx.v & uart\_rx.v for the CATBOARD

## based UART\_RX.v & UART\_TX.v On a RPi2B 04/29/18

\*\*\*\*\*\*\*DRAFT\*\*\*\*\*

```
1.0)
"cd uart_txrx/catboard"
2.0)
```

"./build-Prog-cat.sh 3"

This ivokes serveral scripts. The first creates the *"catboard.blif"*. The 2<sup>nd</sup> creates the *"catboard.txt"*. The 3<sup>rd</sup> creates the *"catboard.bin"*. If thes files wre created the last script programs the FPGA,

```
"catboard.sh"
"catboard_pnr.sh"
"catboard_bin.sh"
"sudo ~/catboard_yosys/config_cat catboard.bin"
```

3.0) "sudo minicom -s"



Depressing "Enter" bringup a new screen

Depressing "Enter" and scrolling down to "Exit".

```
Welcome to minicom 2.7

OPTIONS: I18n
Compiled on Apr 22 2017, 09:14:19.
Port /dev/ttyAMA0, 15:05:52

Press CTRL-A Z for help on special keys

1234567890!@#$%^&*()-_=+,.<>/?abcdefghijklmnopqrstuvwxyzABCDEFGHIJKLMNOPQRSTUVW

XYZ
```

Typing characters get echoed. The programmed FPGA is transmitting the received characters correctly

Initial code was download from https://www.edaplayground.com/x/Pgf http://www.nandland.com

Command to create *testuart* from *UART\_TB.v UART\_RX.v* UART\_TB/v includes *UART\_TX.v* 

## iverilog -o testuart UART\_TB.v UART\_RX.v

vvp testuart VCD info: dumpfile dump.vcd opened for output. Test Passed - Correct Byte Received

This code was created

```
// Testbench uses a 25 MHz clock
// Want to interface to 115200 baud UART
// 25000000 / 115200 = 217 Clocks Per Bit.
parameter c_CLOCK_PERIOD_NS = 40;
At 100MHz the parameter c_CLKS_PER_BIT = 868; is required.
```

Note: This does not fit in 8 bits which required a change in both UART\_TX.v and UART\_RX.v reg [7:0] r\_Clock\_Count = 0;  $\rightarrow$  reg [11:0] r\_Clock\_Count = 0;

In UART\_TB.v parameter c\_CLKS\_PER\_BIT =  $217 \rightarrow \text{parameter c_CLKS_PER_BIT} = 868$ ;



Checking that r\_Clock\_Count does not overflow with 868.



Simulation of 00110001 being transmitted and recived.



Simulation of 00110101 being transmitted and recived.



```
Both the UART_TX and UART_RX are a case statement IDLE, TX_START_BIT, TX_DATA_BITS, TX_STOP_BIT, and C:EANUP. IDLE, RX_START_BIT, RX_DATA_BITS, RX_STOP_BIT, and C:EANUP. In MyHDL the case statement was written for uart_tx.

if(r_SM_Main==IDLE):

.
```

elif (r\_SM\_Main==TX\_START\_BIT):

```
elif (r_SM_Main==TX_DATA_BITS):
elif (r_SM_Main==TX_STOP_BIT):
else:
and the uart_rx was similar
if(r_SM_Main==IDLE):
elif (r_SM_Main==RX_START_BIT):
elif (r_SM_Main==RX_DATA_BITS):
elif (r_SM_Main==RX_STOP_BIT):
else:
In the simulation the r_TX_BYTE is set to byte to be transmitted and a 1 clock wide r_TX_DV.
   r_TX_DV <= 1'b1;
   r_TX_Byte \le 8'h3A;
   @(posedge r_Clock);
   r_TX_DV \le 1'b0;
```

Testing at 100 MHz appears okay
Using MyHDL to create *uart\_rx.v* with *uart\_rx.py*& *uart\_tx.v* with *uart\_tx.py* 

iverilog -o testuart tb\_dut\_uart\_txrx.v uart\_rx.v

vvp testuart

VCD info: dumpfile dump.vcd opened for output. Test Passed - Correct Byte Received

Serveral simulation were tested 0x3F, 0x32, 0x38, 0x3A, 0x41. 3F transmitted & recived

00111111 32 transmitted & recived 00110010

38 transmitted & recived

00111000 3A transmitted & recived

00111010 41 transmitted & recived

0100001

uart\_txrx.sh catboard.sh

uart\_txrx\_pnr.sh catboard\_pnr.sh uart\_loopback.pcf catboard.pcf

uart\_txrx\_bin.sh catboard\_bin.sh

/home/pi/uart\_rxtx/MyHDL sudo ~/catboard\_yosys/config\_cat uart\_loopback.bin

/home/pi/uart\_rxtx/catboard sudo ~/catboard\_yosys/config\_cat catboard.bin

.