## VT Modeling In Nand Flash Memory

DEVESH KUMAR
 16D070044

#### PAPER REVIEWED

- A Behavioral Compact Model of 3D NAND Flash Memory. Author: Shubham Sahay and Dmitri Strukov
- Reviewing the Evolution of the nand Flash Technology. Author: Christian Monzio CoMpagnoni,
   Senior Member IEEE, akira goda, alessandro s. spinelli, Senior Member IEEE, peter Feeley, andrea
   I. IaCaita, Fellow IEEE, and angelo VisConti, Member IEEE
- Modeling NAND Flash Memories for IC Design. Author: L. Larcher, A. Padovani, P. Pavan P. Fantini,
   A. Calderoni, A. Mauri, and A. Benvenuti
- Multi-Level NAND Flash Memory. Author: Chang-Hyun Lee, Jungdal Choi, Changseok Kang, Yoocheol Shin, Jang-Sik Lee, Jongsun Sel, Jaesung Sim, Sanghun Jeon, Byeong-In Choe, Dukwon Bae, Kitae Park, and Kinam Kim

## Nand flash memory

- Nand flash memory is a type of non-volatile storage used to store large amount of data.
- Each transistor stores the information form of charge in the floating gate.
- The stored charges change the threshold voltage of the transistor.
- It has a vertical structures with orthogonal wordines. It is more compact than nor memory.
- It has basically three operations: Program, read and erase.
- **Program:** To program the nand flash memory uses Fowler–Nordheim tunnelings. High voltage is applied at WL with substrate grounded. This creates electric field and electron tunnel to the floating gate. This changes the Vt of that transistor.
- **Read:** We apply Vrx in the word line of the selected row and Vpass at every other transistor. If Vrx is lower than Vt then current will conduct and sense amplifier will be able to detect. For MLC it may require multiple read.
- **Erase:** A high positive voltage Ve is applied to the substrate with all wordine grounded. This lead to running of electrons from the floating gate to the substrate. This is bulk erase. Erase happens in one cycle whether it is a MLC(multiple level cell) or SLC (single level cell)



Fig. 5. Schematic description of the voltages applied to the NAND string to (a) read and (b) program a selected memory cell in the string (the selected cell is that whose WL voltage is  $V_{RX}$  and  $V_{P}$  during read and program, respectively). (c) Voltage scheme to erase the entire NAND block.  $V_{SG}^{R}$  and  $V_{SG}^{P}$  are the voltages applied to the gates of the biased select transistors during read and program, respectively.

Ref: Multi-Level NAND Flash Memory.

# **Program time**

- When Vwl is applied to gate the charge tunnel inside the floating gate. This results in a change in the threshold voltage. The change in threshold voltage will be more if we apply the Vwl for a longer period time. In actual this is done though Incremental-step-pulse programming.
- We see a faster change in threshold voltage if we apply a higher gate potential.
- I referred to paper(4) and extracted their data with WebPlotDigitizer (online tool).
- Only the change in Vt matters therefore I tried to model the change in Vt with the exponential function.
- I used Cftool of Matlab to do the estimation. Which uses Trust-Region and Levenberg-Marquardt

algorithm to estimate coefficient

$$V_{th} = A * (1 - exp(-1 * (\frac{t}{tou})^{D}))$$
  $A = 8V$ 

$$tou = a * \exp(b * V_{pms}), a = 7.3153e - 06, b = -1.304$$

$$D = a * \exp(b * V_{pms}); a = 0.03376, b = 0.1021$$



Ref: Multi-Level NAND Flash Memory.



$$V_{wl} = 19V$$

R-square: 0.996

Adjusted R-square: 0.996





$$V_{wl} = 18V$$

R-square: 0.9882

Adjusted R-square: 0.9882





$$V_{wl} = 17V$$

R-square: 0.9767

Adjusted R-square: 0.9767



### **Erase time**

- To erase we need to tunnel out the stored charge in the floating gate. To this we ground the gate and apply high voltage on the substrate. This makes the charge tunnel out of the footing gate and decrease the threshold voltage.
- I referred to paper(4) and extracted their data with WebPlotDigitizer (online tool).
- Only the change in Vt matters therefore I tried to model the change in Vt with the exponential function.
- I used Cftool of Matlab to do the estimation. Which uses Trust-Region and Levenberg-Marquardt

algorithm to estimate coefficient

$$V_{th} = A * (exp(-1 * (\frac{t}{tou})^{D})) + C$$

$$A = 8V, D = 0.3389$$

$$tou = a * exp(b * V_{ers}), a = 2.856e + 08, b = -1.46$$

$$C = a * exp(b * V_{ers}); a = -7.827e + 06, b = -0.9534$$



Ref: Multi-Level NAND Flash Memory.



$$V_{ers} = 16V$$

R-square: 0.9971

Adjusted R-square: 0.9971





$$V_{ers} = 17V$$

R-square: 0.9969

Adjusted R-square: 0.9969





$$V_{ers} = 18V$$

R-square: 0.9987

Adjusted R-square: 0.9987





$$V_{ers} = 19V$$

R-square: 0.995

Adjusted R-square: 0.995



#### ISPP: Incremental-step-pulse programming

- During program, in case of MLC cells, we usually do not apply vp directly.
- We apply Incremental Vp. The amplitude of vp of applied to the cell is increased by a constant step Vs. This is called Incremental-step-pulse programming(ISPP).
- In ISPP we apply incremental pulse which causes slight change in threshold voltage. After applying we also verify after each ISPP pulse.
  - Verify operations just a read operation comparing VT with program verify level
- ISPP also allows to keep a nearly constant electric field in the cell tunnel oxide.



#### MODELLING NAND FLASH MEMORIES

To model a nand memory string we consider a 3X3 cross-section of a nand memory and model the middle one. There will be coupling capacitances around the string. These capacitances can affect the electric field. Which can further change the program and erase time of the cell. tHis can hamper the reliability of the cell in a long run



CH: The cell-cell coupling between adjacent cells sharing the same WL

Cv: the vertical coupling between the cells on the same string is taken into account via a vertical capacitance

CD: the coupling between diagonal cells and the neighboring cells is considered using CD the diagonal capacitance and the side capacitance Cs

Ref : A Behavioural Compact Model of 3D NAND Flash Memory by Shubham Sahay, Dmitri Strukov



Fig. 3. Representation of a generalized 3D NAND flash memory array utilizing the compact model approach.

Ref : A Behavioral Compact Model of 3D NAND Flash Memory by Shubham Sahay, Dmitri Strukov Here to model every string we need eight other strings
To calculate the coupling capacitance (CV, CH, CS and CD) they have used mixed-mode Tcad simulations. For the basic mos the BSIM-CMG 110.0.0 compact model was used by them
They have done simulation on 10 WLs

### **Further Work**

• This vt modeling only considers the change in voltage but in reality there might be process variation as well as statistical variation( which can be modelled as a Montecarlo simulation) due to which vt would not be constant for a given gate voltage. This effect should also be taken into account.



Fig. 11. Cell V<sub>TH</sub> distribution of 64 M cells by multi-level cell programming.

 This will help in the compact modelling of a nand flash memory string. The compact model should also include cell-cell coupling capacitances.