# 8-Bit Serial-Input/Serial or Parallel-Output Shift Register with Latched 3-State Outputs

# **High-Performance Silicon-Gate CMOS**

The MC74HC595A consists of an 8-bit shift register and an 8-bit D-type latch with three-state parallel outputs. The shift register accepts serial data and provides a serial output. The shift register also provides parallel data to the 8-bit latch. The shift register and latch have independent clock inputs. This device also has an asynchronous reset for the shift register.

The HC595A directly interfaces with the SPI serial data port on CMOS MPUs and MCUs.

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 328 FETs or 82 Equivalent Gates
- Improvements over HC595
  - Improved Propagation Delays
  - 50% Lower Quiescent Power
  - Improved Input Noise and Latchup Immunity





http://onsemi.com

#### MARKING DIAGRAMS



PDIP-16 N SUFFIX CASE 648 MC74HC595AN

AWLYYWW

1



SO-16 D SUFFIX CASE 751B





TSSOP-16 DT SUFFIX CASE 948F



A = Assembly Location

WL = Wafer Lot

YY = Year

WW = Work Week

#### **PIN ASSIGNMENT**

|                  |     |    | _               |
|------------------|-----|----|-----------------|
| Q <sub>B</sub> [ | 1 ● | 16 | v <sub>cc</sub> |
| OC [             | 2   | 15 | <u>ο</u> Α      |
| QD [             | 3   | 14 | þ A             |
| Q <sub>E</sub> [ | 4   | 13 | OUTPUT ENABLE   |
| Q <sub>F</sub> [ | 5   | 12 | LATCH CLOCK     |
| Q <sub>G</sub> [ | 6   | 11 | SHIFT CLOCK     |
| Q <sub>H</sub> [ | 7   | 10 | RESET           |
| GND [            | 8   | 9  | so <sub>H</sub> |
|                  |     |    |                 |

#### **ORDERING INFORMATION**

| Device         | Package  | Shipping    |
|----------------|----------|-------------|
| MC74HC595AN    | PDIP-16  | 2000 / Box  |
| MC74HC595AD    | SOIC-16  | 48 / Rail   |
| MC74HC595ADR2  | SOIC-16  | 2500 / Reel |
| MC74HC595ADT   | TSSOP-16 | 96 / Rail   |
| MC74HC595ADTR2 | TSSOP-16 | 2500 / Reel |

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                               | Value                          | Unit |
|------------------|-----------------------------------------------------------------------------------------|--------------------------------|------|
| Vcc              | DC Supply Voltage (Referenced to GND)                                                   | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                    | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                   | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                               | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                              | ± 35                           | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                                         | ± 75                           | mA   |
| PD               | Power Dissipation in Still Air, Plastic DIP† SOIC Package† TSSOP Package†               | 750<br>500<br>450              | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                     | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package) | 260                            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

SOIC Package: - 7 mW/°C from 65° to 125°C

TSSOP Package: - 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min                                                                           | Max         | Unit               |    |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|----|
| VCC                                | DC Supply Voltage (Referenced to GI                  | ND)                                                                           | 2.0         | 6.0                | V  |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0                                                                             | Vcc         | ٧                  |    |
| TA                                 | Operating Temperature, All Package                   | Types                                                                         | - 55        | + 125              | °C |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time<br>(Figure 1)               | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns |

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                                       |                                                                                                      |                          | Gu                        | Guaranteed Limit          |                           |      |
|-----------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol          | Parameter                                                             | Test Conditions                                                                                      | V <sub>CC</sub>          | – 55 to<br>25°C           | ≤ 85°C                    | ≤ 125°C                   | Unit |
| VIH             | Minimum High–Level Input<br>Voltage                                   | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$               | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage                                    | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$               | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V    |
| VOH             | Minimum High-Level Output<br>Voltage, Q <sub>A</sub> - Q <sub>H</sub> | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                             | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | V    |
|                 |                                                                       | $V_{in}$ = $V_{IH}$ or $V_{IL}$ $ I_{out}  \le 2.4$ mA $ I_{out}  \le 6.0$ mA $ I_{out}  \le 7.8$ mA | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.2<br>3.7<br>5.2         |      |
| VOL             | Maximum Low–Level Output<br>Voltage, Q <sub>A</sub> – Q <sub>H</sub>  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                               | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | V    |
|                 |                                                                       | $V_{in}$ = $V_{IH}$ or $V_{IL}$ $ I_{out}  \le 2.4$ mA $ I_{out}  \le 6.0$ mA $ I_{out}  \le 7.8$ mA | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.4<br>0.4<br>0.4         |      |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

<sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                                            |                                                                                                                                                                                                                    |                   | Gu                   | aranteed Li          | mit               |      |
|-----------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|-------------------|------|
| Symbol          | Parameter                                                                  | Test Conditions                                                                                                                                                                                                    | v <sub>CC</sub>   | – 55 to<br>25°C      | ≤ 85°C               | ≤ 125°C           | Unit |
| VOH             | Minimum High-Level Output<br>Voltage, SQH                                  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$II_{out}I \le 20 \mu A$                                                                                                                                                   | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9 | V    |
|                 |                                                                            | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{Out}}  \leq 2.4 \text{ mA} \  I_{\text{Out}}  \leq 4.0 \text{ mA} \  I_{\text{Out}}  \leq 5.2 \text{ mA}$                                      | 3.0<br>4.5<br>6.0 | 2.98<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.2<br>3.7<br>5.2 |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage, SQH                                   | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$<br>$II_{\text{Out}}I \leq 20 \ \mu\text{A}$                                                                                                              | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1 | V    |
|                 |                                                                            | $\begin{aligned} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} &  I_{\text{Out}}  \leq 2.4 \text{ mA} \\ &  I_{\text{Out}}  \leq 4.0 \text{ mA} \\ &  I_{\text{Out}}  \leq 5.2 \text{ mA} \end{aligned}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.4<br>0.4<br>0.4 |      |
| lin             | Maximum Input Leakage<br>Current                                           | $V_{in} = V_{CC}$ or GND                                                                                                                                                                                           | 6.0               | ± 0.1                | ± 1.0                | ± 1.0             | μА   |
| loz             | Maximum Three–State<br>Leakage<br>Current, Q <sub>A</sub> – Q <sub>H</sub> | Output in High-Impedance State Vin = VIL or VIH Vout = VCC or GND                                                                                                                                                  | 6.0               | ± 0.5                | ± 5.0                | ± 10              | μА   |
| lcc             | Maximum Quiescent Supply Current (per Package)                             | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                                                                                                                                       | 6.0               | 4.0                  | 40                   | 160               | μА   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

# AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6.0 \text{ ns}$ )

|                                                   |                                                                                               | Gu                       | aranteed Li            | mit                    |                        |      |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                            | Parameter                                                                                     | V <sub>CC</sub>          | – 55 to<br>25°C        | ≤ 85°C                 | ≤ 125°C                | Unit |
| f <sub>max</sub>                                  | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 7)                                    | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>15<br>30<br>35  | 4.8<br>10<br>24<br>28  | 4.0<br>8.0<br>20<br>24 | MHz  |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL | Maximum Propagation Delay, Shift Clock to SQ <sub>H</sub> (Figures 1 and 7)                   | 2.0<br>3.0<br>4.5<br>6.0 | 140<br>100<br>28<br>24 | 175<br>125<br>35<br>30 | 210<br>150<br>42<br>36 | ns   |
| <sup>t</sup> PHL                                  | Maximum Propagation Delay, Reset to SQ <sub>H</sub> (Figures 2 and 7)                         | 2.0<br>3.0<br>4.5<br>6.0 | 145<br>100<br>29<br>25 | 180<br>125<br>36<br>31 | 220<br>150<br>44<br>38 | ns   |
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL | Maximum Propagation Delay, Latch Clock to Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)   | 2.0<br>3.0<br>4.5<br>6.0 | 140<br>100<br>28<br>24 | 175<br>125<br>35<br>30 | 210<br>150<br>42<br>36 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub>            | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| <sup>t</sup> PZL <sup>,</sup><br><sup>t</sup> PZH | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 135<br>90<br>27<br>23  | 170<br>110<br>34<br>29 | 205<br>130<br>41<br>35 | ns   |
| tTLH,<br>tTHL                                     | Maximum Output Transition Time, Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)             | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10   | 75<br>27<br>15<br>13   | 90<br>31<br>18<br>15   | ns   |

# AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6.0 \text{ ns}$ )

|                                        |                                                                                                          |                          | Gu                   |                      |                       |      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------|----------------------|----------------------|-----------------------|------|
| Symbol                                 | Parameter                                                                                                | v <sub>CC</sub>          | – 55 to<br>25°C      | ≤ 85°C               | ≤ 125°C               | Unit |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, SQ <sub>H</sub> (Figures 1 and 7)                                        | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13 | 95<br>32<br>19<br>16 | 110<br>36<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                                | _                        | 10                   | 10                   | 10                    | pF   |
| C <sub>out</sub>                       | Maximum Three–State Output Capacitance (Output in High–Impedance State), Q <sub>A</sub> – Q <sub>H</sub> | _                        | 15                   | 15                   | 15                    | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|----------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 300                                     | pF |

<sup>\*</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ . For load considerations, see Chapter 2 of the ON Semiconductor High–Speed CMOS Data Book (DL129/D).

# **TIMING REQUIREMENTS** (Input $t_f = t_f = 6.0 \text{ ns}$ )

|                                 |                                                                   |                          | Gu                        |                           |                           |      |
|---------------------------------|-------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol                          | Parameter                                                         | V <sub>CC</sub>          | 25°C to<br>- 55°C         | ≤ 85°C                    | ≤ 125°C                   | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Data Input A to Shift Clock (Figure 5) | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0     | 65<br>50<br>13<br>11      | 75<br>60<br>15<br>13      | ns   |
| t <sub>su</sub>                 | Minimum Setup Time, Shift Clock to Latch Clock (Figure 6)         | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>60<br>15<br>13      | 95<br>70<br>19<br>16      | 110<br>80<br>22<br>19     | ns   |
| <sup>t</sup> h                  | Minimum Hold Time, Shift Clock to Serial Data Input A (Figure 5)  | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0  | 5.0<br>5.0<br>5.0<br>5.0  | 5.0<br>5.0<br>5.0<br>5.0  | ns   |
| <sup>t</sup> rec                | Minimum Recovery Time, Reset Inactive to Shift Clock (Figure 2)   | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0     | 65<br>50<br>13<br>11      | 75<br>60<br>15<br>13      | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Reset<br>(Figure 2)                          | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>45<br>12<br>10      | 75<br>60<br>15<br>13      | 90<br>70<br>18<br>15      | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Shift Clock<br>(Figure 1)                    | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0     | 65<br>50<br>13<br>11      | 75<br>60<br>15<br>13      | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Latch Clock<br>(Figure 6)                    | 2.0<br>3.0<br>4.5<br>6.0 | 50<br>40<br>10<br>9.0     | 65<br>50<br>13<br>11      | 75<br>60<br>15<br>13      | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)                   | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | ns   |

#### **FUNCTION TABLE**

|                                                    |       |                      | Inputs         |                |                  | Resulting Function                                       |                                 |                                     |                                                        |  |
|----------------------------------------------------|-------|----------------------|----------------|----------------|------------------|----------------------------------------------------------|---------------------------------|-------------------------------------|--------------------------------------------------------|--|
| Operation                                          | Reset | Serial<br>Input<br>A | Shift<br>Clock | Latch<br>Clock | Output<br>Enable | Shift<br>Register<br>Contents                            | Latch<br>Register<br>Contents   | Serial<br>Output<br>SQ <sub>H</sub> | Parallel<br>Outputs<br>Q <sub>A</sub> – Q <sub>H</sub> |  |
| Reset shift register                               | L     | Х                    | Х              | L, H, ↓        | L                | L                                                        | U                               | L                                   | U                                                      |  |
| Shift data into shift register                     | Н     | D                    | 1              | L, H, ↓        | L                | D SR <sub>A</sub> ;<br>SR <sub>N</sub> SR <sub>N+1</sub> | U                               | SR <sub>G</sub> SR <sub>H</sub>     | U                                                      |  |
| Shift register remains unchanged                   | Н     | Х                    | L, H, ↓        | L, H, ↓        | L                | U                                                        | U                               | U                                   | U                                                      |  |
| Transfer shift register contents to latch register | Н     | Х                    | L, H, ↓        | 1              | L                | U                                                        | SR <sub>N</sub> LR <sub>N</sub> | U                                   | SR <sub>N</sub>                                        |  |
| Latch register remains unchanged                   | Х     | Х                    | Х              | L, H, ↓        | L                | *                                                        | U                               | *                                   | U                                                      |  |
| Enable parallel outputs                            | Х     | Х                    | Х              | Х              | L                | *                                                        | **                              | *                                   | Enabled                                                |  |
| Force outputs into high impedance state            | Х     | Х                    | Х              | Х              | Н                | *                                                        | **                              | *                                   | Z                                                      |  |

SR = shift register contents LR = latch register contents D = data (L, H) logic level U = remains unchanged  $\uparrow$  = Low-to-High  $\downarrow$  = High-to-Low

\* = depends on Reset and Shift Clock inputs

\*\* = depends on Latch Clock input

#### **PIN DESCRIPTIONS**

# INPUTS A (Pin 14)

Serial Data Input. The data on this pin is shifted into the 8-bit serial shift register.

# CONTROL INPUTS Shift Clock (Pin 11)

Shift Register Clock Input. A low–to–high transition on this input causes the data at the Serial Input pin to be shifted into the 8–bit shift register.

# Reset (Pin 10)

Active—low, Asynchronous, Shift Register Reset Input. A low on this pin resets the shift register portion of this device only. The 8—bit latch is not affected.

#### Latch Clock (Pin 12)

Storage Latch Clock Input. A low-to-high transition on this input latches the shift register data.

#### **Output Enable (Pin 13)**

Active—low Output Enable. A low on this input allows the data from the latches to be presented at the outputs. A high on this input forces the outputs (QA-QH) into the high-impedance state. The serial output is not affected by this control unit.

#### **OUTPUTS**

Q<sub>A</sub> - Q<sub>H</sub> (Pins 15, 1, 2, 3, 4, 5, 6, 7)

Noninverted, 3-state, latch outputs.

# SQ<sub>H</sub> (Pin 9)

Noninverted, Serial Data Output. This is the output of the eighth stage of the 8-bit shift register. This output does not have three-state capability.

# **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4.



Figure 5.



Figure 6.

# **TEST CIRCUITS**



\*Includes all probe and jig capacitance

Figure 7.



\*Includes all probe and jig capacitance

Figure 8.

# **EXPANDED LOGIC DIAGRAM**



# **TIMING DIAGRAM**



# **PACKAGE DIMENSIONS**

#### PDIP-16 **N SUFFIX** CASE 648-08 ISSUE R



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M. 1982.
- Y14.5M, 1982.

  CONTROLLING DIMENSION: INCH.

  DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.

  DIMENSION B DOES NOT INCLUDE MOLD FLASH.

  ROUNDED CORNERS OPTIONAL.

|     | INC   | HES     | MILLIN | IETERS  |
|-----|-------|---------|--------|---------|
| DIM | MIN   | MAX     | MIN    | MAX     |
| Α   | 0.740 | 0.770   | 18.80  | 19.55   |
| В   | 0.250 | 0.270   | 6.35   | 6.85    |
| С   | 0.145 | 0.175   | 3.69   | 4.44    |
| D   | 0.015 | 0.021   | 0.39   | 0.53    |
| F   | 0.040 | 0.070   | 1.02   | 1.77    |
| G   | 0.    | 100 BSC | 2      | .54 BSC |
| Н   | 0.    | 050 BSC | 1      | .27 BSC |
| J   | 0.008 | 0.015   | 0.21   | 0.38    |
| K   | 0.110 | 0.130   | 2.80   | 3.30    |
| L   | 0.295 | 0.305   | 7.50   | 7.74    |
| M   | 0°    | 10°     | 0°     | 10°     |
| S   | 0.020 | 0.040   | 0.51   | 1.01    |





#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  5. DIMENSION DIDDES NOT INCLUDE SAMMAD.

- PER SIDE.
  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT
  MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 9.80        | 10.00 | 0.386     | 0.393 |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |
| С   | 1.35        | 1.75  | 0.054     | 0.068 |
| D   | 0.35        | 0.49  | 0.014     | 0.019 |
| F   | 0.40        | 1.25  | 0.016     | 0.049 |
| G   | 1.27 BSC    |       | 0.050 BSC |       |
| J   | 0.19        | 0.25  | 0.008     | 0.009 |
| K   | 0.10        | 0.25  | 0.004     | 0.009 |
| M   | 0°          | 7°    | 0°        | 7°    |
| P   | 5.80        | 6.20  | 0.229     | 0.244 |
| R   | 0.25        | 0.50  | 0.010     | 0.019 |

# **PACKAGE DIMENSIONS**

#### TSSOP-16 **DT SUFFIX** CASE 948F-01 **ISSUE O**



#### NOTES:

- OTES.
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A DOES NOT INCLUDE MOLD FLASH.
  PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR
- PROTRUSION SHALL NOT EXCEED

  0.25 (0.010) PER SIDE.

  DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION
  SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K
  DIMENSION AT MAXIMUM MATERIAL CONDITION.
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.18        | 0.28 | 0.007     | 0.011 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| М   | 0°          | 8°   | 0°        | 8°    |

# **Notes**

are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes ON Semiconductor and without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular without during induction of the any products neighborhood any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303-308-7140 (M-F 1:00pm to 5:00pm Munich Time) Email: ONlit-german@hibbertco.com

**Phone**: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303-308-7142 (M-F 12:00pm to 5:00pm UK Time)

Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, England, Ireland

#### **CENTRAL/SOUTH AMERICA:**

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support

Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781 Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-8549

Phone: 81-3-5740-2745 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.