

July 2021 Revision 1.23

# NPCT7xx Trusted Platform Module Family 2.0

## **General Description**

The NPCT7xx single-chip Trusted Platform Module (TPM) device, a member of the Nuvoton SafeKeeper<sup>™</sup> family, implements the Trusted Computing Group (TCG) specifications for PC-Client TPM, supporting SPI and I<sup>2</sup>C host interfaces.

The NPCT7xx is designed to reduce system boot time. It provides a security solution for a wide range of applications.

The NPCT7xx is Microsoft® Windows® compliant.

Note: The TPM firmware is composed of two parts:

- Firmware Upgradeable Software (FW-US)
- Firmware Non-Upgradeable Software (FW-NUS)

### **Features**

### General

- Single-chip TPM solution; no external parts required
  - Three package options: TSSOP28, QFN32 and UQFN16
- TCG compliance:
  - TCG PC Client Platform TPM Profile (PTP) Specification; Family 2.0 (Trusted Platform Module Library; Family 2.0)
- Supports Windows and Linux operating systems.
- Complies with FIPS 140-2 level 2 and physical security level 3
- Complies with ISO/IEC 15408 Common Criteria (CC) Version 3.1 Revision 5 with assurance level EAL 4 augmented (certification pending)
- Pre-loaded EK certificate compliant to *TCG Credential Profile; Family 2.0*
- Low standby power consumption
- Up to six Secure General-Purpose I/O (GPIO) pins
  - Dedicated Physical Presence (PP) pin
- Field Upgrade allows secure firmware updates

### **Host Interfaces**

- PTP-Compliant SPI:
  - Supports 2 KB size FIFO and CRB
  - Up to 64-byte data transfer size
  - Maximum frequency of 54 MHz
  - Five localities
- PTP-Compliant I<sup>2</sup>C Slave Bus Interface
  - Up to 1 MHz clock
- Peripheral SPI (using TPM-SPI pins)

### **Clocking and Supply**

- On-Chip Clock Generator
- Power Supply
  - Separate pins for interface (V<sub>HIO</sub>) and internal (V<sub>SB</sub>) power supplies
  - Supply options
    - $V_{HIO} = 3.3 \text{V or } 1.8 \text{V}$
    - $V_{SB} = 3.3 \text{V or } 1.8 \text{V}$
- Temperature options
  - Standard Temp. = 0°C to +70°C
  - Wide Temp. =  $-40^{\circ}$ C to  $+85^{\circ}$ C

### Security and Attack Countermeasures

- Defends against:
  - Fault injection attacks
  - Physical attacks
  - Side channel attacks
  - Differential fault analysis attacks
  - RNG attacks
  - Sensor and test mode attacks
  - Dictionary attacks



# Features (Continued)

# **Product-Specific Information**

The following table lists the products and functionality of the NPCT7xx family. Specify the packaging option in the order form (i.e., "Tape and Reel packaging" or "Tray packaging").

| Order Number <sup>1</sup> | Package <sup>2</sup> | Temperature | TPM 2.0 Library Revision | FW-US Version |
|---------------------------|----------------------|-------------|--------------------------|---------------|
| NPCT750xAAYX              | QFN32                | Standard    | 01.16                    | 7.2.0.1       |
| NPCT750JAAYX <sup>3</sup> | QFN32                | Standard    | 01.16                    | 7.2.0.2       |
| NPCT758xAAYX              | UQFN16               | Standard    | 01.16                    | 7.2.0.1       |
| NPCT754xAAYX              | QFN32                | Wide        | 01.16                    | 7.2.0.1       |
| NPCT754JAAYX <sup>3</sup> | QFN32                | Standard    | 01.16                    | 7.2.0.2       |
| NPCT75CxAAYX              | UQFN16               | Wide        | 01.16                    | 7.2.0.1       |
| NPCT750xACYX              | QFN32                | Standard    | 01.16                    | 7.2.0.2       |
| NPCT758xACYX              | UQFN16               | Standard    | 01.16                    | 7.2.0.2       |
| NPCT754xACYX              | QFN32                | Wide        | 01.16                    | 7.2.0.2       |
| NPCT75CxACYX              | UQFN16               | Wide        | 01.16                    | 7.2.0.2       |
| NPCT750xABYX              | QFN32                | Standard    | 01.38                    | 7.2.1.0       |
| NPCT758xABYX              | UQFN16               | Standard    | 01.38                    | 7.2.1.0       |
| NPCT754xABYX              | QFN32                | Wide        | 01.38                    | 7.2.1.0       |
| NPCT75CxABYX              | UQFN16               | Wide        | 01.38                    | 7.2.1.0       |
| NPCT750xADYX              | QFN32                | Standard    | 01.38                    | 7.2.2.0       |
| NPCT758xADYX              | UQFN16               | Standard    | 01.38                    | 7.2.2.0       |
| NPCT754xADYX              | QFN32                | Wide        | 01.38                    | 7.2.2.0       |
| NPCT75CxADYX              | UQFN16               | Wide        | 01.38                    | 7.2.2.0       |
| NPCT760xAAYX <sup>4</sup> | QFN32                | Standard    | 01.59                    | 7.2.3.0       |
| NPCT768xAAYX <sup>4</sup> | UQFN16               | Standard    | 01.59                    | 7.2.3.0       |
| NPCT764xAAYX <sup>4</sup> | QFN32                | Wide        | 01.59                    | 7.2.3.0       |
| NPCT76CxAAYX <sup>4</sup> | UQFN16               | Wide        | 01.59                    | 7.2.3.0       |

- 1. 'x' = customer-specific letter: H, I, J, L, M, N, R, S, A, V or T.
- 2. For the TSSOP28 package part number, please contact Nuvoton.
- 3. Starting from DC 1942.
- 4. For NPCT76yxAAYX (FW-US ver. 7.2.3.0) part number availability and schedule, please contact Nuvoton.

# **Revision Record**

| March 2017     | Revision 1.0  | <ul> <li>Preliminary Datasheet, first revision.</li> </ul>                                                                                                                                                                                                                                                                                                                 |
|----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2017 | Revision 1.1  | <ul> <li>Updated Product-Specific Information section.</li> <li>Updated NV storage size.</li> <li>Updated Pin Multiplexing table.</li> <li>Updated maximum leakage current.</li> <li>Updated SPI clock (SCLK) slew rate.</li> <li>Updated I2C timing.</li> <li>Updated QFN marking specification.</li> </ul>                                                               |
| October 2017   | Revision 1.2  | Fixed typo in Product-Specific Information table.                                                                                                                                                                                                                                                                                                                          |
| January 2018   | Revision 1.3  | <ul> <li>Updated topside marking information (see "Physical Dimensions" starting on<br/>page 23).</li> </ul>                                                                                                                                                                                                                                                               |
| January 2018   | Revision 1.31 | <ul> <li>Fixed typo in topside marking information (device name on page 25).</li> </ul>                                                                                                                                                                                                                                                                                    |
| March 2018     | Revision 1.4  | <ul> <li>Added clarification to t<sub>SPCSS</sub> and t<sub>SPCSH</sub> SPI interface timing parameters (<u>Section 2.4.4</u>).</li> <li>Added the following to Product-Specific Information table (<u>page 2</u>):         <ul> <li>"TPM 2.0 Library Revision" column</li> <li>Four new Product Numbers for TPM 2.0 Library Revision 01.38 support</li> </ul> </li> </ul> |
| April 2018     | Revision 1.5  | <ul> <li>In the Product-Specific Information table (page 2), updated the FW version<br/>for the TPM 2.0 Library Revision 01.38 devices.</li> </ul>                                                                                                                                                                                                                         |
| November 2018  | Revision 1.6  | <ul> <li>Updated "t<sub>DIS</sub>" and "Minimum slew rate" in the "Host SPI Interface Timing" ta-<br/>ble (page 21) and the figure following.</li> </ul>                                                                                                                                                                                                                   |
| February 2019  | Revision 1.7  | <ul> <li>Added the following to Product-Specific Information table (page 2):</li> <li>Four new Product Numbers (ACYX) for firmware version 7.2.0.2.</li> </ul>                                                                                                                                                                                                             |
| June 2019      | Revision 1.8  | <ul> <li>Added the following to Product-Specific Information table (page 2):</li> <li>Four new Product Numbers (ADYX) for firmware version 7.2.2.0.</li> </ul>                                                                                                                                                                                                             |
| August 2019    | Revision 1.9  | <ul> <li>Added clarification to t<sub>SB2HIO</sub> parameter description (<u>Section 2.4.2</u>, footnote <u>2</u>).</li> </ul>                                                                                                                                                                                                                                             |
| December 2019  | Revision 1.10 | <ul> <li>Added the following to Product-Specific Information table (page 2):</li> <li>Four new Product Numbers (AEYX) for firmware version 7.2.1.1.</li> <li>In <u>Section 2.4.3</u> ("I2C Timing"), added note, at bottom of table, on I2C timeout detection feature.</li> </ul>                                                                                          |
| December 2019  | Revision 1.11 | <ul> <li>Removed Product Numbers NPCT750xAEYX (firmware version 7.2.1.1).</li> </ul>                                                                                                                                                                                                                                                                                       |
| October 2020   | Revision 1.20 | <ul> <li>Added the following to Product-Specific Information table (page 2):</li> <li>Four new Product Numbers (NPCT76yxAAYX) for FW version 7.2.3.0.</li> <li>Prod. Num. NPCT750JAAYX, FW ver. 7.2.0.2 (under NPCT750xAAYX).</li> </ul>                                                                                                                                   |
| October 2020   | Revision 1.21 | <ul> <li>Product name changed to NPCT7xx.</li> <li>Added the following to Product-Specific Information table (page 2):</li> <li>Prod. Num. NPCT754JAAYX, FW ver. 7.2.0.2 (under NPCT754xAAYX).</li> </ul>                                                                                                                                                                  |
| May 2021       | Revision 1.22 | - Removed FIPS 140-3.                                                                                                                                                                                                                                                                                                                                                      |
| July 2021      | Revision 1.23 | <ul> <li>In General Description, added note that the TPM firmware is composed of two parts: Firmware Upgradable Software (FW-US) and Firmware Non-Upgradeable Software (FW-NUS)</li> <li>Changed some of the firmware references to "FW-US".</li> </ul>                                                                                                                    |

| Prod | uct-Sna   | pecific Information                                            | 2  |
|------|-----------|----------------------------------------------------------------|----|
|      | •         | ecord                                                          |    |
|      |           |                                                                | 3  |
| 1.0  | Sigr      | nal/Pin Connection and Description                             |    |
|      | 1.1       | CONNECTION DIAGRAMS                                            |    |
|      | 1.2       | BUFFER TYPES AND SIGNAL/PIN DIRECTORY                          | 8  |
|      | 1.3       | SIGNAL/PIN DESCRIPTIONS                                        |    |
|      |           | 1.3.1 General Purpose Inputs and Outputs (GPIO)                |    |
|      |           | 1.3.2 I <sup>2</sup> C Interface                               |    |
|      |           | 1.3.3 SPI Host Interface                                       |    |
|      |           | 1.3.4 Reset                                                    |    |
|      |           | 1.3.6 NC                                                       |    |
|      | 1.4       | PIN MULTIPLEXING AND RECOMMENDED CONNECTIONS                   |    |
|      |           |                                                                | 10 |
| 2.0  | Dev       | rice Specifications                                            |    |
|      | 2.1       | GENERAL DC ELECTRICAL CHARACTERISTICS                          |    |
|      |           | 2.1.1 Recommended Operating Conditions                         |    |
|      |           | 2.1.2 Absolute Maximum Ratings                                 |    |
|      |           | 2.1.3 Capacitance                                              |    |
|      |           | 2.1.4 Power Consumption under Recommended Operating Conditions |    |
|      | 2.2       | DC CHARACTERISTICS OF PINS BY I/O BUFFER TYPES                 |    |
|      |           | 2.2.1 Input, CMOS/SPI/I <sup>2</sup> C Compatible              |    |
|      |           | 2.2.2 Output, TTL/CMOS Compatible, Push-Pull Buffer            |    |
|      |           | 2.2.4 Output, SPI 3.3V and 1.8V                                |    |
|      |           | 2.2.5 Notes and Exceptions                                     |    |
|      | 23        | INTERNAL RESISTORS                                             |    |
|      | 2.5       | 2.3.1 Pull-Up Resistor                                         |    |
|      |           | 2.3.2 Pull-Down Resistor                                       |    |
|      | 2.4       | AC ELECTRICAL CHARACTERISTICS                                  |    |
|      |           | 2.4.1 AC Test Conditions                                       |    |
|      |           | 2.4.2 Power and Reset Timing                                   |    |
|      |           | 2.4.3 I2C Timing                                               | 19 |
|      |           | 2.4.4 TPM SPI Host Interface Timing                            | 21 |
|      | 2.5       | PACKAGE THERMAL INFORMATION                                    | 22 |
| Phys | sical Dir | imensions of TSSOP28                                           | 23 |
| •    |           | imensions of QFN32                                             |    |
| •    |           |                                                                |    |
| Phys | sical Dir | mensions of UQFN16                                             | 25 |

# 1.0 Signal/Pin Connection and Description

### 1.1 CONNECTION DIAGRAMS



NC = Not Connected

28-Pin Thin-Shrink Small Outline Package (TSSOP28, 9.7mm x 6.4mm), JEDEC "Green" Package For further details, see: <u>"Product-Specific Information" on page 2</u> and <u>"Physical Dimensions of TSSOP28" on page 23</u>



NC = Not Connected

Note: Base Metal (B.M.) on the bottom side of the chip must be connected to GND.

32 Pin Quad Flat No-Lead Package (QFN32, 5mm x 5mm), JEDEC "Green" Package
For further details, see: <u>"Product-Specific Information" on page 2</u> and <u>"Physical Dimensions of QFN32" on page 24</u>



NC = Not Connected

Note: Base Metal (B.M.) on the bottom side of the chip must be connected to GND.

16-Pin Ultra-thin Quad Flat No-Lead Package (UQFN16, 3mm x 3mm), JEDEC "Green" Package
For further details, see: "Product-Specific Information" on page 2 and "Physical Dimensions of UQFN16" on page 25

### 1.2 BUFFER TYPES AND SIGNAL/PIN DIRECTORY

The signal DC characteristics of the pins described in  $\underline{\text{Section 1.3 on page 8}}$  are denoted by buffer type symbols, which are defined in  $\underline{\text{Table 1}}$ .

Table 1. Buffer Types

| Symbol           | Condition                       | Description                                                                                                    |
|------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------|
| IN <sub>C</sub>  | V <sub>HIO</sub> = 3.3V or 1.8V | Input, CMOS/SPI/I <sup>2</sup> C compatible; see <u>Section 2.2.1</u>                                          |
| O <sub>p/n</sub> | V <sub>HIO</sub> = 3.3V or 1.8V | Output, TTL/CMOS compatible, push-pull buffer capable of sourcing $p$ mA and sinking $n$ mA; see Section 2.2.2 |
| $OD_n$           | V <sub>HIO</sub> = 3.3V or 1.8V | Output, TTL/CMOS compatible, open-drain buffer capable of sinking $n$ mA; see Section 2.2.3                    |
| O <sub>SPI</sub> | V <sub>HIO</sub> = 3.3V or 1.8V | Output, SPI 3.3V or 1.8V compatible; see Section 2.2.4                                                         |
| PWR              | PWR                             | Power pin                                                                                                      |
| GND              | GND                             | Ground pin                                                                                                     |

### 1.3 SIGNAL/PIN DESCRIPTIONS

This section describes all signals of the NPCT7xx devices. The signals are organized by functional group.

### 1.3.1 General Purpose Inputs and Outputs (GPIO)

| Signal                                                               |                          | Pin(s)                                   |                                    | I/O | Buffer Type                                            | Power | Description                                                                                                             |  |  |  |  |
|----------------------------------------------------------------------|--------------------------|------------------------------------------|------------------------------------|-----|--------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Signal                                                               | QFN32                    | UQFN16                                   | TSSOP28                            | 1/0 | Bullet Type                                            | Well  | resence.<br>eneral-Purpose I/O Ports. General-Purpose I/O pir                                                           |  |  |  |  |
| PP                                                                   | 4                        | 3                                        | 7                                  | I   | IN <sub>C</sub>                                        | 1110  | Physical Presence Input. Indicates owner's physical presence.                                                           |  |  |  |  |
| GPIO0<br>GPIO1<br>GPIO2<br>GPIO3<br>GPIO4<br>GPIO5<br>GPIO6<br>GPIO7 | 18<br>6<br>13<br>20<br>4 | 15<br>16<br>6<br>14<br>13<br>4<br>3<br>2 | 1<br>2<br>20<br>9<br>15<br>22<br>7 | I/O | IN <sub>C</sub> /OD <sub>4</sub> ,<br>O <sub>4/4</sub> |       | <b>General-Purpose I/O Ports.</b> General-Purpose I/O pins compatible with the <i>PC Client TPM 2.0 Specification</i> . |  |  |  |  |

### 1.3.2 I<sup>2</sup>C Interface

| Signal | Pin(s) |        |         | <b>1/</b> 0 | Buffer Type                      | Power            | Description                 |  |
|--------|--------|--------|---------|-------------|----------------------------------|------------------|-----------------------------|--|
| Signal | QFN32  | UQFN16 | TSSOP28 | 1/0         | Buffer Type We                   |                  | Description                 |  |
| SCL    | 30     | 16     | 2       | I/O         | IN <sub>C</sub> /OD <sub>8</sub> | $V_{\text{HIO}}$ | Serial Clock Input.         |  |
| SDA    | 29     | 15     | 1       | I/O         | IN <sub>C</sub> /OD <sub>8</sub> | $V_{HIO}$        | Serial Data I/O.            |  |
| PIRQ   | 18     | 6      | 20      | 0           | OD <sub>4</sub>                  | $V_{HIO}$        | Parallel Interrupt Request. |  |

# 1.3.3 SPI Host Interface

| Cianal |       | Pin(s)            |    |     | Buffer Type      | Power            | Description                                     |
|--------|-------|-------------------|----|-----|------------------|------------------|-------------------------------------------------|
| Signal | QFN32 | 32 UQFN16 TSSOP28 |    | I/O | builer Type      | Well             | Description                                     |
| SCLK   | 19    | 9                 | 21 | I   | IN <sub>C</sub>  | $V_{\text{HIO}}$ | Serial Clock Input.                             |
| MOSI   | 21    | 2                 | 23 | I   | IN <sub>C</sub>  | $V_{HIO}$        | Master Output Slave Input. TPM serial data in.  |
| MISO   | 24    | 12                | 26 | 0   | O <sub>SPI</sub> | $V_{HIO}$        | Master input Slave Output. TPM serial data out. |
| SCS    | 20    | 4                 | 22 | I   | IN <sub>C</sub>  | $V_{HIO}$        | SPI Chip Select.                                |
| PIRQ   | 18    | 6                 | 20 | 0   | OD <sub>4</sub>  | $V_{HIO}$        | Parallel Interrupt Request.                     |

### 1.3.4 Reset

| Signal |       | Pin(s) | )       | 1/0 | Buffer Type     | Power | Description                                                                                          |
|--------|-------|--------|---------|-----|-----------------|-------|------------------------------------------------------------------------------------------------------|
|        | QFN32 | UQFN16 | TSSOP28 |     | builer Type     | Well  | Description                                                                                          |
| PLTRST | 17    | 7      | 16      | I   | IN <sub>C</sub> |       | Platform Reset. Active low host reset signal. This signal should be connected to the platform reset. |

### 1.3.5 Power and Ground

| Ciamal |                    | Pin(s)              |         | <b>1</b> /O | Duffer Tues | Power            | Description                                                                                                                              |  |
|--------|--------------------|---------------------|---------|-------------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| Signal | QFN32 <sup>1</sup> | UQFN16 <sup>1</sup> | TSSOP28 | I/O         | Buffer Type | Well             | Description                                                                                                                              |  |
| GND    | 16, 23,<br>B.M.    | 8, 11,<br>B.M.      | 18, 25  | I           | GND         |                  | <b>Ground.</b> Ground connection for both Core logic and I/O buffers.                                                                    |  |
| VHIO   | 8, 22              | 1, 5                | 10, 24  | I           | PWR         | V <sub>HIO</sub> | <b>Host Interface Power Supply.</b> Powers the I/O buffers of $V_{\mbox{\scriptsize HIO}}$ power well GPIO ports and the Host interface. |  |
| VSB    | 1                  | 10                  | 5       | I           | PWR         | $V_{SB}$         | Standby Power Supply. Powers the on-chip Core.                                                                                           |  |

<sup>1.</sup> Base Metal (B.M.) on the bottom side of the chip must be connected to GND.

### 1.3.6 NC

| Signal |                                                                                            | Pin(s  | )                                                         | I/O | Buffer Type | Power | Description    |
|--------|--------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------|-----|-------------|-------|----------------|
| Signal | QFN32                                                                                      | UQFN16 | TSSOP28                                                   |     | Bullet Type | Well  | Description    |
| NC     | 2, 3,<br>5, 7,<br>9, 10,<br>11,<br>12,<br>14,<br>15,<br>25,<br>26,<br>27,<br>28,<br>31, 32 |        | 3, 4, 6,<br>8, 11,<br>12, 13,<br>14, 17,<br>19, 27,<br>28 |     |             |       | Not Connected. |

### 1.4 PIN MULTIPLEXING AND RECOMMENDED CONNECTIONS

| Signal                   |                                                                    | Pin(s) |                                                     | In       | Internal PU/PD <sup>1</sup> |                 |
|--------------------------|--------------------------------------------------------------------|--------|-----------------------------------------------------|----------|-----------------------------|-----------------|
|                          | QFN32                                                              | UQFN16 | TSSOP28                                             | SPI      | I <sup>2</sup> C            |                 |
| SDA <sup>2</sup> /GPIO0  | 29                                                                 | 15     | 1                                                   | GPIO0    | SDA                         | PU <sup>3</sup> |
| SCL <sup>2</sup> /GPIO1  | 30                                                                 | 16     | 2                                                   | GPIO1    | SCL                         | PU <sup>3</sup> |
| NC <sup>4</sup>          | 2, 3, 5, 7, 9,<br>10, 11, 12, 14,<br>15, 25, 26, 27,<br>28, 31, 32 | N/A    | 3, 4, 6, 8,<br>11, 12, 13,<br>14, 17, 19,<br>27, 28 | NC       |                             |                 |
| PP/GPIO6                 | 4                                                                  | 3      | 7                                                   | PP       | / GPIO6                     | PD              |
| GPIO3                    | 6                                                                  | 14     | 9                                                   | (        | GPIO3                       | PU              |
| GPIO4                    | 13                                                                 | 13     | 15                                                  | (        | GPIO4                       | PU              |
| PLTRST                   | 17                                                                 | 7      | 16                                                  | P        | LTRST                       |                 |
| PIRQ/GPIO2               | 18                                                                 | 6      | 20                                                  | PIRQ / 0 | GPIO2 / EPU <sup>5</sup>    | PU              |
| SCLK                     | 19                                                                 | 9      | 21                                                  | SCLK     | EPD <sup>5</sup> /GND       |                 |
| SCS <sup>2</sup> /GPIO5  | 20                                                                 | 4      | 22                                                  | SCS      | GPIO5                       | PU <sup>3</sup> |
| MOSI <sup>2</sup> /GPIO7 | 21                                                                 | 2      | 23                                                  | MOSI     | GPIO7                       | PU <sup>3</sup> |
| MISO <sup>2</sup>        | 24                                                                 | 12     | 26                                                  | MISO     | NC                          | PU <sup>3</sup> |

- 1. Pull-Up (PU) and Pull-Down (PD) are related to  $PU_{55}/PD_{55}$  (as specified in <u>Section 2.3.1</u> and <u>Section 2.3.2</u>, all pins use the same PU/PD values); **bold** indicates enabled by default, effective  $t_{SB2ACT}$  after  $v_{SB}$  power-up (see <u>Section 2.4.2</u>).
- 2. On V<sub>SB</sub> power-up, both I<sup>2</sup>C and SPI interfaces are enabled. On NPCT7xx recognition of first host command request (e.g., HASH\_START or commandReady) the other interface is disabled.
- 3. Pull-up is disabled if the pin is part of the recognized host interface.
- 4. Not Connected. Can be connected to any signal on the board or left unconnected.
- 5. EPU: Connect to external pull-up. EPD: Connect to external pull-down.

# 2.0 Device Specifications

### 2.1 GENERAL DC ELECTRICAL CHARACTERISTICS

### 2.1.1 Recommended Operating Conditions

| Symbol           | Parameter                                                             | Min              | Тур | Max   | Unit |
|------------------|-----------------------------------------------------------------------|------------------|-----|-------|------|
| V <sub>HIO</sub> | Interface Supply Voltage                                              | 3.135            | 3.3 | 3.465 | V    |
|                  |                                                                       | 1.71             | 1.8 | 1.89  | V    |
| $V_{SB}$         | Standby Supply Voltage <sup>1</sup>                                   | 3.135            | 3.3 | 3.465 | V    |
|                  |                                                                       | 1.71             | 1.8 | 1.89  | V    |
| V <sub>off</sub> | V <sub>SB</sub> and V <sub>HIO</sub> power-off voltage <sup>2,3</sup> | -0.3             | 0   | 0.5   | V    |
| T <sub>A</sub>   | Operating Temperature - standard                                      | 03               |     | +70   | °C   |
| T <sub>A</sub>   | Operating Temperature - wide                                          | -40 <sup>3</sup> |     | +85   | °C   |

- 1. For UQFN16 package, only the 3.3V range is supported
- 2. The voltage range for which the respective supply is considered as "off" by the NPCT7xx.
- 3. Not tested; guarantied by characterization.

### 2.1.2 Absolute Maximum Ratings

Absolute maximum ratings are values beyond which damage to the device may occur. Unless otherwise specified, all voltages are relative to ground (GND).

| Symbol           | Parameter                         | Conditions                                                     | Min  | Max  | Unit |
|------------------|-----------------------------------|----------------------------------------------------------------|------|------|------|
| V <sub>HIO</sub> | Interface Supply Voltage          |                                                                | -0.3 | +3.6 | V    |
| V <sub>SB</sub>  | Standby Supply Voltage            |                                                                | -0.3 | +3.6 | V    |
| VI               | Input Voltage                     |                                                                | -0.3 | +3.6 | V    |
| Vo               | Output Voltage                    |                                                                | -0.3 | +3.6 | V    |
| T <sub>STG</sub> | Storage Temperature               |                                                                | -40  | +125 | °C   |
| P <sub>D</sub>   | Power Dissipation                 |                                                                |      | 1    | W    |
| TL               | Lead Temperature Soldering (10 s) |                                                                |      | +260 | °C   |
|                  | ESD Tolerance                     | $C_{ZAP} = 100 \text{ pF}$ $R_{ZAP} = 1.5 \text{ K}\Omega^{1}$ | 2000 |      | ٧    |

<sup>1.</sup> Value based on test complying with RAI-5-048-RA human body model ESD testing.

### 2.1.3 Capacitance

| Symbol          | Parameter             | Conditions | Min | Max <sup>1</sup> | Unit |
|-----------------|-----------------------|------------|-----|------------------|------|
| C <sub>IN</sub> | Input Pin Capacitance |            |     | 6                | pF   |

1. Slew rate > 30 mV/ns; not tested; guaranteed by design

### 2.1.4 Power Consumption under Recommended Operating Conditions

| Symbol             | Parameter                                                           | Conditions <sup>1</sup>                             | Typ <sup>2</sup> | Max <sup>2</sup> | Unit |
|--------------------|---------------------------------------------------------------------|-----------------------------------------------------|------------------|------------------|------|
| I <sub>HIO</sub>   | V <sub>HIO</sub> Supply Current <sup>3</sup>                        | $0 < V_{IL} < 0.5, 0.8 V_{HIO} < V_{IH} < V_{HIO},$ |                  | 5                | mA   |
| I <sub>SB</sub>    | Max. V <sub>SB</sub> Supply Current <sup>4</sup>                    |                                                     |                  | 40               | mA   |
| I <sub>HIOLP</sub> | V <sub>HIO</sub> Quiescent Supply Current in Idle Mode <sup>5</sup> | $V_{IL} = 0$ , $V_{IH} = V_{HIO}$ ,                 | 18               |                  | μΑ   |
| I <sub>SBLP</sub>  | V <sub>SB</sub> Quiescent Supply Current in Idle Mode <sup>6</sup>  |                                                     | 100              |                  | μΑ   |

- 1. All parameters specified for  $T_A = 25$ °C;  $V_{SB} = 3.3$ V or 1.8V and  $V_{HIO} = 3.3$ V or 1.8V unless otherwise specified; no resistive load.
- 2. Not fully tested; characterized only while 0.1  $\mu$ F and 10  $\mu$ F capacitors are installed; average over 1 ms period.
- 3. The specified number relates to a NPCT7xx active state while its interface signals are toggling. Typically, the interface signals toggle rate is very low, therefore, the average current consumption is much lower.
- 4. The NPCT7xx may enter Idle mode automatically. Therefore, NPCT7xx average power consumption in platform active state (e.g., S0 state in PC) depends on the actual NPCT7xx usage and is typically much lower.
- 5. The device is not performing any operation; host interface clock is not toggling; V<sub>HIO</sub> power is on.
- 6. The device is not performing any operation; host interface clock is not toggling.

### 2.2 DC CHARACTERISTICS OF PINS BY I/O BUFFER TYPES

The tables in this section summarize the DC characteristics of all device pins described in <u>Section 1.2 on page 8</u>. The characteristics describe the general I/O buffer types defined in <u>Table 1 on page 8</u>.

### 2.2.1 Input, CMOS/SPI/I<sup>2</sup>C Compatible

Symbol:  $IN_C$ 

| Symbol             | Parameter             | Conditions                                   | Min                  | Max                  | Unit |
|--------------------|-----------------------|----------------------------------------------|----------------------|----------------------|------|
| V <sub>IH</sub>    | Input High Voltage    | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% | 0.7 V <sub>HIO</sub> | 3.6                  | ٧    |
| $V_{IL}$           | Input Low Voltage     | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% | -0.3                 | 0.3 V <sub>HIO</sub> | ٧    |
| I <sub>ILK</sub> 1 | Input Leakage Current | $V_{IN} = 3.3 \text{ or } V_{IN} = 0$        |                      | ±1                   | μΑ   |

<sup>1.</sup> Input leakage current includes the output leakage of the bidirectional buffers with TRI-STATE® outputs. For additional conditions, see Section 2.2.5 on page 14.

### 2.2.2 Output, TTL/CMOS Compatible, Push-Pull Buffer

Symbol: O<sub>p/n</sub>

Output, TTL/CMOS Compatible, rail-to-rail push-pull buffer that is capable of sourcing p mA and sinking n mA.

| Symbol                        | Parameter              | Conditions                                                           | Min                    | Max | Unit |
|-------------------------------|------------------------|----------------------------------------------------------------------|------------------------|-----|------|
|                               |                        | $V_{HIO}$ = 3.3V ±5% $I_{OH}$ = -p mA                                | 2.4                    |     | V    |
| V <sub>OH</sub>               | Output High Voltage    | $V_{HIO}$ = 1.8V ±5% $I_{OH}$ = -p mA                                | V <sub>HIO</sub> - 0.4 |     | V    |
|                               | Output Flight Voltage  | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% $I_{OH}$ = -100 $\mu A$ | V <sub>HIO</sub> - 0.2 |     | V    |
| V                             | Output Low Voltage     | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% $I_{OL}$ = $n$ mA       |                        | 0.4 | V    |
| V <sub>OL</sub>               |                        | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% $I_{OL}$ = 100 $\mu A$  |                        | 0.2 | V    |
| I <sub>OLK</sub> <sup>1</sup> | Output Leakage Current | V <sub>OUT</sub> = 3.3 or V <sub>OUT</sub> = 0                       |                        | ±1  | μА   |

<sup>1.</sup> Output leakage current includes the input leakage of the bidirectional buffers with TRI-STATE outputs. For additional conditions, see <u>Section 2.2.5 on page 14</u>.

### 2.2.3 Output, Open Drain Buffer

**Symbol:**  $OD_n$ 

Output, Open Drain capable of sinking n mA.

| Symbol                        | Parameter              | Conditions                                                          | Min | Max | Unit |
|-------------------------------|------------------------|---------------------------------------------------------------------|-----|-----|------|
| V                             | Output Low Voltage     | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% $I_{OL}$ = $n$ mA      |     | 0.4 | V    |
| V OL                          | Output Low Voltage     | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% $I_{OL}$ = 100 $\mu A$ |     | 0.2 | V    |
| I <sub>OLK</sub> <sup>1</sup> | Output Leakage Current | V <sub>OUT</sub> = 3.3 or V <sub>OUT</sub> = 0                      |     | 1   | μА   |

<sup>1.</sup> Output leakage current includes the input leakage of the bidirectional buffers with TRI-STATE outputs. For additional conditions, see Section 2.2.5 on page 14.

### 2.2.4 Output, SPI 3.3V and 1.8V

Symbol: O<sub>SPI</sub>

| Symbol                        | Parameter              | Conditions                                                            | Min                  | Max                  | Unit     |
|-------------------------------|------------------------|-----------------------------------------------------------------------|----------------------|----------------------|----------|
| V <sub>OH</sub>               | Output High Voltage    | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% $I_{out}$ = -100 $\mu A$ | 0.9 V <sub>HIO</sub> |                      | >        |
| V <sub>OL</sub>               | Output Low Voltage     | $V_{HIO}$ = 3.3V ±5% or $V_{HIO}$ = 1.8V ±5% $I_{out}$ = 1500 $\mu A$ |                      | 0.1 V <sub>HIO</sub> | <b>V</b> |
| I <sub>OLK</sub> <sup>1</sup> | Output Leakage Current | V <sub>OUT</sub> = 3.3 or V <sub>OUT</sub> = 0                        |                      | ±1                   | μА       |

<sup>1.</sup> Output leakage current includes the input leakage of the bidirectional buffers with TRI-STATE outputs. For additional conditions, see <u>Section 2.2.5 on page 14</u>.

### 2.2.5 Notes and Exceptions

- 1.  $I_{ILK}$  and  $I_{OLK}$  are measured in the following cases (where applicable):
  - Internal pull-up or pull-down resistor is disabled
  - Push-pull output buffer is disabled (TRI-STATE)
  - Open-drain output buffer is at high level
- Some pins have an internal static pull-up resistor (when enabled) and therefore may have leakage current from V<sub>SUP</sub> (when V<sub>IN</sub> = 0). See <u>Section 1.4 on page 10</u> for a list of the relevant pins.
- 3. Some pins have an internal static pull-down resistor (when enabled) and therefore may have leakage current to GND (when  $V_{IN} = V_{SUP}$ ). See Section 1.4 on page 10 for a list of the relevant pins.
- 4.  $I_{OH}$  is valid for a GPIO pin only when it is not configured as open-drain.

### 2.3 INTERNAL RESISTORS

### **DC Test Conditions**

# Device Under R<sub>PU</sub> Pin

**Pull-Up Resistor Test Circuit** 

### **Pull-Down Resistor Test Circuit**



Figure 1. Internal Resistor Test Conditions,  $T_A = 0$ °C to 70°C,  $V_{SUP} = 3.3V$  or 1.8V

### **Internal Pull-Up Strap**



# **Internal Pull-Down Strap**



Figure 2. Internal Resistor Design Requirements,  $T_A = 0$ °C to 70°C,  $V_{SUP} = 3.3V$  or 1.8V

### Notes:

- 1. V<sub>SUP</sub> is V<sub>HIO</sub>.
- 2. The equivalent resistance of the pull-up resistor is calculated by  $R_{PU} = (V_{SUP} V_{PIN}) / I_{PU}$ .
- 3. The equivalent resistance of the pull-down resistor is calculated by  $R_{PD}$  =  $V_{PIN}$  /  $I_{PD}$ .

# 2.3.1 Pull-Up Resistor

Symbol: PUnn

| Symbol          | Parameter                     | Conditions <sup>1</sup>                           | Min <sup>2</sup> | Typical | Max <sup>2</sup> | Unit |
|-----------------|-------------------------------|---------------------------------------------------|------------------|---------|------------------|------|
| В               | Dull up agginalent resistance | $V_{SUP} = 3.3.V$<br>$V_{PIN} = 0V$               | nn / 2           | nn      | nn * 2           | KO   |
| R <sub>PU</sub> | Pull-up equivalent resistance | V <sub>SUP</sub> = 1.8.V<br>V <sub>PIN</sub> = 0V | nn               | nn * 2  | nn * 4           | ΚΩ   |

<sup>1.</sup>  $T_A$  is according to "Recommended Operating Conditions" on page 11. 2. Not tested; guaranteed by characterization.

### 2.3.2 Pull-Down Resistor

Symbol:  $PD_{nn}$ 

| Symbol          | Parameter                       | Conditions <sup>1</sup>                  | Min <sup>2</sup> | Typical | Max <sup>2</sup> | Unit |
|-----------------|---------------------------------|------------------------------------------|------------------|---------|------------------|------|
| <b>D</b>        |                                 | $V_{SUP} = 3.3.V$<br>$V_{PIN} = V_{SUP}$ | nn / 2           | nn      | nn * 2           | ΚΩ   |
| R <sub>PD</sub> | Pull-down equivalent resistance | $V_{SUP} = 1.8V$<br>$V_{PIN} = V_{SUP}$  | nn               | nn * 2  | nn * 4           | N22  |

<sup>1.</sup>  $T_A$  is according to "Recommended Operating Conditions" on page 11 2. Not tested; guaranteed by characterization.

### 2.4 AC ELECTRICAL CHARACTERISTICS

### 2.4.1 AC Test Conditions



Figure 3. AC Test Conditions,  $T_A$  = 0°C to 70°C,  $V_{SUP}$  = 3.3V  $\pm 5\%$  or  $V_{SUP}$  = 1.8V  $\pm 5\%$ 

### Notes:

- 1. V<sub>SUP</sub> is V<sub>HIO</sub>.
- 2.  $C_L$  = 50 pF for all output pins except the following pin groups (values include both jig and oscilloscope capacitance).  $C_L$  = 400 pF for Standard Mode I2C, 120 pF for Fast mode I2C and Fast mode Plus I2C.

  - $S_1 = Open$  for push-pull output pins.

  - $S_1 = V_{SUP}$  for high impedance to active-low and active-low-to-high-impedance transition measurements.  $S_1 = GND$  for high impedance to active-high and active-high-impedance transition measurements.
  - $R_{\rm I}$  = 1.0 K $\Omega$  for all pins.
- 3. The following abbreviations are used in Section 2.4: RE = Rising Edge; FE = Falling Edge

### **Definitions**

The timing specifications in this section are relative to  $V_{IL}$  or  $V_{IH}$  (according to the specific buffer type) on the rising or falling edges of all the signals, as shown in the following figures (unless specifically stated otherwise).



Figure 4. Input Setup and Hold Time



Figure 5. Clock-to-Output and Propagation Delay

### 2.4.2 Power and Reset Timing

| Symbol              | Description                                                                                               | Min <sup>1</sup> | Max <sup>1</sup> |
|---------------------|-----------------------------------------------------------------------------------------------------------|------------------|------------------|
| t <sub>SB2HIO</sub> | V <sub>SB</sub> power-up to V <sub>HIO</sub> power-up <sup>2</sup>                                        | 0                |                  |
| t <sub>SB2RS</sub>  | V <sub>SB</sub> power-up to PLTRST deassertion (rise)                                                     | 5 ms             |                  |
| t <sub>SRST</sub>   | V <sub>HIO</sub> power-up to PLTRST deassertion (rise)                                                    | 1 ms             |                  |
| t <sub>RSHL</sub>   | PLTRST assertion to V <sub>HIO</sub> power-down                                                           | 0                |                  |
| t <sub>RSRF</sub>   | $\overline{\text{PLTRST}}$ rise and fall time between 0.2 $V_{\text{HIO}}$ and 0.8 $V_{\text{HIO}}^{3,4}$ |                  | 5 μs             |
| t <sub>IORF</sub>   | $V_{\mbox{\scriptsize HIO}}$ rise and fall time between 0.8V and 1.6V $^{4,5}$                            |                  | 20 ms            |
| t <sub>WRS</sub>    | Warm reset duration                                                                                       | 100 ns           |                  |
| t <sub>SB2ACT</sub> | V <sub>SB</sub> power-up to first TPM transaction                                                         | 100 ms           |                  |
| t <sub>SBR</sub>    | $V_{SB}$ rise time from 1.4V to 1.7V $^{4}$                                                               | 5 μs             | 3 ms             |
| t <sub>SBF</sub>    | $V_{SB}$ fall time from 1.7V to 1.4V $^{4,5}$                                                             | 25 μs            | 20 ms            |

- 1. Not Tested; guaranteed by design.
- 2.  $V_{SB}$  and  $V_{HIO}$  can be driven by the same source. In such a case,  $t_{SB2HIO}$  is defined from  $V_{SB}$  start rise to  $V_{HIO}$  start rise. In all other cases,  $t_{SB2HIO}$  is defined from  $V_{SB}$  being stable high to  $V_{HIO}$  start rise.
- 3. In case of power fail, PLTRST may be asserted (active low) together with V<sub>HIO</sub> power negation, but should not at any point exceed V<sub>HIO</sub> power level.
- 4. Voltage change within this range must be monotonic.
- 5. When voltage goes below the lower limit, it must not go above it within less than 5 ms.



Figure 6. Power and Reset Timing Diagram

### 2.4.3 I2C Timing

| Symbol <sup>1</sup> | Fig.                   | Description         | Reference Conditions                                 | Std. (1 | 00 KHz)           | Fast (4 | 00 KHz)          |      | -Plus<br>IHz)    | Units |
|---------------------|------------------------|---------------------|------------------------------------------------------|---------|-------------------|---------|------------------|------|------------------|-------|
|                     |                        |                     |                                                      | Min     | Max               | Min     | Max              | Min  | Max              |       |
|                     | 1                      |                     | Input Ti                                             | ming    |                   |         |                  |      |                  |       |
| F <sub>SCLI</sub>   | <u>7</u>               | SCL frequency       | At V <sub>IL</sub> SCL FE to FE                      |         | 100               |         | 400              |      | 1000             | KHz   |
| t <sub>SCLLI</sub>  | <u>7</u>               | SCL low time        | At V <sub>IL</sub> (Both Edges)                      | 4.7     |                   | 1.3     |                  | 0.5  |                  | μs    |
| t <sub>SCLHI</sub>  | <u>7</u>               | SCL high time       | At V <sub>IH</sub> (Both Edges)                      | 4       |                   | 0.6     |                  | 0.26 |                  | μs    |
| t <sub>SMBRI</sub>  | <u>7</u>               | SCL, SDA rise time  | From V <sub>IL</sub> to V <sub>IH</sub> <sup>2</sup> |         | 1000 <sup>3</sup> |         | 300 <sup>3</sup> |      | 120 <sup>3</sup> | ns    |
| t <sub>SMBFI</sub>  | <u>7</u>               | SCL, SDA fall time  | From V <sub>IH</sub> to V <sub>IL</sub> <sup>2</sup> |         | 300 <sup>3</sup>  | 12      | 300 <sup>3</sup> | 12   | 120 <sup>3</sup> | ns    |
| t <sub>SDASI</sub>  | <u>8</u>               | SDA setup time      | Before SCL RE                                        | 250     |                   | 100     |                  | 50   |                  | ns    |
| t <sub>SDAHI</sub>  | <u>8</u>               | SDA hold time       | After SCL FE                                         | 0       |                   | 0       |                  | 0    |                  | ns    |
| t <sub>CSTRSI</sub> | <u>10</u>              | SCL setup time      | Before Restart condition                             | 4.7     |                   | 0.6     |                  | 0.26 |                  | μs    |
| t <sub>CSTRHI</sub> | <u>9,</u><br><u>10</u> | SCL hold time       | After Start/Restart condition                        | 4       |                   | 0.6     |                  | 0.26 |                  | μs    |
| t <sub>CSTOSI</sub> | 9                      | SCL setup time      | Before Stop condition                                | 4       |                   | 0.6     |                  | 0.26 |                  | μs    |
| t <sub>BUFI</sub>   | 9                      | Bus free time       | Between Stop and Start conditions                    | 4.7     |                   | 1.3     |                  | 0.5  |                  | μs    |
|                     |                        |                     | Output 7                                             | iming   |                   |         |                  |      |                  | •     |
| F <sub>SCLO</sub>   | <u>7</u>               | SCL frequency       | At V <sub>IL</sub> SCL FE to FE                      |         | 100               |         | 400              |      | 1000             | KHz   |
| t <sub>SCLLO</sub>  | <u>7</u>               | SCL low time        | At V <sub>IL</sub> (Both Edges)                      | 4.7     |                   | 1.3     |                  | 0.5  |                  | μs    |
| t <sub>SCLHO</sub>  | <u>7</u>               | SCL high time       | At V <sub>IH</sub> (Both Edges)                      | 4       |                   | 0.6     |                  | 0.26 |                  | μs    |
| t <sub>SMBRO</sub>  | <u>7</u>               | SCL, SDA rise time  | From V <sub>IL</sub> to V <sub>IH</sub> <sup>2</sup> |         | 1000 <sup>3</sup> |         | 300 <sup>3</sup> |      | 120 <sup>3</sup> | ns    |
| t <sub>SMBFO</sub>  | <u>7</u>               | SCL, SDA fall time  | From V <sub>IH</sub> to V <sub>IL</sub> <sup>2</sup> |         | 250 <sup>3</sup>  |         | 250 <sup>3</sup> |      | 120 <sup>3</sup> | ns    |
| t <sub>SDAHO</sub>  | <u>8</u>               | SDA hold time       | After SCL FE                                         | 0       |                   | 0       |                  | 0    |                  | ns    |
| t <sub>SDALVO</sub> | <u>8</u>               | SDA low valid time  | After SCL FE                                         |         | 3.45              |         | 0.9              | 0.26 | 0.45             | μs    |
| t <sub>SDAHVO</sub> | <u>8</u>               | SDA high valid time | After SCL FE                                         |         | 3.45              |         | 0.9              | 0.26 | 0.45             | μs    |
| t <sub>CSTRSO</sub> | <u>10</u>              | SCL setup time      | Before Restart condition                             | 4.7     |                   | 0.6     |                  | 0.26 |                  | μs    |
| t <sub>CSTRHO</sub> | <u>9,</u><br><u>10</u> | SCL hold time       | After Start/Restart condition                        | 4       |                   | 0.6     |                  | 0.26 |                  | μs    |
| t <sub>CSTOSO</sub> | <u>9</u>               | SCL setup time      | Before Stop condition                                | 4       |                   | 0.6     |                  | 0.26 |                  | μs    |
| t <sub>BUFO</sub>   | 9                      | Bus free time       | Between Stop and Start conditions                    | 4.7     |                   | 1.3     |                  | 0.5  |                  | μs    |

- 1. Only slave mode is supported. Not all input and output parameters are relevant for slave mode.
- 2. Test conditions:  $R_L$  = 1 K $\Omega$  to  $V_{HIO}$  = 3.3V, Standard:  $C_L$  = 400 pF to GND, Fast, Fast Plus:  $C_L$  = 120 pF to GND.
- 3. Not tested; based on design simulation.

### Notes:

- In the preceding table and in Figure 7 through Figure 10, an "O" is added to parameter names for output signals and an "I" for input signals.
- Nuvoton TPM 2.0, FW-US versions 7.2.2.0 and higher, implements the I2C timeout detection feature. A timeout
  condition is detected while SCL is stalled low continuously for more than 25 ms or if the time from start condition to
  stop condition takes more than 35 ms.

# 2.0 Device Specifications (Continued) $V_{\text{IH}}$ SDA V<sub>IL</sub> -- V<sub>IL</sub> t<sub>SMBFI</sub>, t<sub>SMBFO</sub> F<sub>SCLI</sub>, F<sub>SCLO</sub> t<sub>SCLLI</sub>, t<sub>SCLLO</sub> t<sub>SCLHI</sub>, t<sub>SCLHO</sub> $V_{\text{IH}} \\$ SCL V<sub>IL</sub> t<sub>SMRDI</sub>, t<sub>SMRDO</sub> t<sub>SMBRI</sub>, t<sub>SMBRO</sub> t<sub>SMBFI</sub>, t<sub>SMBFO</sub> Figure 7. I2C Signal (SDA and SCL) Timing $V_{\text{IH}}$ SDA $V_{\mathsf{IL}}$ t<sub>SDAHI</sub>, t<sub>SDAHO</sub> t<sub>SDASI</sub> t<sub>SDAHVO</sub> t<sub>SDALVO</sub> SCL $V_{\mathsf{IL}}$ Figure 8. I2C Data Bit Timing Stop Condition Start Condition t<sub>BUFI</sub>, t<sub>BUFO</sub> $V_{\text{IH}}$ SDA $V_{\mathsf{IL}}$ $V_{IL}$ V<sub>IH</sub> -SCL t<sub>CSTOSI</sub>, t<sub>CSTRHI</sub>, t<sub>CSTRHO</sub> t<sub>CSTOSO</sub> Figure 9. I2C Start and Stop Condition Timing **Restart Condition** tcstrhi, SDA $V_{H}$ <sup>t</sup>CSTRHO $\substack{t_{\text{CSTRSI}},\\t_{\text{CSTRSO}}}$ $V_{\mathsf{IH}}$ SCL Figure 10. I2C Restart Condition TIming

### 2.4.4 TPM SPI Host Interface Timing

| Symbol             | Figure    | Description <sup>1</sup>                                | Reference Conditions                                          | Min                      | Max                      | Units |
|--------------------|-----------|---------------------------------------------------------|---------------------------------------------------------------|--------------------------|--------------------------|-------|
| f <sub>SPCK</sub>  | <u>11</u> | SCLK frequency                                          | $V_{HIO}$ =3.3V ±5%; from RE to RE                            | 2                        | 54                       | MHz   |
|                    |           |                                                         | $V_{HIO}$ =1.8V ±5%; from RE to RE                            |                          |                          |       |
| _                  | <u>11</u> | SCLK slew rate                                          | V <sub>HIO</sub> = 3.3V ±5%                                   | 1 <sup>2</sup>           | 4                        | V/ns  |
|                    |           |                                                         | From 0.2 * V <sub>HIO</sub> to 0.8 * V <sub>HIO</sub>         |                          |                          |       |
|                    |           |                                                         | $V_{HIO}$ = 1.8V $\pm$ 5%                                     | 0.6 <sup>3</sup>         | 4                        | V/ns  |
|                    |           |                                                         | From 0.2 * V <sub>HIO</sub> to 0.8 * V <sub>HIO</sub>         |                          |                          |       |
| t <sub>SPCK</sub>  | <u>11</u> | SCLK cycle time                                         | From RE to RE                                                 | 1/f <sub>SPCK</sub> - 5% | 1/f <sub>SPCK</sub> + 5% | ns    |
| t <sub>SPCKH</sub> | <u>11</u> | SCLK high time                                          | At V <sub>IH</sub> (Both Edges),<br>f <sub>SPCK</sub> >36MHz  | 0.3 x t <sub>SPCK</sub>  | 0.5 x t <sub>SPCK</sub>  | ns    |
|                    |           |                                                         | At V <sub>IH</sub> (Both Edges),<br>f <sub>SPCK</sub> <=36MHz | 0.4 x t <sub>SPCK</sub>  | 0.6 x t <sub>SPCK</sub>  | ns    |
| t <sub>SPCKL</sub> | <u>11</u> | SCLK low time                                           | At V <sub>IH</sub> (Both Edges),<br>f <sub>SPCK</sub> >36MHz  | 0.5 x t <sub>SPCK</sub>  | 0.7 x t <sub>SPCK</sub>  | ns    |
|                    |           |                                                         | At V <sub>IL</sub> (Both Edges),<br>f <sub>SPCK</sub> <=36MHz | 0.4 x t <sub>SPCK</sub>  | 0.6 x t <sub>SPCK</sub>  | ns    |
| t <sub>SPSU</sub>  | <u>11</u> | MOSI setup time at slave input                          | At V <sub>IH</sub> /V <sub>IL</sub> before RE SCLK            | 2                        |                          | ns    |
| t <sub>SPHL</sub>  | <u>11</u> | MOSI hold time at slave input                           | At V <sub>IH</sub> /V <sub>IL</sub> after RE SCLK             | 3                        |                          | ns    |
| t <sub>SPVAL</sub> | <u>11</u> | MISO valid time at slave output                         | At V <sub>IH</sub> /V <sub>IL</sub> after FE SCLK             | 0                        | 6                        | ns    |
| t <sub>SPCSS</sub> | <u>11</u> | SCS fall to clock rise time at slave input <sup>4</sup> | From $\overline{SCS}$ $V_{IL}$ to SCLK $V_{IL}$               | 5                        |                          | ns    |
| t <sub>SPCSH</sub> | <u>11</u> | Clock fall to SCS rise time at slave input <sup>5</sup> | From SCLK V <sub>IL</sub> to SCS V <sub>IL</sub>              | 5                        |                          | ns    |
| t <sub>SPCS</sub>  | <u>11</u> | SCS high time                                           | From RE to FE                                                 | 50                       |                          | ns    |
| t <sub>DIS</sub>   | <u>11</u> | MISO disable time                                       | SCS rise to MISO HI-Z                                         |                          | 20                       | ns    |
| _                  |           | MISO capacitive load                                    |                                                               | 0                        | 50                       | pF    |

- 1. Not tested; guaranteed by characterization.
- 2. Minimum slew rate of 0.6 V/ns is allowed if:  $f_{SPCK}$  max = 40 MHz,  $t_{SPSU}$  min = 3 ns and  $t_{SPVAL}$  max = 7 ns. Minimum slew rate of 0.3 V/ns is allowed if:  $f_{SPCK}$  max = 33 MHz,  $t_{SPSU}$  min = 4 ns and  $t_{SPVAL}$  max = 9 ns.
- 3. Minimum slew rate of 0.2 V/ns is allowed if: f<sub>SPCK</sub> max = 33 MHz, t<sub>SPSU</sub> min = 4 ns and t<sub>SPVAL</sub> max = 9 ns. Minimum slew rate of 0.1 V/ns is allowed if: f<sub>SPCK</sub> max = 17 MHz, t<sub>SPSU</sub> min = 7 ns and t<sub>SPVAL</sub> max = 14 ns. 4. SCLK must be low from before SCS fall until the first SPI transaction's SCLK rise.
- 5. SCLK must be low from the last SPI transaction's SCLK fall until after SCS rise.



Figure 11. Host SPI Interface Timing

### 2.5 PACKAGE THERMAL INFORMATION

Thermal resistance (degrees C/W) Theta $_{\mbox{\scriptsize JC}}$  and Theta $_{\mbox{\scriptsize JA}}$  values for the NPCT7xx package are as follows:

Table 2. Theta  $(\Theta)$  J Values

| Package Type | Theta <sub>JA</sub> @0 Ifpm | Theta <sub>JA</sub> @150 Ifpm | Theta <sub>JA</sub> @250 Ifpm | Theta <sub>JA</sub> @500 Ifpm | Theta <sub>JC</sub> |
|--------------|-----------------------------|-------------------------------|-------------------------------|-------------------------------|---------------------|
| TSSOP28      | 29                          | 27                            | 25                            | 23                            | 10                  |
| QFN32        | 36                          | 34.6                          | 32.2                          | 30.8                          | 4.3                 |
| UQFN16       | 77.4                        |                               |                               |                               | 49.1                |

**Note:** Airflow for Theta $_{JA}$  values is measured in linear feet per minute (Ifpm).

# **Physical Dimensions of TSSOP28**

All dimensions are in millimeters.





VARIATIONS (ALL DIMENSIONS SHOWN IN MM)

| SYMBOLS         MIN.         NOM.         MAX.           A         -         -         1.20           A1         0.00         -         0.15           A2         0.80         0.90         1.05           b         0.19         -         0.30           D         9.60         9.70         9.80           E1         4.30         4.40         4.50           E         6.40         BSC           E         0.65         BSC           L1         1.00         REF | `        |          |           | ,       |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------|---------|--|--|
| A1 0.00 - 0.15  A2 0.80 0.90 1.05  b 0.19 - 0.30  D 9.60 9.70 9.80  E1 4.30 4.40 4.50  E 6.40 BSC  E 0.65 BSC  L1 1.00 REF                                                                                                                                                                                                                                                                                                                                              | SYMBOLS  | MIN.     | NOM.      | MAX.    |  |  |
| A2     0.80     0.90     1.05       b     0.19     -     0.30       D     9.60     9.70     9.80       E1     4.30     4.40     4.50       E     6.40 BSC       E     0.65 BSC       L1     1.00 REF                                                                                                                                                                                                                                                                    | Α        | -        | _         | 1.20    |  |  |
| b 0.19 - 0.30 D 9.60 9.70 9.80 E1 4.30 4.40 4.50 E 6.40 BSC E 0.65 BSC L1 1.00 REF                                                                                                                                                                                                                                                                                                                                                                                      | A1       | 0.00 -   |           | 0.15    |  |  |
| D 9.60 9.70 9.80 E1 4.30 4.40 4.50 E 6.40 BSC E 0.65 BSC L1 1.00 REF                                                                                                                                                                                                                                                                                                                                                                                                    | A2       | 0.80     | 0.80 0.90 |         |  |  |
| E1 4.30 4.40 4.50 E 6.40 BSC E 0.65 BSC L1 1.00 REF                                                                                                                                                                                                                                                                                                                                                                                                                     | Ь        | 0.19     | 0.19 –    |         |  |  |
| E 6.40 BSC  © 0.65 BSC  L1 1.00 REF                                                                                                                                                                                                                                                                                                                                                                                                                                     | D        | 9.60     | 9.70      | 9.80    |  |  |
| © 0.65 BSC<br>L1 1.00 REF                                                                                                                                                                                                                                                                                                                                                                                                                                               | E1       | 4.30     | 4,40      | 4,50    |  |  |
| L1 1.00 REF                                                                                                                                                                                                                                                                                                                                                                                                                                                             | E        |          | 6.40 BSC  | .40 BSC |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e        | 0.65 BSC |           |         |  |  |
| 1 0.45 0.60 0.75                                                                                                                                                                                                                                                                                                                                                                                                                                                        | L1       | 1.00 REF |           |         |  |  |
| L   0,70   0,00   0,75                                                                                                                                                                                                                                                                                                                                                                                                                                                  | L        | 0.45     | 0.60      | 0.75    |  |  |
| 5 0.20                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5        | 0.20     | -         | -       |  |  |
| $\theta$ 0 $-$ 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $\theta$ | Ċ        | _         | 8.      |  |  |



28-Pin Thin Shrink Small Outline Package (TSSOP28), JEDEC "Green" Package Order Numbers: See "Product-Specific Information" on page 2

Device topside mark specification:

1st Line: **Nuvoton Company Logo.** 

2nd Line: Part number.

3rd Line: ('XX...XX') Nuvoton proprietary tracking information.

'YWW' is the date code where 'Y' is the last digit of the year and 'WW' is the week in that year. For example, '112' indicates that device assembly 4th Line:

was done in 2021, in week 12 of the year. 'XXXX' is Nuvoton proprietary information.

### nuvoTon

NPCT7xxnsmWX

XXXXXXXX-XXX

XXXXWWY

# **Physical Dimensions of QFN32**

Control dimensions are in millimeters.







|                        |   | SYMBOL | MIN       | NOM          | MAX  |
|------------------------|---|--------|-----------|--------------|------|
| TOTAL THICKNESS        |   | Α      | 0.7       | 0.75         | 0.8  |
| STAND OFF              |   | A1     | 0         | 0.035        | 0.05 |
| MOLD THICKNESS         |   | A2     |           | 0.55         | 0.57 |
| L/F THICKNESS          |   | A3     | 0.203 REF |              |      |
| LEAD WIDTH             |   | b      | 0.2       | 0.2 0.25 0.3 |      |
| BODY SIZE              | X | D      | 5 BSC     |              |      |
| BODT SIZE              | Υ | E      | 5 BSC     |              |      |
| LEAD PITCH             |   | е      | 0.5 BSC   |              |      |
| FP SIZE                | X | J      | 3.4       | 3.5          | 3.6  |
| EP SIZE                | Υ | K      | 3.4       | 3.5          | 3.6  |
| LEAD LENGTH            |   | L      | 0.35      | 5 0.4 0.45   |      |
| PACKAGE EDGE TOLERANCE |   | aaa    | 0.1       |              |      |
| MOLD FLATNESS          |   | bbb    | 0.1       |              |      |
| COPLANARITY            |   | ccc    | 0.08      |              |      |
| LEAD OFFSET            |   | ddd    | 0.1       |              |      |
| EXPOSED PAD OFFSET     |   | eee    | 0.1       |              |      |

NOTES

1.0 COPLANARITY APPLIES TO LEADS, CORNER LEADS AND DIE ATTACH PAD.

32-Pin Quad Flat No-Lead (QFN32) "Green" Package Order Numbers: See "Product-Specific Information" on page 2

Device topside mark specification:

1st & 2nd

Lines: Part number.

2nd Line: 'YWW' is the date code, where 'Y' is the last digit of the year and 'WW' is

the week in that year. For example, '112' indicates that device assembly

was done in 2021, in week 12 of the year.

3rd & 4th

Lines: ('XX...XX') Nuvoton proprietary tracking information.

NPCT7xxn smYX YWW XX XXXXXX XX

# **Physical Dimensions of UQFN16**

Control dimensions are in millimeters.





|                    |               | SYMBOL | MIN       | NOM     | MAX   |
|--------------------|---------------|--------|-----------|---------|-------|
| TOTAL THICKNESS    |               | Α      | 0.5       | 0.55    | 0.6   |
| STAND OFF          |               | A1     | 0         | 0.035   | 0.05  |
| MOLD THICKNESS     |               | A2     |           | 0.4     | 0.425 |
| L/F THICKNESS      | _/F THICKNESS |        | 0.152 REF |         |       |
| LEAD WIDTH         |               | b      | 0.2       | 0.25    | 0.3   |
| BODY SIZE          | Х             | D      | 3 BSC     |         |       |
| BOUT SIZE          | Y             | E      | 3 BSC     |         |       |
| LEAD PITCH         | •             | е      |           | 0.5 BSC |       |
| EP SIZE            | Х             | J      | 1.6       | 1.7     | 1.8   |
| EP SIZE            | Y             | К      | 1.6       | 1.7     | 1.8   |
| EAD LENGTH         |               | L      | 0.35      | 0.4     | 0.45  |
| PACKAGE EDGE TOLE  | RANCE         | aaa    | 0.1       |         |       |
| MOLD FLATNESS      |               | bbb    | 0.1       |         |       |
| COPLANARITY        |               | ccc    | 0.08      |         |       |
| LEAD OFFSET        |               | ddd    | 0.1       |         |       |
| EXPOSED PAD OFFSET |               | eee    | 0.1       |         |       |

NOTES

1.0 COPLANARITY APPLIES TO LEADS, CORNER LEADS AND DIE ATTACH PAD.

16-Pin Ultra-thin Quad Flat No-Lead (UQFN16) "Green" Package Order Numbers: See "Product-Specific Information" on page 2

Device topside mark specification:

ABCDE: Characters 6-10 of the device part number (e.g., "58AAA" for the

NPCT758AAAYX device).

YWW: Date code, where 'Y' is the last digit of the year and 'WW' is the week in

that year. For example, '112' indicates that device assembly was done in

2021, in week 12 of the year.

xy: Nuvoton proprietary tracking information.



Important Notice Nuvoton products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Furthermore, Nuvoton products are not intended for applications wherein failure of Nuvoton products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur.

Nuvoton customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Nuvoton for any damages resulting from such improper use or sales.

### **CONTACT INFORMATION**

For Nuvoton Sales Offices in your region, visit us at:

https://www.nuvoton.com/buy/worldwide-sales-offices/

For Cloud Computing Product Line information, contact:

CloudComputing@nuvoton.com

Please note that all data and specifications are subject to change without notice.

All trademarks of products and companies mentioned in this document belong to their respective owners.

www nuvoton com