# DeepCover Secure Cortex-M3 Flash Microcontroller

## **General Description**

DeepCover® embedded security solutions cloak sensitive data under multiple layers of advanced physical security to provide the most secure key storage possible.

The DeepCover Secure microcontroller (MAX32550) provides an interoperable, secure, and cost-effective solution to build new generations of trusted devices such as mobile chip and pin pads. The MAX32550 is based on a Cortex M3 processor with 1MB of embedded flash, 256KB of system RAM, 8KB of battery-backed AES self-encrypted NVSRAM. It includes all the essential functions of mobile POS terminal including a cryptographic engine, a true random number generator, battery-backed RTC, environmental and tamper detection circuitry, a magnetic stripe reader, a smart card controller with embedded transceiver to directly support 1.8V, 3.3V, and 5V cards, and an integrated secure keypad controller. It also provides a seamless interface to TFT displays and includes a vast array of peripherals, SPIs, UARTs, DMA, ADC, and DAC that add flexibility to control and differentiate the system design.

## **Applications**

- PCI Mobile Payment Terminals (mPOS)
- ATM Keyboards
- EMV Card Reader

#### **Functional Diagram**



#### **Benefits and Features**

- ARM® Cortex® M3 Processor Core Allows for Easy Integration into Applications
  - 108MHz Core Operating Frequency Through PLL
  - 1MB Dual-Bank Flash Memory with Cache
  - 256KB System SRAM
  - 8KB AES Self-Encrypted NVSRAM
- Security Features Facilitate System-Level Protection
  - Secure Boot Loader with Public Key Authentication
  - AES, DES and SHA Hardware Accelerators
  - Modulo Arithmetic Hardware Accelerator (MAA) Supporting RSA, DSA, and ECDSA
  - 8-Line Secure Keypad Controller
  - Hardware True Random-Number Generator
  - Die Shield with Dynamic Fault Detection
  - 6 External Tamper Sensors with Independent Random Dynamic Patterns
  - 256-Bit Flip-Flop-Based Battery-Backup AES Key Storage
  - · Temperature and Voltage Tamper Monitor
  - Real-Time Clock
- Integrated Peripherals Reduce External Component Count
  - · Triple-Track Magnetic Stripe Head Interface
  - One ISO 7816 Smart Card Interface with Integrated Transceiver (1.8V, 3V, and 5V)
  - USB 2.0 Device with Internal Transceiver and Dedicated PLL
  - 3 SPI Ports, 2 UART Ports, and 1 I2C Controller
  - · 6 Timers, 4 with PWM Capability
  - Up to 70 General-Purpose I/O Pins
  - · 2-Channel, 10-Bit ADC and 1-Channel, 8-Bit DAC
  - Color/Monochrome LCD TFT Controller
  - 4-Channel DMA Controller
- Power Management Optimizes Battery Life and Reduces Active Power Consumption
  - Single 3.3V Supply Operation\*
  - · Integrated Battery-Backup Switch
  - Clock Gating Function
  - Low-Current Battery-Backup Operation

\*5V smart card support requires external 5.0V supply.

DeepCover is a registered trademark of Maxim Integrated Products, Inc. ARM and Cortex are registered trademarks and ARM is a service mark of ARM Limited.



# DeepCover Secure Cortex-M3 Flash Microcontroller

## **Absolute Maximum Ratings**

| (All voltages with respect to GND. | )                              |
|------------------------------------|--------------------------------|
| V <sub>DD</sub> , V <sub>DDA</sub> | 0.5V to +3.6V                  |
| SC_VDDA                            | 0.5V to +5.5V                  |
| Any Lead                           | 0.5V to V <sub>DD</sub> + 0.5V |

Operating Temperature Range ......-40°C to +85°C Storage Temperature Range .....-65°C to +150°C Continuous Power Dissipation ( $T_A$  = +85°C) .......1231mW Soldering Temperature ......See IPC/JEDEC J-STD-020A

## **Package Thermal Characteristics (Note 1)**

**CSBGA** 

Junction-to-Ambient Thermal Resistance (θ<sub>JA</sub>) ......32.5°C/W

Junction-to-Case Thermal Resistance (θ<sub>JC</sub>).....8.8°C/W

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

| PARAMETER                                      | SYMBOL                             | CONDITIONS                                          | MIN  | TYP                        | MAX | UNITS  |
|------------------------------------------------|------------------------------------|-----------------------------------------------------|------|----------------------------|-----|--------|
| POWER SUPPLY                                   |                                    | 001                                                 | ·    |                            |     |        |
|                                                | V <sub>DD</sub> , V <sub>DDA</sub> |                                                     | 3.0  | 3.3                        | 3.6 | V      |
| Supply Voltage                                 |                                    | 1.8/3V cards                                        | 3.2  | 3.3                        | 5.5 | V      |
|                                                | V <sub>SC_VDDA</sub>               | 1.8/3/5V cards                                      | 5.15 | 5.25                       | 5.5 | V      |
| Battery Supply Voltage                         | V <sub>BAT</sub>                   |                                                     | 2.3  |                            | 3.6 | V      |
| Main Battery Supply Voltage                    | V <sub>MAIN</sub>                  |                                                     | 0    |                            | 3.6 | V      |
| Main Battery Supply Switching<br>Threshold     | V <sub>MAIN</sub> _<br>SWITCH      |                                                     | 2.3  | 2.5                        | 2.7 | V      |
| Power-Fail Reset Voltage                       | V <sub>RST</sub>                   |                                                     | 2.8  |                            | 3.0 | V      |
| Power-Fail Warning Voltage                     | V <sub>PFW</sub>                   |                                                     |      | V <sub>RST</sub><br>+ 0.05 |     | V      |
| Supply Current (Note 2)                        | I <sub>DD1</sub>                   | f <sub>SYS</sub> = 108MHz<br>T <sub>A</sub> = +25°C |      | 60                         | 80  | mA     |
| Idle Mode Current (Note 3)                     |                                    | T <sub>A</sub> = +25°C                              |      | 9.4                        |     | mA     |
| idle Mode Current (Mote 3)                     | I <sub>IDLE</sub>                  | T <sub>A</sub> = +85°C                              |      | 10.5                       |     | mA     |
| Standby Mode Current                           | 1                                  | T <sub>A</sub> = +25°C                              |      | 550                        |     | μA     |
| (Note 4)                                       | I <sub>STBY</sub>                  | T <sub>A</sub> = +85°C                              |      | 1220                       |     | μA     |
| Battery Back Mode Current                      | 1                                  | T <sub>A</sub> = +25°C                              |      | 3.9                        |     | μA     |
| (Note 5)                                       | I <sub>BAT</sub>                   | T <sub>A</sub> = +85°C                              |      | 4.4                        |     | μA     |
| Main Battery Back Mode<br>Current (Note 6)     | I <sub>MAIN</sub>                  | T <sub>A</sub> = +25°C                              |      | 7                          |     | μA     |
| Battery Leakage Current (Note 7)               | I <sub>BAT2</sub>                  | T <sub>A</sub> = +25°C                              |      |                            | 100 | nA     |
| EXTERNAL CRYSTAL OSCILLA                       | ATOR                               |                                                     | •    |                            |     | •      |
| External Oscillator/Crystal Frequency (Note 8) | fHFXIN                             |                                                     |      | 12                         |     | MHz    |
| Crystal Oscillator Startup Time                | t <sub>HFSU</sub>                  |                                                     |      | 8192                       |     | cycles |

# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +85°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                                              | SYMBOL              | CONDITIONS                                                              | MIN                      | TYP      | MAX                      | UNITS |
|--------------------------------------------------------|---------------------|-------------------------------------------------------------------------|--------------------------|----------|--------------------------|-------|
| INTERNAL OSCILLATOR                                    |                     |                                                                         |                          |          |                          |       |
| Oscillator Frequency                                   | fosc                |                                                                         | 84                       | 96       | 108                      | MHz   |
| NANOPOWER RING                                         |                     |                                                                         |                          |          |                          |       |
| Nanopower Ring Frequency                               | f <sub>NANO</sub>   |                                                                         | 4.2                      | 8.0      | 14                       | kHz   |
| Digital I/O (Note 9)                                   |                     |                                                                         |                          |          |                          | •     |
| Input High Voltage (All Pins Except External Sensors)  | V <sub>IH</sub>     | 20                                                                      | 0.7 x<br>V <sub>DD</sub> |          | $V_{DD}$                 | V     |
| Input Hysteresis (All Pins<br>Except External Sensors) | V <sub>IHYS</sub>   | 10                                                                      |                          | 0.3      |                          | V     |
| Input Low Voltage (All Pins Except External Sensors)   | V <sub>IL1</sub>    | 8                                                                       | GND                      |          | 0.3 x<br>V <sub>DD</sub> | V     |
| Output Low Voltage<br>(Standard Port Pins)             | V <sub>OL2</sub>    | I <sub>OL</sub> = 2mA                                                   |                          |          | 0.4                      | V     |
| Output High Voltage<br>(Standard Port Pins)            | V <sub>OH2</sub>    | I <sub>OH</sub> = -2mA                                                  | V <sub>DD</sub><br>-0.4  |          |                          | V     |
| Output Low Voltage<br>(High-Drive Port Pins)           | V <sub>OL4</sub>    | I <sub>OL</sub> = 4mA                                                   |                          |          | 0.4                      | V     |
| Output High Voltage<br>(High-Drive Port Pins)          | Уон4                | I <sub>OH</sub> = -4mA                                                  | V <sub>DD</sub><br>-0.4  |          |                          | V     |
| Input Leakage Current                                  | ΙL                  | Internal pullup disabled                                                | -1                       |          | +1                       | μA    |
| Input Capacitance (HFXIN)                              | C <sub>HFXIN</sub>  |                                                                         |                          | 8        |                          | pF    |
| Input Capacitance (32KIN)                              | C <sub>32KIN</sub>  |                                                                         |                          | 6        |                          | pF    |
| Input Capacitance (All Port Pins)                      | C <sub>IN</sub>     |                                                                         |                          | 5        |                          | pF    |
| Input Pullup Resistance (All Port Pins and RSTIN)      | R <sub>PU</sub>     |                                                                         | 50                       | 100      | 150                      | kΩ    |
| Input Pulldown Resistance (All Port Pins)              | R <sub>PD</sub>     |                                                                         | 50                       | 100      | 150                      | kΩ    |
| USB                                                    |                     |                                                                         |                          |          |                          |       |
| USB Supply Voltage                                     | V <sub>USB</sub>    |                                                                         |                          | $V_{DD}$ |                          | V     |
| Input High Voltage D+, D-                              | V <sub>IH_USB</sub> | (Note 10)                                                               | 2.0                      |          |                          | V     |
| Input Low Voltage D+, D-                               | V <sub>IL_USB</sub> | (Note 10)                                                               |                          |          | 0.8                      | V     |
| Output Low Voltage D+, D-                              | V <sub>OL_USB</sub> | RL = 1.5 k $\Omega$ from DP to V <sub>USB</sub> and IOL = 4mA (Note 10) | GND                      |          | 0.3                      | V     |

# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Electrical Characteristics (continued)**

| PARAMETER                                         | SYMBOL              | CONDITIONS                                                          | MIN   | TYP      | MAX       | UNITS       |
|---------------------------------------------------|---------------------|---------------------------------------------------------------------|-------|----------|-----------|-------------|
| Output High Voltage D+, D-                        | V <sub>OH_USB</sub> | RL = 15 k $\Omega$ from DP and DM to<br>GND and IOH = 4mA (Note 10) | 2.8   | NO       | $V_{DD}$  | V           |
| Transition Time (Rise/Fall) D+,<br>D- (Note 11)   | t <sub>RF</sub>     | CL = 50pF (Note 10)                                                 | 4     |          | 20        | nS          |
| D+, D- Pin Capacitance                            | C <sub>IN_USB</sub> | Pin to GND                                                          |       | 8        |           | pF          |
| Differential Input Sensitivity for D+, D-         | V <sub>DI</sub>     | FSD+ to FSD- (Note 10)                                              | 0.2   |          |           | V           |
| Common-Mode Voltage Range                         | V <sub>CM</sub>     | Includes VDI range (Note 10)                                        | 0.8   |          | 2.5       | V           |
| Single-Ended Receiver<br>Threshold                | V <sub>SE</sub>     | (Note 10)                                                           | 0.8   |          | 2.0       | V           |
| Single-Ended Receiver<br>Hysteresis               | V <sub>SEH</sub>    |                                                                     |       | 200      |           | mV          |
| Differential Output Signal<br>Cross-Point Voltage | V <sub>CRS</sub>    | GBD                                                                 | 1.3   |          | 2.0       | V           |
| Internal Pullup Resistor                          | P                   | Idle (Note 10)                                                      | 0.9   |          | 1.575     | kΩ          |
| internal Fullup Resistor                          | R <sub>PU_USB</sub> | Receiving (Note 10)                                                 | 1.425 |          | 3.090     | kΩ          |
| Driver Output Resistance                          | R <sub>DRV</sub>    |                                                                     | 28    |          | 44        | Ω           |
| ENVIRONMENTAL SENSORS                             |                     |                                                                     |       |          |           |             |
| V <sub>DD</sub> Overvoltage Threshold             | $V_{DD\_OV}$        |                                                                     | 3.6   |          | 3.8       | V           |
| V <sub>BAT</sub> Undervoltage Threshold           | V <sub>BAT_UV</sub> |                                                                     | 2.1   |          | 2.3       | V           |
| V <sub>BAT</sub> Over Voltage Threshold           | V <sub>BAT_OV</sub> |                                                                     | 3.6   |          | 3.8       | V           |
| High-Temperature Threshold                        | T <sub>HTR</sub>    | GBD                                                                 | 110   | 120      | 130       | °C          |
| The Table 1                                       | T <sub>LTR1</sub>   | GBD                                                                 | -70   | -60      | -50       | °C          |
| Low-Temperature Threshold                         | T <sub>LTR2</sub>   | GBD                                                                 | -44   | -37      | -30       | °C          |
| 10-BIT ADC                                        |                     |                                                                     |       |          |           |             |
| Resolution                                        |                     |                                                                     |       | 10       |           | Bits        |
| ADC Clock Frequency                               | f <sub>ACLK</sub>   |                                                                     | 0.1   |          | 3.375     | MHz         |
| AN0-AN1 Input Voltage Range                       | V <sub>AN</sub>     |                                                                     | GND   |          | $V_{DDA}$ | V           |
| Analog Input Capacitance                          | C <sub>AIN</sub>    |                                                                     |       | 1        |           | pF          |
| Integral Nonlinearity                             | INL                 | (Note 12)                                                           |       |          | ±2        | LSB         |
| Differential Nonlinearity                         | DNL                 | (Note 12)                                                           |       |          | ±1        | LSB         |
| Offset Error                                      | Vos                 | (Note 12)                                                           |       |          | ±4        | LSB         |
| ADC Active Current                                | I <sub>ADC</sub>    | ACLK = 3.375MHz, internal reference on                              |       | 260      |           | μΑ          |
| ADC Setup Time                                    | t <sub>ADC_SU</sub> |                                                                     |       | 30       |           | μs          |
| ADC Output Latency                                | t <sub>ADC</sub>    |                                                                     |       | 1025     |           | TACLK       |
| ADC Settling Time                                 | tADC_SETTLE         | Due to channel or reference change                                  |       | 48<br>14 |           | FACLK<br>µs |
| ADC Throughput                                    | F <sub>ADC</sub>    |                                                                     |       |          | 3.375     | ksps        |

# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Electrical Characteristics (continued)**

| PARAMETER                                 | SYMBOL               | CONDITIONS                                                          | MIN  | TYP                          | MAX                          | UNITS |
|-------------------------------------------|----------------------|---------------------------------------------------------------------|------|------------------------------|------------------------------|-------|
| 10-BIT ADC REFERENCE                      |                      |                                                                     |      | 40                           |                              |       |
| Internal Reference Voltage                | V <sub>IREF</sub>    |                                                                     |      | 1.22                         | ±5%                          | V     |
| External Reference Voltage                | V <sub>EXTREF</sub>  |                                                                     |      |                              | $V_{DDA}$                    | V     |
| Internal Reference Setup Time             | t <sub>IREF_SU</sub> |                                                                     |      | 30                           |                              | μs    |
| 8-BIT DAC                                 |                      |                                                                     |      |                              |                              |       |
| Resolution                                | DAC <sub>R</sub>     | Guaranteed monotonic                                                |      | 8                            |                              | Bits  |
| Differential Nonlinearity                 | DNL                  | Code 07 to F9h (Note 10)                                            |      | ±0.2                         |                              | LSB   |
| Integral Nonlinearity                     | INL                  | Code 07 to F9h (Note 10)                                            |      | ±0.4                         |                              | LSB   |
| Offset Error                              | E <sub>O</sub>       | (Note 10)                                                           |      | ±2                           |                              | LSB   |
| Gain Error                                | E <sub>G</sub>       | (Note 10)                                                           |      | ±2                           |                              | LSB   |
| Power up Time                             | T <sub>PU</sub>      |                                                                     |      | 200                          |                              | μs    |
| Full-Scale Voltage                        | V <sub>DACOUT</sub>  |                                                                     |      | 2.0                          |                              | V     |
| SMART CARD                                | •                    | 00                                                                  |      |                              |                              |       |
| Active SC_VDDA Current 5V<br>Cards        | I <sub>DD_SC5</sub>  | Regulator on, SC_VDDA = 5.25V, f <sub>SC_CLK</sub> = 5MHz (Note 10) |      | I <sub>LOAD</sub> +<br>2.5mA | I <sub>LOAD</sub> +<br>3.5mA | mA    |
| Active SC_VDDA Current 3V<br>Cards        | IDD_SC33             | Regulator on, SC_VDDA = 3.3V, f <sub>SC_CLK</sub> = 5MHz (Note 10)  |      | I <sub>LOAD</sub> +<br>1.5mA | I <sub>LOAD</sub> +<br>2.5mA | mA    |
| Active SC_VDDA Current 1.8V<br>Cards      | DD_SC18              | Regulator on, SC_VDDA = 3.3V, f <sub>SC_CLK</sub> = 5MHz (Note 10)  |      | I <sub>LOAD</sub> +<br>1mA   | I <sub>LOAD</sub> +<br>1.5mA | mA    |
| Inactive Mode Current                     | IDD SCIDLE           | Card inactive, regulator off                                        |      | 1                            |                              | μA    |
| SMART CARD—SC_VCC                         |                      |                                                                     |      |                              |                              |       |
| Output Low Voltage—<br>Card-Inactive Mode | V <sub>SC_VCC1</sub> | ISC_VCC = 1mA (Note 10)                                             | 0    |                              | 0.3                          | ٧     |
| Output Current—<br>Card-Inactive Mode     | ISC_VCC1             | SC_VCC = 0V (Note 10)                                               | 0    |                              | -1                           | mA    |
| Slew Rate—Card-Active Mode                | V <sub>SC_VCCR</sub> | Up/down, C < 300nF                                                  |      | 0.10                         |                              | V/µs  |
|                                           |                      | 5V supply selected,<br>ISC_VCC < -60mA (Note 10)                    | 4.60 | 5                            | 5.25                         |       |
| Output Low Voltage— Card Active Mode      | V <sub>SC_VCC2</sub> | 3V supply selected,<br>ISC_VCC < -55mA (Note 10)                    | 2.78 | 3                            | 3.22                         | V     |
|                                           |                      | 1.8V supply selected,<br>ISC_VCC < -40mA (Note 10)                  | 1.66 | 1.8                          | 1.94                         |       |
|                                           |                      | 5V supply selected,<br>SC_VCC = 0V-5.25V (Note 10)                  |      |                              | -60                          |       |
| Output Current— Card Active Mode          | lsc_vcc2             | 3V supply selected,<br>SC_VCC = 0V-3.3V (Note 10)                   |      |                              | -55                          | mA    |
|                                           |                      | 1.8V supply selected,<br>SC_VCC = 0V-1.8V (Note 10)                 |      |                              | -40                          |       |

# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Electrical Characteristics (continued)**

| PARAMETER                                 | SYMBOL                      | CONDITIONS MIN TYP MA                                             |                              | MAX | UNITS                         |     |
|-------------------------------------------|-----------------------------|-------------------------------------------------------------------|------------------------------|-----|-------------------------------|-----|
| Shutdown Current Threshold                | I <sub>SC_VCC_SD</sub>      |                                                                   |                              | 152 |                               | mA  |
| SMART CARD—SC_DETECT                      |                             |                                                                   |                              |     | 7                             |     |
| Input Low Voltage                         | V <sub>ILSC_DETECT</sub>    | (Note 10)                                                         |                              |     | 0.3 x<br>V <sub>DD</sub>      | V   |
| Input High Voltage                        | V <sub>IHSC_DETECT</sub>    | (Note 10)                                                         | 0.7 x<br>V <sub>DD</sub>     |     |                               | V   |
| Input Low Current                         | ILSC_DETECT                 | V <sub>SC_DETECT</sub> = 0V (Note 10)                             | -5                           | -3  | 0                             | μA  |
| Input High Current                        | I <sub>IHSC_DETECT</sub>    | V <sub>SC_DETECT</sub> = V <sub>DD</sub> (Note 10)                | <b>-</b> 1                   |     | +1                            | μΑ  |
| SMART CARD—SC_CLK                         |                             |                                                                   |                              |     |                               |     |
| Output Low Voltage—<br>Card Inactive Mode | V <sub>OLSC_CLK</sub>       | I <sub>OLSC_CLK</sub> = 1mA (Note 10)                             | 0                            |     | 0.3                           | V   |
| Output Current— Card-Inactive Mode        | lolsc_clk                   | V <sub>OL_SCCLK</sub> = 0V (Note 10)                              |                              | ±15 |                               | μΑ  |
| Output Low Voltage—<br>Card-Active Mode   | V <sub>OL1SC_CLK</sub>      | I <sub>OLSC_CLK</sub> = 200μA (Note 10)                           | 0                            |     | 0.2 x<br>V <sub>SC_VCC</sub>  | ٧   |
| Output High Voltage—<br>Card-Active Mode  | V <sub>OHSC_CLK</sub>       | I <sub>OLSC_CLK</sub> = -200μA (Note 10)                          | 0.7 x<br>V <sub>SC_VCC</sub> |     | V <sub>SC_VCC</sub>           | ٧   |
| Rise Time—Card-Active Mode                | trsc_clk                    | C <sub>L</sub> = 30pF, f <sub>SC_CLK</sub> = 5MHz<br>10%–90%, GBD |                              |     | 8% of<br>f <sub>SC_CLK</sub>  | ns  |
| Fall Time—Card-Active Mode                | tesc_clk                    | C <sub>L</sub> = 30pF, f <sub>SC_CLK</sub> = 5MHz<br>10%–90%, GBD |                              |     | 8% of<br>f <sub>SC_CLK</sub>  | ns  |
| Current Limitation— Card-Active Mode      | SC_CLK_LIM                  | (Note 10)                                                         | -55                          |     | +55                           | mA  |
| Clock Frequency—<br>Card Active Mode      | fsc_clk                     | Operational (Note 10)                                             | 1                            |     | 4.8                           | MHz |
| SMART CARD—SC_RST                         | •                           |                                                                   |                              |     |                               |     |
| Output Low Voltage—<br>Card Inactive Mode | V <sub>OLSC_RST</sub>       | I <sub>OLSC_RST</sub> = 1mA (Note 10)                             | 0                            |     | 0.3                           | V   |
| Output Current—<br>Card-Inactive Mode     | lolsc_rst                   | V <sub>OLSC_RST</sub> = 0V (Note 10)                              |                              | ±15 |                               | μΑ  |
| Output Low Voltage—<br>Card-Active Mode   | V <sub>OL1SC_RST</sub>      | I <sub>OLSC_RST</sub> = 150μA (Note 10)                           | 0                            |     | 0.12 x<br>V <sub>SC_VCC</sub> | V   |
| Output High Voltage—<br>Card-Active Mode  | V <sub>OHSC_RST</sub>       | I <sub>OHRST</sub> = -200μA (Note 10)                             | 0.8 x<br>V <sub>SC_VCC</sub> |     | V <sub>SC_VCC</sub>           | V   |
| Fall Time—Card-Active Mode                | T <sub>FSC_RST</sub>        | C <sub>L</sub> = 30pF, 90% to 10%, GBD                            |                              |     | 0.1                           | μs  |
| Rise Time—Card-Active Mode                | T <sub>RCS_RST</sub>        | C <sub>L</sub> = 30 pF, 10% to 90%, GBD                           |                              |     | 0.1                           | μs  |
| Current Limitation—<br>Card-Active Mode   | I <sub>SC_RST</sub> (LIMIT) | (Note 10)                                                         | -10                          |     | +10                           | mA  |

# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Electrical Characteristics (continued)**

| PARAMETER                                       | SYMBOL                      | CONDITIONS                                                         | MIN                           | TYP MAX                       | UNITS |
|-------------------------------------------------|-----------------------------|--------------------------------------------------------------------|-------------------------------|-------------------------------|-------|
| SMART CARD—SC_C4, SC_C8                         |                             |                                                                    |                               | 10/v                          |       |
| Output Low Voltage—<br>Card Inactive Mode       | V <sub>OLSC_C48</sub>       | I <sub>OLSC_C48</sub> = 1mA (Note 10)                              | 0                             | 0.3                           | V     |
| Output Current—<br>Card-Inactive Mode           | I <sub>OLSC_C48</sub>       | V <sub>OLSC_C48</sub> = 0V (Note 10)                               | 0                             | ±15                           | μA    |
| Internal Pullup Resistor—<br>Card Inactive Mode | R <sub>PUPSC_C48</sub>      | Between C4 or C8 and SC_<br>VCC (Note 10)                          | 9                             | 14.5                          | kΩ    |
| Output Low Voltage—<br>Card-Active Mode         | V <sub>OL1SC_C48</sub>      | I <sub>OLSC_C48</sub> = 1mA (Note 10)                              | 0                             | 0.4                           | V     |
| Output High Voltage—                            | V                           | I <sub>OHSC_C48</sub> ≤ -20μA (Note 10)                            | 0.8 x<br>V <sub>SC_VCC</sub>  | V <sub>SC_VCC</sub>           | V     |
| Card-Active Mode                                | Vohsc_c48                   | I <sub>OHSC_C48</sub> ≤ -40μA (3V/5V)<br>(Note 10)                 | 0.75 x<br>V <sub>SC_VCC</sub> | V <sub>SC_VCC</sub>           | V     |
| Current Limitation—<br>Card-Active Mode         | I <sub>SC_C48</sub> (LIMIT) | (Note 10)                                                          | -15                           | +15                           | mA    |
| Output Rise/Fall Time—<br>Card-Active Mode      | t <sub>RFSC_C48</sub>       | $C_L = 30 \text{ pF}$<br>$f_{MAX\_C48} = 1 \text{MHz}, \text{GBD}$ |                               | 0.8                           | μs    |
| Input Low Voltage—<br>Card-Active Mode          | V <sub>ILSC_C48</sub>       | (Note 10)                                                          | -0.3                          | 0.15 x<br>V <sub>SC_VCC</sub> | V     |
| Input Low Current—<br>Card Active Mode          | IILSC_C48                   | V <sub>ILSC_C48</sub> = 0V (Note 10)                               | -850                          |                               | μA    |
| Input High Current—<br>Card Active Mode         | IHSC_C48                    | V <sub>IHSC_C48</sub> = V <sub>SC_VCC</sub><br>(Note 10)           |                               | 20                            | μA    |
| Input High Voltage—<br>Card Active Mode         | V <sub>IHSC_C48</sub>       | (Note 10)                                                          | 0.7<br>V <sub>SC_VCC</sub>    | V <sub>SC_VCC</sub>           | V     |
| SMART CARD—SC_IO                                |                             |                                                                    |                               |                               | ,     |
| Output Low Voltage—<br>Card Inactive Mode       | V <sub>OLSC_IO</sub>        | I <sub>OLSC_IO</sub> = 1mA (Note 10)                               | 0                             | 0.15 x<br>V <sub>SCVCC</sub>  | V     |
| Output Current—<br>Card-Inactive Mode           | lolsc_io                    | V <sub>OLSC_IO</sub> = 0V (Note 10)                                |                               | ±15                           | μA    |
| Internal Pullup Resistor— Card Inactive Mode    | R <sub>PUPSC_IO</sub>       | To SC_V <sub>CC</sub> (Note 10)                                    | 9                             | 14.5                          | kΩ    |
| Output Low Voltage—<br>Card-Active Mode         | V <sub>OL1SC_IO</sub>       | I <sub>OLSC_IO</sub> = 1mA (Note 10)                               | 0                             | 0.15 x<br>V <sub>SCVCC</sub>  | V     |
| Output High Voltage—<br>Card-Active Mode        | V <sub>OHSC_IO</sub>        | I <sub>OHSC_IO</sub> ≤ -20μA (Note 10)                             | 0.8 x<br>V <sub>SCVCC</sub>   | V <sub>SCVCC</sub>            | V     |
| Output High Voltage—<br>Card Active Mode        | V <sub>OHSC_IO</sub>        | I <sub>OHSC_IO</sub> ≤ -40μA (3V/5V)<br>(Note 10)                  | 0.75 x<br>V <sub>SCVCC</sub>  | V <sub>SCVCC</sub>            | V     |

# DeepCover Secure Cortex-M3 Flash Microcontroller

## **Electrical Characteristics (continued)**

| PARAMETER                                  | SYMBOL                     | CONDITIONS                                              | MIN                         | TYP        | MAX                          | UNITS |
|--------------------------------------------|----------------------------|---------------------------------------------------------|-----------------------------|------------|------------------------------|-------|
| Current Limitation— Card-Active Mode       | I <sub>SC_IO</sub> (LIMIT) | (Note 10)                                               | -15                         | $\sqrt{O}$ | +15                          | mA    |
| Output Rise/Fall Time—<br>Card-Active Mode | T <sub>RFSC_IO</sub>       | C <sub>L</sub> = 30 pF, GBD                             | 7                           |            | 0.8                          | μs    |
| Input Low Voltage—<br>Card-Active Mode     | V <sub>ILSC_IO</sub>       | (Note 10)                                               | -0.3                        |            | 0.15 x<br>V <sub>SCVCC</sub> | ٧     |
| Input Low Current—<br>Card Active Mode     | lilsc_io                   | V <sub>ILSC_IO</sub> = 0V (Note 10)                     | -850                        |            |                              | μΑ    |
| Input High Current—<br>Card Active Mode    | l <sub>IHSC_IO</sub>       | V <sub>IHSC_IO</sub> = V <sub>SC_VCC</sub><br>(Note 10) |                             |            | 20                           | μΑ    |
| Input High Voltage—<br>Card Active Mode    | V <sub>IHSC_IO</sub>       | (Note 10)                                               | 0.7 x<br>V <sub>SCVCC</sub> |            | V <sub>SCVCC</sub>           | V     |
| SMART CARD TIMING                          |                            |                                                         |                             |            |                              |       |
| Activation Time                            | t <sub>ACT</sub>           | 00                                                      |                             | 160        | ·                            | μs    |
| Deactivation Time                          | t <sub>DEACT</sub>         |                                                         |                             | 80         |                              | μs    |
| SC_DETECT Debounce Time                    | t <sub>DBSC_DETECT</sub>   |                                                         |                             | 8          |                              | ms    |

- Note 2: Measured on the V<sub>DD</sub> pin and the part not in reset. All inputs are connected to GND or V<sub>DD</sub>. Outputs do not source/sink any current. Part is executing code from internal RAM.
- Note 3: Measured on the V<sub>DD</sub> pin and the part not in reset. All inputs are connected to GND or V<sub>DD</sub>. Outputs do not source/sink any
- (FOOT) MESSUred on the V<sub>DD</sub> pin and the part not in reset. All inputs are connected to GND or V<sub>DD</sub>. Outputs do not source/sink any
- Note 5: Measured on the V<sub>BAT</sub> pin. V<sub>MAIN</sub> = 0V, V<sub>BAT</sub> = 3.3V, and V<sub>DD</sub> = 0V. All inputs connected to GND. Outputs do not source/ sink any current. RTC, die shield, temperature sensors, voltage sensors, and external sensors are enabled. External sensor pairs are tied together with  $0\Omega$  resistors. The external sensor clock is 2kHz.
- Note 6: Measured on the V<sub>MAIN</sub> pin. V<sub>MAIN</sub> = 3.3V, V<sub>BAT</sub> = 3.3V and V<sub>DD</sub> = 0V. All inputs connected to GND. Outputs do not source/sink any current. RTC, die shield, temperature sensors, voltage sensors, and external sensors are enabled. External sensor pairs are tied together with  $0\Omega$  resistors. The external sensor clock is 2kHz.
- Note 7: Measured on the V<sub>BAT</sub> pin. V<sub>MAIN</sub> = 2.8V, V<sub>BAT</sub> = 3.6V and V<sub>DD</sub> = 0V. All inputs connected to GND. Outputs do not source/ sink any current.
- Note 8: External oscillator duty cycle should be between 45% and 55%.
- Note 9: The maximum total current, IOH (max) and IOL (max), for all listed outputs combined should not exceed 100mA to satisfy the maximum specified voltage drop.
- **Note 10:** Production tested at  $T_A = +85^{\circ}C$ .
- Note 11: As per USB 2.0 specification, rise and fall time transitions must also be matched to within ±10%.
- **Note 12:** Production tested at  $T_A = +25$ °C.

DeepCover Secure Cortex-M3 Flash Microcontroller

# **Pin Configuration**



# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Pin Description**

| BALL | GPIO PORT<br>NUMBER | PRIMARY<br>FUNCTION | SECONDARY<br>FUNCTION                 | FUNCTION                                    |
|------|---------------------|---------------------|---------------------------------------|---------------------------------------------|
| E4   | P0.0                | KBD0                | _                                     | Keyboard I/O                                |
| E5   | P0.1                | KBD1                | _                                     | Keyboard I/O                                |
| E6   | P0.2                | KBD2                | _                                     | Keyboard I/O                                |
| E7   | P0.3                | KBD3                | _                                     | Keyboard I/O                                |
| F7   | P0.4                | KBD4                | _                                     | Keyboard I/O                                |
| G7   | P0.5                | KBD5                | _                                     | Keyboard I/O                                |
| G6   | P0.6                | KBD6                | _                                     | Keyboard I/O                                |
| G5   | P0.7                | KBD7                | _                                     | Keyboard I/O                                |
| E2   | P0.8                | RXD0                | _                                     | UART0 Data Input                            |
| B4   | P0.9                | TXD0                | - 6                                   | UART0 Data Output                           |
| C4   | P0.10               | RTS0                | SC_C4_BYP                             | UART0 Request to Send/Smart Card C4 Bypass  |
| В3   | P0.11               | CTS0                | SC_C8_BYP                             | UART0 Clear to Send/Smart Card C8 Bypass    |
| C3   | P0.12               | RXD1                | -07                                   | UART1 Data Input                            |
| C2   | P0.13               | TXD1                | 40                                    | UART1 Data Output                           |
| C1   | P0.14               | RTS1                |                                       | UART1 Request to Send                       |
| A1   | P0.15               | CTS1                | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | UART1 Clear to Send                         |
| A6   | P0.16               | MISO0               | <u> </u>                              | SPI0 Master In, Slave Out                   |
| A3   | P0.17               | MOSI0               | _                                     | SPI0 Master Out, Slave In                   |
| B7   | P0.18               | SCLK0               | _                                     | SPI0 Clock                                  |
| A7   | P0.19               | SSEL0_0             | _                                     | SPI0 Slave Select 0                         |
| A2   | P0.20               | SSEL0_1             | _                                     | SPI0 Slave Select 1                         |
| F5   | P0.21               | SSEL0_2             | SC_IO_BYP                             | SPI0 Slave Select 2/Smart Card I/O Bypass   |
| C7   | P0,22               | SSEL0_3             | SC_RST_BYP                            | SPI0 Slave Select 3/Smart Card Reset Bypass |
| A8   | P0.23               | SDA                 | _                                     | I <sup>2</sup> C Data                       |
| A9   | P0.24               | SCL                 | _                                     | I <sup>2</sup> C Clock                      |
| B8   | P0.25               | MISO1               | _                                     | SPI1 Master In, Slave Out                   |
| A10  | P0.26               | MOSI1               | _                                     | SPI1 Master Out, Slave In                   |
| В9   | P0.27               | SCLK1               | _                                     | SPI1 Clock                                  |
| A11  | P0.28               | SSEL1_0             | _                                     | SPI1 Slave Select 0                         |
| C9   | P0.29               | SSEL1_1             | _                                     | SPI1 Slave Select 1                         |
| B10  | P0.30               | SSEL1_2             | TCLK2                                 | SPI1 Slave Select 2/Timer 2 CLK I/O         |
| C8   | P0.31               | SSEL1_3             | TCLK3                                 | SPI1 Slave Select 3/Timer 3 CLK I/O         |
| E10  | P1.0                | TCLK0               | SC_DETECT_BYP                         | Timer 0 CLK I/O/Smart Card Detect Bypass    |
| D11  | P1.1                | TCLK1               | SC_CLK_BYP                            | Timer 1 CLK I/O/Smart Card CLK Bypass       |

# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Pin Description (continued)**

| BALL | GPIO PORT<br>NUMBER | PRIMARY<br>FUNCTION | SECONDARY<br>FUNCTION | FUNCTION                                       |
|------|---------------------|---------------------|-----------------------|------------------------------------------------|
| F10  | P1.2                | LCD_DATA0           | LCD_CLK               | Mono LCD Data 0/LCD Clock                      |
| D10  | P1.3                | LCD_DATA1           | LCD_HSYNC             | Mono LCD Data 1/LCD Horizontal Sync            |
| G9   | P1.4                | LCD_DATA2           | LCD_VSYNC             | Mono LCD Data 2/LCD Vertical Sync              |
| E11  | P1.5                | LCD_DATA3           | LCD_VDEN              | Mono LCD Data 3/LCD Video Data Enable          |
| G10  | P1.6                | LCD_DATA4           | LCD_GREEN0            | Mono LCD Data 4/LCD Green Value 0              |
| F11  | P1.7                | LCD_DATA5           | LCD_GREEN1            | Mono LCD Data 5/LCD Green Value 1              |
| G11  | P1.8                | LCD_DATA6           | LCD_GREEN2            | Mono LCD Data 6/LCD Green Value 2              |
| H10  | P1.9                | LCD_DATA7           | LCD_GREEN3            | Mono LCD Data 7/LCD Green Value 3              |
| H11  | P1.10               | LCD_EN              | LCD_GREEN4            | Mono LCD Enable/LCD Green Value 4              |
| J11  | P1.11               | LCD_RS              | LCD_GREEN5            | Mono LCD Command/Data Select/LCD Green Value 5 |
| J9   | P1.12               | LCD_RW              | LCD_GREEN6            | Mono LCD RW/LCD Green Value 6                  |
| K11  | P1.13               | MISO2               | LCD_GREEN7            | LCD Green Value 7/SPI2 Master In, Slave Out    |
| J10  | P1.14               |                     | LCD_BLUE0             | LCD Blue Value 0                               |
| K10  | P1.15               | _                   | LCD_BLUE1             | LCD Blue Value 1                               |
| L11  | P1.16               |                     | LCD_BLUE2             | LCD Blue Value 2                               |
| J8   | P1.17               | _                   | LCD_BLUE3             | LCD Blue Value 3                               |
| L10  | P1.18               | _                   | LCD_BLUE4             | LCD Blue Value 4                               |
| K8   | P1.19               | SSEL2_2             | LCD_BLUE5             | LCD Blue Value 5/SPI2 Slave Select 2           |
| K9   | P1.20               | SSEL2_0             | LCD_BLUE6             | LCD Blue Value 6/SPI2 Slave Select 0           |
| L8   | P1.21               | MOSI2               | LCD_BLUE7             | LCD Blue Value 7/SPI2 Master Out, Slave In     |
| L9   | P1.22               |                     | LCD_RED0              | LCD Red Value 0                                |
| J7   | P1.23               | Š                   | LCD_RED1              | LCD Red Value 1                                |
| L7   | P1.24               | _                   | LCD_RED2              | LCD Red Value 2                                |
| L6   | P1.25               | _                   | LCD_RED3              | LCD Red Value 3                                |
| K5   | P1.26               | _                   | LCD_RED4              | LCD Red Value 4                                |
| L5   | P1.27               | SSEL2_3             | LCD_RED5              | LCD Red Value 5/SPI2 Slave Select 3            |
| J6   | P1.28               | SSEL2_1             | LCD_RED6              | LCD Red Value 6/SPI2 Slave Select 1            |
| K4   | P1.29               | SCLK2               | LCD_RED7              | LCD Red Value 7/SPI2 Clock                     |
| J5   | P1.30               | _                   | LCD_PWREN             | LCD Power Enable                               |
| L4   | P1.31               | _                   | LCD_LEND              | LCD Line End                                   |
| G8   | _                   | EXTS0_IN            | _                     | External Sensor 0 Input                        |
| D5   | _                   | EXTS0_OUT           | _                     | External Sensor 0 Output                       |
| F3   | _                   | EXTS1_IN            | _                     | External Sensor 1 Input                        |
| F8   | _                   | EXTS1_OUT           | _                     | External Sensor 1 Output                       |
| D4   | _                   | EXTS2_IN            | _                     | External Sensor 2 Input                        |
| D7   | _                   | EXTS2_OUT           | _                     | External Sensor 2 Output                       |

# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Pin Description (continued)**

| BALL       | GPIO PORT<br>NUMBER | PRIMARY<br>FUNCTION  | SECONDARY<br>FUNCTION | FUNCTION                                          |
|------------|---------------------|----------------------|-----------------------|---------------------------------------------------|
| D6         | _                   | EXTS3_IN             | _                     | External Sensor 3 Input                           |
| G3         | _                   | EXTS3_OUT            | _                     | External Sensor 3 Output                          |
| E8         | _                   | EXTS4_IN             | _                     | External Sensor 4 Input                           |
| F4         | _                   | EXTS4_OUT            | <del>_</del>          | External Sensor 4 Output                          |
| H5         | _                   | EXTS5_IN             | <del>_</del>          | External Sensor 5 Input                           |
| D2         | _                   | EXTS5_OUT            | <del>-</del>          | External Sensor 5 Output                          |
| A4         | _                   | USB_DM               | <del>-</del>          | USB D-                                            |
| A5         | _                   | USB_DP               | <del>_</del>          | USB D+                                            |
| B11        | P2.0                | V <sub>BUS_DET</sub> | _                     | USB V <sub>BUS</sub> Detect                       |
| H8         | _                   | RSTIN                | _                     | System Reset Input                                |
| H9         | _                   | RSTOUT               | - <                   | System Reset Output                               |
| C6         | _                   | HFXIN                | _                     | High-Frequency Crystal Clock Input                |
| C5         | _                   | HFXOUT               | -07                   | High-Frequency Crystal Clock Output               |
| B1         | _                   | 32KIN                | 40                    | 32K RTC Crystal Input                             |
| B2         | _                   | 32KOUT               |                       | 32K RTC Crystal Output                            |
| D9         | P2.1                | TDI                  |                       | JTAG Test Data Input                              |
| C10        | P2.2                | TDO                  | _                     | JTAG Test Data Output                             |
| E9         | P2.3                | TMS                  | _                     | JTAG Test Mode Select                             |
| C11        | P2.4                | TCK                  | _                     | JTAG Test Clock                                   |
| F9         | P2.5                | JTRST                | _                     | JTAG Reset                                        |
| B5, D3, H6 | _                   | $V_{\mathrm{DD}}$    | _                     | Digital Supply Voltage                            |
| B6,K7      | - ~                 | REG                  | _                     | Regulator Capacitor                               |
| E1         | 7                   | V <sub>BAT</sub>     | _                     | Battery Backup Power Supply                       |
| D1         |                     | $V_{MAIN}$           | _                     | Main Battery Supply for Battery Backup mode       |
| D8, E3, K6 | <b>/</b> /- \       | V <sub>SS</sub>      | _                     | Core and I/O Power Supply Ground                  |
| H4         |                     | GNDA                 | _                     | Analog Ground                                     |
| G4         | _                   | $V_{DDA}$            | _                     | Analog 3.3V Power Supply                          |
| H3         | _                   | SC_VDDA              | _                     | Smart Card PHY Power Supply                       |
| L3         | _                   | SC_DETECT            | _                     | Smart Card Detect                                 |
| K2         | _                   | SC_VCC               | _                     | V <sub>CC</sub> (1.8V/3V/5V) Output to Smart Card |
| H7         | _                   | SC_GND               | _                     | V <sub>SS</sub> Output to Smart Card              |
| F6         | _                   | SC_IO                | _                     | Smart Card I/O                                    |
| J3         | _                   | SC_RST               | _                     | Smart Card Reset                                  |
| K3         | _                   | SC_C4                | _                     | Smart Card C4                                     |

# DeepCover Secure Cortex-M3 Flash Microcontroller

# **Pin Description (continued)**

| BALL | GPIO PORT<br>NUMBER | PRIMARY<br>FUNCTION | SECONDARY<br>FUNCTION | FUNCTION                                       |
|------|---------------------|---------------------|-----------------------|------------------------------------------------|
| J4   | _                   | SC_C8               | _                     | Smart Card C8                                  |
| L2   | _                   | SC_CLK              | l                     | Smart Card CLK                                 |
| K1   | _                   | MCR_1P              |                       | Magnetic Stripe Reader Track 1, Positive Input |
| L1   | _                   | MCR_1N              |                       | Magnetic Stripe Reader Track 1, Negative Input |
| H2   | _                   | MCR_2P              | ı                     | Magnetic Stripe Reader Track 2, Positive Input |
| J2   | _                   | MCR_2N              | _                     | Magnetic Stripe Reader Track 2, Negative Input |
| H1   | _                   | MCR_3P              | _                     | Magnetic Stripe Reader Track 3, Positive Input |
| J1   | _                   | MCR_3N              | _                     | Magnetic Stripe Reader Track 3, Negative Input |
| F1   | _                   | ADC0                | _                     | ADC Channel 0                                  |
| G1   | _                   | ADC1                | _                     | ADC Channel 1                                  |
| F2   | _                   | ADC_VREF            | -                     | ADC Voltage Reference                          |
| G2   | _                   | DAC0                | -                     | DAC Output Pin                                 |
|      |                     | 522                 |                       |                                                |

# DeepCover Secure Cortex-M3 Flash Microcontroller

## **Detailed Description**

The MAX32550 is built around the ARM Cortex-M3 core, an enhanced 32-bit RISC CPU with memory protection unit (MPU). It also provides separate instruction and data AMBA AHB, interfaces connected to a multilayer AHB Matrix. The Cortex-M3 processor implements the ARMv7-M architecture instruction set. The ARMv7-M instruction set supports Thumb and Thumb-2 instructions sets as well as 1-cycle 32-bit hardware multiply operations.

Refer to the Cortex-M3 Technical Reference Manual for more details on operation of these features. This data sheet is an introduction to the primary features of the MAX32550. Detailed descriptions of the device's features can be found in the user guides and errata sheets for this product.

## **Memory Map**

The MAX32550 memory map is contiguous from 0000 0000h to FFFF FFFFh with regions defined for different memory types. Each memory/peripheral type is entirely contained within its defined region.

The MAX32550 internal memory region contains the program and data memories for the CPU.

#### **Internal Flash**

The MAX32550 embeds 1MB of flash memory that is split in two banks of 512KB. Each bank can be reconfigured to be used upon reset through a secure selection mechanism. Furthermore the device simplifies remote firmware upgrades by ensuring that only a valid firmware is used upon boot.

The flash also features a dedicated flash acceleration engine to avoid latencies when executing code at the maximum operating frequencies.

#### Internal SRAM and NVSRAM

The internal system SRAM is 256KB of zero wait-state memory that is split into two banks of 128KB. Each of them is a dedicated AHB slave on the matrix, thus maximizing the on-chip bandwidth and allowing parallel data transfers.

The device also includes 8KB of battery-backed non-volatile SRAM. This memory is provided for both secure data storage where data is automatically AES encrypted/decrypted upon access and plain data such as transaction logs where security is not a primary concern, but data endurance is. The amount of space reserved for secure and plain data is user configurable.

Data stored in the secure partition is automatically encrypted by a dedicated hardware AES-256 engine and using a random key that has been generated upon user request. This random key is stored in a dedicated 256-bit flip-flop-based secure nonvolatile key register that is automatically wiped upon triggering by one of the intrusions and environmental sensors, both internal and external. The key itself can only be read by the dedicated AES-256 engine and is not mapped on the AHB/APB buses, making it unreadable from any other system peripherals including CPU and JTAG. The block also provides a way to override the self-generated AES key with a user supplied AES-256 key.

#### Internal ROM and Bootloader

Upon assertion and deassertion of system reset, the Cortex-M3 is reset and begins program execution of internal ROM code at address 0x00000000. A secure bootloader is implemented to provide trusted boot, secure flash upload, flash integrity verification upon reboot, and flash bank selection.

A built-in public key authentication scheme allows secure firmware updates from both UART and USB interfaces.

The secure bootloader is configured to use parameters stored in OTP and/or NVSRAM.

### **Internal OTP**

The internal OTP memory resides on the APB bus. A special controller is designed to read and write the bits in the OTP. The OTP offers 4KB of user storage.

# DeepCover Secure Cortex-M3 Flash Microcontroller

#### **AMBA AHB Bus**

The MAX32550 implements a five-layer 32-bit AHB bus matrix. Arbitration between these peripherals is managed by a fixed burst arbitration scheme, wherein each master has a fixed priority.

#### Interrupt Controller

The MAX32550 includes the ARM nested vector interrupt controller(NVIC), providing high speed, deterministic response, interrupt masking, and multiple interrupt sources.

Features of the interrupt controller include:

- IRQ generation for each interrupt source (programmable)
- Unique vectors for each interrupt channel
- Programmable priority for each channel (8 priority
- Support for nesting and preemption by higher priority interrupts
- Support for NMI (nonmaskable interrupts)

#### Mono LCD Controller

The LCD interface allows an external LCD to be accessed directly over the APB. This interface has the following features:

- Directly compatible with popular monochrome LCDs, text, and graphic modes
- Supports interfaces of 4-/8-bit data and 3 control
- Read and writes to external LCD-module-supported register operations
- Programmable read and write cycle times

#### Color LCD Controller

The color LCD controller is provided to make seamless connection to an LCD display such as active matrix TFT panels with up to 24-bit bus interface, single panel color STN panels with 8-bit bus interface, and single panel monochrome STN panels with 4-bit or 8-bit interface.

The panel resolution is programmable and the LCD controller supports a number of color modes from 1bpp to 24bpp depending on the supplied LCD panel and available frame buffer memory.



Figure 1. Buspriority

# DeepCover Secure Cortex-M3 Flash Microcontroller

Furthermore, the controller provides the following functionality:

- Horizontal front and back porch
- Horizontal synchronization pulse width
- Number of pixels per line
- Vertical front and back porch
- Vertical synchronization pulse width
- Number of lines per panel
- Signal polarity, active high or low (LCDCLK, VSYNC, HSYNC, VDEN, LEND)
- Panel clock frequency
- Bits per pixel
- Display Type STN mono/color or TFT
- Little endian, big endian, or WinCE mode
- Interrupt generation

#### USB

The MAX32550 provides one USB full-speed device interface with a dedicated transceiver.

The USB device ports allows seamless connection to external USB hosts and provides a flexible endpoint management for addressing most USB classes including composite devices.

- Complies with USB specification rev. 2.0
- Supports 12Mbps and 1.5Mbps data transmission
- Integrated USB transceiver
- Programmable USB RAM for flexible endpoint configuration
- Dedicated DMA channel

#### **DMA Controller**

The DMA controller allows automatic one-way data transfer between two entities. These entities can be either memories or peripherals. The transfers are done without using CPU resources. The following transfer modes are supported:

- 4-channel
- Peripheral-to-memory
- Memory-to-peripheral
- Memory-to-memory

All DMA transactions consist of an AHB burst read into the DMA FIFO followed immediately by an AHB burst write from the FIFO.

#### **Cryptographic Accelerator**

The hardware cryptographic accelerator block is used to assist the computationally intensive operations of several common algorithms. Supported algorithms include:

- AES-128, 192, and 256 (FIPS 197)
- DES and 3DES (NIST SP800-67)
- SHA-1, 224, 256, 384, and 512 (FIPS 180-3)
- Modulo arithmetic hardware accelerator (MAA) with support up to 2048-bit DSA and ECDSA, 4096-bit (CRT) RSA

The cryptographic accelerator is configured through an APB register interface. Some of its features include:

- Integrated DMA with read ahead and write buffers for high throughput
- Support for NIST approved block modes (SP800-38A)
- Parallel calculation of block cipher and hash functions

#### Triple-Track Magnetic Stripe Head Interface

The magnetic stripe decoders embed a complete highperformance solution for reading and decoding 3-track magnetic stripe cards. It includes three parallel ADCs to process track data as well as filtering and decoding logic.

#### SPI

The Serial Peripheral Interface (SPI) is a synchronous interface allowing several SPI-compatible devices to be interconnected. SPI-compatible devices include EEPROMs, printer controllers, and contactless smart card controllers. The MAX32550 implements three independent SPI controllers for maximum flexibility. Each of the SPI controllers supports the follow features:

- Full-duplex, synchronous communication of 8-/6-bit characters
- 4-wire interface plus 3 additional slave selects
- Data transfers rates up to one-fourth the PCLK frequency
- Master mode of operation
- Dedicated baud rate generator
- 8 x 16 transmit and receive FIFOs
- Transmit and receive DMA support
- Maximum baud rate: 25 Mbps

# DeepCover Secure Cortex-M3 Flash Microcontroller

#### I2C

The I<sup>2</sup>C host port is compliant with the Philips I<sup>2</sup>C standard. The I<sup>2</sup>C port is a half duplex serial port that uses two lines (data and clock) for data transmission. The MAX32550 chip provides two dedicated open-drain I/Os for the I<sup>2</sup>C bus. The I<sup>2</sup>C port can be set up as a master only. Standard 100kHz and fast 400kHz transmit modes are supported.

- I<sup>2</sup>C bus specification version 2.1 compliant (100kHz and 400kHz)
- Programmable for both normal (100kHz) and fast bus data rates (400kHz)
- Programmable for using normal addressing
- Clock synchronization and bus arbitration
- Supports arbitration in a multimaster environment
- Fully programmable slave response address
- 2 FIFOs (Rx and Tx)
- Supports I<sup>2</sup>C bus hold for slow host service
- Transfer status interrupts and flags

#### **Smart Card Interface**

The MAX32550 smart card controller embeds both the digital core and analog transceiver of the Smart Card interface. The built-in transceiver is responsible of voltage translation according to the EMV or ISO7816-1 standard and can support 1.8V and 3V cards with internal power supply and 5V cards with external 5V power supply. A bypass mode is available to use an external transceiver. The dedicated card detection input can be used to wake-up the device when in standby mode.

The ISO-7816 UART supports the following features:

- ISO/IEC 7816 standards supported
- Supports both synchronous and asynchronous cards
- 11-bit elementary time unit (ETU) counter
- 9-bit guard time counter
- 32-bit general-purpose waiting time counter
- Auto character repetition on error signal detection in transmit mode
- Auto error signal generation on parity error detection in receive mode
- Manual mode to directly drive the card IOs
- 8-level FIFO

#### **Random Number Generator**

Random numbers are the cornerstone of many security systems providing values that cannot be predicted by attackers. They prevent from replay attacks or key search approaches. The best quality random numbers come from true random number generators (TRNG) that base their source of randomness on a physical unpredictable phenomenon.

The TRNG embedded in the MAX32550 chip is designed to efficiently generate a 128-bit true random number in 128 system clock cycles. For example, only four consecutive read accesses (32-bit access) are needed to obtain a 128-bit AES random key ready for encryption. The TRNG passes NIST 800-22 and DIEHARD test suites.

### Real-Time Clock (RTC)

The device includes a binary real-time clock (RTC) that keeps the time of day in absolute seconds with 1/256s resolution. The RTC operates from the  $V_{BAT}$  supply that allows it to optionally keep running even when the main digital supply ( $V_{CORE}$ ) for the device is powered down. The RTC's time base is the external 32.768kHz crystal.

The MAX32550 includes a battery backup switch to automatically and safely switch between different power sources while maintaining nonvolatile SRAM content. Many mobile pin pad implementations cut the main power supply from the secure microcontroller when in stop mode. The internal battery backup switch has two dedicated input pins, V<sub>BAT</sub> that connects to a traditional nonrechargeable lithium battery, and another called VMAIN that connects to the main rechargeable battery through an external low drop voltage regulator. Tamper detection applies to whatever input pin is currently selected by the internal battery switch. The switch gives the priority over to the V<sub>MAIN</sub> so the system drains as much current as possible from the main rechargeable battery before switching to the hard-to-replace lithium battery. It allows the end devices to be stored on shelves for long periods of time and without the fear of losing NVSRAM content because of exhausted lithium battery.

It is also possible to connect  $V_{MAIN}$  to  $V_{DD}$  to switch to the lithium battery as soon as the power is removed from the MAX32550.

The 32-bit second counter can count up to approximately 136 years and be translated to calendar format by application software. A time-of-day alarm and independent sub-second alarm can cause an interrupt or wake the

# DeepCover Secure Cortex-M3 Flash Microcontroller

device from standby mode. The independent subsecond alarm runs from the same RTC and allows the application to support interrupts with a minimum interval of approximately 3.9ms. This creates an additional timer that can be used to measure long periods of time without performance degradation.

Traditionally, long time periods have been measured using multiple interrupts from shorter interrupt intervals. Each timer interrupt required servicing, with each accompanying interruption slowing system operation. By using the RTC subsecond timer as a long-period timer, only one interrupt is needed, eliminating the performance hit associated with using a shorter timer. The device also includes a trimming feature with 1ppm resolution and can correct up to ±127ppm.

#### **Timers/Counters/PWM**

There are six 32-bit reloadable timers with four associated output pins that can be used for timing, event counting, or generation of pulse-width modulated (PWM) signals. The timers' features include:

- 32-bit reload counter
- Programmable prescaler with prescale values from 1 to 4096
- Hi-drive (8mA) PWM output generation (timer 0–3 only)
- Capture, compare and capture/compare capability
- External input pin for timer input, clock gating, or capture signal (timer 0–3 only)
- Timer output pin (timer 0-3 only)

and supports the following functions:

Timer interrupt

#### **UART**

A UART or universal asynchronous receiver-transmitter is a piece of computer hardware that translates between parallel bits of data and serial bits. The MAX32550 embeds two UARTs. The UARTs contain a shift register that is used to convert data from a serial to a parallel form

- 8-bvte FIFO
- Programmable baud rate generator up to 6Mbps
- 5, 6, 7, or 8 data bits
- 1, 1.5, or 2 stop bits
- Odd, even, or no parity
- Interrupt generation

www.maximintegrated.com

Supports Rx, Tx, CTS, and RTS signals

#### **Security Monitor**

The behavior of the system is constantly monitored by a range of internal and external sensors.

#### **Internal Sensors**

The internal sensors include environmental sensors such as die shield sensor, programmable temperature sensor, and battery-backed voltage sensor. Furthermore, there are core sensors monitoring internal core voltages on all rails.

Depending of the triggering source, the device might only reset or the encryption keys might be instantly wiped followed by a destructive NMI.

## **External Tamper Sensors**

The device provides six external dynamic tamper sensors. Each external tamper sensor uses two pins (EXTS\_IN, EXTS\_OUT) that provide a random, changing pattern generated by an internal, true random entropy source. The two pins of an external tamper sensor can be connected to a mesh or user-defined, normally-closed tamper switch. Any mismatch on the EXTS\_IN pin of a sensor pair triggers a destructive NMI after a user-configurable number of mismatches has been detected. Each pair of sensor pins generates a unique signal and can be independently enabled.

#### **Destructive NMI (DNMI)**

A DNMI is caused by triggering a tamper response or environmental out of range condition. This causes the part to instantly wipe the NVSRAM AES master key as well as other sensitive registers. In the meantime, the device triggers a nonmaskable interrupt (NMI) to allow a flexible and early answer to attack once the sensitive data is cleared (i.e., data logging). The NMI handler is user defined and stored in flash (default), but can also be re-located in SRAM. Maxim provides hardware hooks and code examples for easily erasing the flash, SRAM, and NVSRAM content by the destructive NMI routine.

#### **Secure Keypad**

The MAX32550 includes 8 I/Os that can be used by the secure keyboard controller. They are connected to a key matrix without the need for additional external components.

The keyboard controller supports the following features:

- 4 x 4 or 3 x 5 matrix
- Management of up to 16 keys
- Randomized spread-spectrum key scanning
- Debouncing feature
- Four key registers

# DeepCover Secure Cortex-M3 Flash Microcontroller

- Push-and-release key detection features
- One-time readable key registers
- Secure scanning features
- GPIO mode
- Integrated pullup

Additional GPIO pins are available for nonsecure key scanning.

#### **Power Management**

The Power Management Unit (PMU) controls system clocking and power management. The configuration of the PMU is performed through the PMU registers.

Upon a hard reset, the PMU drives the main oscillator clock onto the system clock. All digital clock domains are enabled and most analog circuits are powered down. Various power-down modes are available for optimum system performance configuration:

- Active
- Idle with wake-up from GPIO, USB, and RTC
- Standby
- Battery backup with RTC alarm wakeup to power manager chip

Additionally, the power management unit can help reduce power consumption even further by offering the following features:

- Integrated oscillator with configurable PLL and flexible prescaler options
- Configurable dynamic CPU clock switching for frequency stepping upon system load
- Independent CPU and peripherals clock domains for slowing down CPU when performance is less required
- Individual clock gating where each peripheral's clock can be enabled and disabled on demand
- On-chip, low-frequency RC oscillator for running the CPU at ultra-low speed while maintaining some background activity

#### **GPIO**

A total of up to 70 GPIO pins are available on the device. The GPIO module enables direct I/O control of the GPIO pins. Most pins are shared with a peripheral function and can be used as GPIO when the function is unused. Though this multiplexing between peripheral and GPIO functions is usually static, it can also be done dynamically.

The primary features of the GPIO module are:

- Up to 70 GPIO pins
- Configured as input, output, or I/O
- Generate interrupt
- Interrupt generated on level or edges
- Up to four independent interrupts
- Wake the power management unit on rising/falling edge

### **System Reset**

The MAX32550 provides following types of Reset operations:

- Hard reset
- System reset
- Peripheral reset

Hard reset: A hard reset is caused by the reset input pin, an internal power-on reset, watchdog timeout, or a tamper reset from the security module. A hard reset resets all digital modules of the device. The hard reset is asserted asynchronously by any of its sources. The hard reset is released synchronously to the CLKXI oscillator input after all reset sources have been inactive for 16 clock cycles.

**System reset:** A system reset is caused by a hard reset or a soft reset. A system reset resets all modules except the power management unit (PMU) and watchdog timer. A system reset is driven out onto the RSTOUT pin.

**Peripheral reset:** A peripheral reset is caused by a system reset or an individual peripheral reset. These signals reset APB peripherals, with the exception of the CPU, PMU, watchdog timer, and GPIO, secure access, or the external memory controller.

#### 10-Bit ADC

The ADC is a 10-bit analog-to-digital-converter. The following features are supported:

- Two channels
- Single-shot mode
- Conversion rate 6K samples/s
- Power-down mode performing minimal power dissipation
- Programmable threshold interrupts—each channel has a high and low reading register. If any ADC reading on that channel falls outside those thresholds, and interrupt is triggered if enabled.

# DeepCover Secure Cortex-M3 Flash Microcontroller

The ADC can operate from an external or internal voltage reference. The accuracy of conversions depends greatly on the quality of the  $V_{REF}$  voltage supplied.  $V_{REF}$  can be tied to the Analog  $V_{DD}$  for the ADC. Care should be taken to filter noise to achieve the best performance.

#### 8-Bit DAC

The DAC is an 8-bit single-channel digital-to-analog converter. The following features are supported:

- Output sample rate control
- Data flow control interrupts- FIFO almost empty, FIFO underflow, data pattern done
- Interpolation filter to enhance dynamic performance, supporting 1:2, 1:4, and 1:8 interpolation

## **Watchdog Timer**

A watchdog timer is used to trigger a system reset if the application fails due to a hang and does not reload the counter at regular intervals. The purpose of the watchdog is to bring the system back from a nonoperational state to normal operation. The watchdog timer can also be used as followed:

- Internal system reset on timer overflow
- Interrupt generation (IRQ) in timeout

Input clock watched by the MAX32550 security mechanisms. The watchdog supports eight (8) programmable time delay periods with prescale values from 4 to 4096. For system clock running at 108MHz, a maximum timeout delay of 37.96µs is supported.

# **Ordering Information**

| PART          | PIN-PACKAGE                            | ICE |
|---------------|----------------------------------------|-----|
| MAX32550-LNS+ | 121 CSBGA<br>(8mm x 8mm, 0.65mm pitch) | No  |
| MAX32550-LNJ+ | 121 CSBGA<br>(8mm x 8mm, 0.65mm pitch) | Yes |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

#### **JTAG Port**

The JTAG interface is used for code loading, ICE debug activities and for control of Boundary Scan activities. The ordering information section contains unique part numbers for devices with the JTAG interface enabled or disabled. Devices with the JTAG interface enabled are used during application development and debugging. Devices with the JTAG interface disabled prevent access to the debugging interface and should be used in mass production. For more Information, refer to the Secure ROM User Guide.

## **Additional Documentation**

Designers must have the following documents to fully use all the features of this device. This data sheet contains pin descriptions, feature overviews, and electrical specifications. Errata sheets contain deviations from published specifications. User guides contain detailed descriptions of device features and peripherals from a programming perspective.

- This MAX32550 data sheet, which contains electrical/ timing specifications, package information, and pin descriptions.
- The MAX32550 revision-specific errata sheet.
- The MAX32550 User Guide, which contains detailed information and programming guidelines for core features and peripherals.

#### **Development and Technical Support**

Technical support is available at <a href="https://support.maxi-mintegrated.com/micro">https://support.maxi-mintegrated.com/micro</a>.

## **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE NO. | LAND<br>PATTERN NO. |
|-----------------|-----------------|-------------|---------------------|
| 121 CSBGA       | X12188+2C       | 21-0680     | 90-0451             |

DeepCover Secure Cortex-M3 Flash Microcontroller

## **Revision History**

| 0 9/14 Initial release —                                                                                          |
|-------------------------------------------------------------------------------------------------------------------|
| 1 12/14 Revised General Description and Benefits and Features section and updated battery back mode current specs |
| Datterly back mode current specs                                                                                  |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.