## 256K x 1 DRAM

#### **Features**

- Dynamic random access memory 262144 x 1 bit manufactured using a CMOS technology
- RAS access times 70 ns, 80 ns
- ☐ TTL-compatible
- ☐ Three-state output
- 256 refresh cycles4 ms refresh cycle time
- ☐ FAST PAGE MODE
- Operating modes: Read, Write, <u>Read</u> - Write, <u>RAS</u> only Refresh, Hidden Refresh with address
- transfer

  ☐ Power Supply Voltage 5 V
- Packages PDIP16 (300 mil) SOJ20/26 (300 mil)
- Operating temperature range 0 to 70 °C
- Quality assessment according to CECC 90000, CECC 90100 and CECC 90112

## Description

## Addressing

The UD61256 is a dynamic Write-Read-memory with random access. FPM facilitates faster data operation with predefined row address. Via 9 address inputs the 18 address bits are transmitted into the internal address memories in a time-multiplex operation. The falling RASedge takes over the row address. During RAS Low, the column address together with the CAS signal are taken over. The selection of one or more memory circuits can be made by activation of the RAS input.

#### Read-Write-Control

The choice between Read or Write cycle is made at the  $\overline{W}$  input. HIGH at the  $\overline{W}$  input causes a Read cycle, meanwhile LOW leads to a Write cycle.

Both  $\overline{\text{CAS}}$ -controlled and  $\overline{\text{W}}$ -controlled Write cycles are possible with activated  $\overline{\text{RAS}}$  signal.

#### **Data Output Control**

The usual state of the data output is the High-Z state. Whenever  $\overline{\text{CAS}}$  is inactive (HIGH), Q will float (High-Z). Thus,  $\overline{\text{CAS}}$  functions as data output control.

After access time, in case of a Read cycle, the output is activated, and it contains the logic "0" or "1".

Q is then valid until  $\overline{CAS}$  returns into to inactive state (HIGH).

The memory cycle being a Read, Read-Write or a Write cycle ( $\overline{W}$ -controlled), Q changes from High-Z state to the active state ("0" or "1"). After the access time the contents of the selected cell is available, except for the Write cycle.

The output remains active until  $\overline{\text{CAS}}$  becomes inactive, irrespective of  $\overline{\text{RAS}}$  becoming inactive or not. The memory cycle being a Write cycle  $\overline{\text{(CAS-controlled)}}$ , the data output keeps its High-Z state throughout the whole cycle. This configuration makes Q fully controllable by the user merely through the timing of  $\overline{\text{W}}$ . The output storaging the data, they remain valid from the end of access time until the start of another cycle.

# **Pin Configuration**



# Pin Description

| Signal Name | Signal Description    |
|-------------|-----------------------|
| A0 - A8     | Address Inputs        |
| D           | Data Input            |
| W           | Read, Write Control   |
| RAS         | Row Address Strobe    |
| UCC         | Power Supply Voltage  |
| USS         | Ground                |
| CAS         | Column Address Strobe |
| Q           | Data Output           |
| n.c.        | no connected          |



# **Block Diagram**



## Operation

| Function         |              | RAS             | CAS               | w                 | Add | Iress  | Da         | ta             |
|------------------|--------------|-----------------|-------------------|-------------------|-----|--------|------------|----------------|
| runction         |              | KAS             | CAS               | VV                | R   | С      | D          | Q              |
| Stand-by         |              | Н               | Х                 | Х                 | Х   | Х      | Х          | High-Z         |
| Read             |              | L               | L                 | Н                 | Row | Column | Х          | Output<br>Data |
| Write            |              | L               | L                 | L                 | Row | Column | Input Data | High-Z         |
| Read-Write       |              | L               | L                 | $H \rightarrow L$ | Row | Column | Input Data | Output<br>Data |
| FPM<br>Read      | 1st<br>cycle | L               | $H \rightarrow L$ | Н                 | Row | Column | Х          | Output<br>Data |
|                  | 2nd<br>cycle | L               | $H\toL$           | Н                 |     | Column | х          | Output<br>Data |
| FPM              | 1st<br>cycle | L               | $H \rightarrow L$ | L                 | Row | Column | Input Data | High-Z         |
| Write            | 2nd<br>cycle | L               | $H\toL$           | L                 |     | Column | Input Data | High-Z         |
| FPM              | 1st<br>cycle | L               | $H\toL$           | $H \rightarrow L$ | Row | Column | Input Data | Output<br>Data |
| Read-Write       | 2nd<br>cycle | L               | $H\toL$           | $H \rightarrow L$ |     | Column | Input Data | Output<br>Data |
| RAS only Refresh |              | L               | Н                 | Х                 | Row |        | Х          | High-Z         |
| HIDDEN Refresh*) | Read         | $L \to H \to L$ | L                 | Н                 | Row | Column | Х          | Output<br>Data |
|                  | Write        | $L \to H \to L$ | L                 | L                 | Row | Column | Input Data | High-Z         |

<sup>\*)</sup> Transfer of Refresh Address required



## Characteristics

All voltages are referenced to  $V_{SS} = 0 \text{ V}$  (ground). All characteristics are valid in the power supply voltage range and operating temperature range indicated below.

| Absolute Maximum Ratings |    | Symbol           | Min. | Max. | Unit |
|--------------------------|----|------------------|------|------|------|
| Power Supply Voltage     |    | V <sub>CC</sub>  | -0.5 | 7.0  | V    |
| Input Voltage            | 1) | VI               | -1.0 | 7.0  | V    |
| Output Voltage           | 1) | V <sub>O</sub>   | -1.0 | 7.0  | V    |
| Output Current           |    | Io               | -50  | 50   | mA   |
| Power Dissipation        |    | P <sub>D</sub>   |      | 1    | W    |
| Operating Temperature    |    | Ta               | 0    | 70   | °C   |
| Storage Temperature      |    | T <sub>stg</sub> | -55  | 125  | °C   |

Remarks: see page 7

| Recommended Operating Conditions | Symbol          | Min. | Max. | Unit |
|----------------------------------|-----------------|------|------|------|
| Power Supply Voltage             | V <sub>CC</sub> | 4.5  | 5.5  | V    |
| Input Low Voltage 1)             | V <sub>IL</sub> | -1.0 | 0.8  | V    |
| Input High Voltage               | V <sub>IH</sub> | 2.4  | 5.5  | V    |

Remark: see page 7

| Capacitances                     | Conditions                                                  | Symbol          | Min. | Max. | Unit |
|----------------------------------|-------------------------------------------------------------|-----------------|------|------|------|
| Input Capacitance<br>A0 to A8, D | V <sub>CC</sub> = 5.0 V                                     | C <sub>I1</sub> |      | 6    | pF   |
| Input Capacitance<br>RAS, CAS, W | $V_I = V_{SS}$<br>f = 1  MHz<br>$T_a = 25 ^{\circ}\text{C}$ | C <sub>I2</sub> |      | 7    | pF   |
| Output Capacitance               | u u                                                         | Co              |      | 7    | pF   |

All pins not under test must be connected with ground by capacitors.



| Static Characteristics                                    | 0 1141                                                                                                             | Comple ed        | М   | in. | Ma  |     |      |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|-----|------|
|                                                           | Conditions                                                                                                         | Symbol           | 07  | 08  | 07  | 08  | Unit |
| Power Supply Current (average value of RAS-CAS cycles) 2) | $t_{cW} = t_{cWmin}$ $t_{cR} = t_{cRmin}$                                                                          | I <sub>CC1</sub> |     |     | 70  | 60  | mA   |
| Refresh Current 2) (average value of RAS cycles)          | $\begin{aligned} t_{cW} &= t_{cWmin} \\ \underline{t_{cR}} &= t_{cRmin} \\ \overline{CAS} &= V_{IH} \end{aligned}$ | I <sub>CC2</sub> |     |     | 70  | 60  | mA   |
| FPM Current 2) (average value of FPM cycles)              | $\frac{t_{cPG}}{RAS} = t_{cPGmin}$ $RAS = V_{IL}$                                                                  | I <sub>CC3</sub> |     |     | 50  | 40  | mA   |
| Stand-by Current (TTL Level)                              | RAS = CAS<br>= V <sub>IH</sub>                                                                                     | I <sub>CC4</sub> |     |     | 2   | 2   | mA   |
| Stand-by Current (CMOS Level)                             | $\overline{RAS} = \overline{CAS}$<br>= $V_{CC} - 0.2 \text{ V}$                                                    | I <sub>CC5</sub> |     |     | 1   | 1   | mA   |
| Output High Voltage                                       | I <sub>OH</sub> = -5 mA                                                                                            | V <sub>OH</sub>  | 2.4 | 2.4 |     |     | V    |
| Output Low Voltage                                        | I <sub>OL</sub> = 4.2 mA                                                                                           | V <sub>OL</sub>  |     |     | 0.4 | 0.4 | V    |
| Input Leakage Current at any input, all other pins = 0 V  | V <sub>I</sub> = 0 V to<br>5.5 V                                                                                   | I                | -10 | -10 | 10  | 10  | μА   |
| Output Leakage Current<br>Q = High-Z                      | $V_O = 0 \text{ V to}$ $\frac{5.5 \text{ V}}{\text{RAS}} = \overline{\text{CAS}}$ $= V_{\text{IH}}$                | I <sub>O</sub>   | -10 | -10 | 10  | 10  | μΑ   |

Remarks: see page 7



| Dimenia Charactaristics                                                                                                          | Symbol                                                                               |                                                                                                                      | Mi                 | in.                | Ma             |                |                            |
|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------------|----------------|----------------------------|
| Dynamic Characteristics 3)                                                                                                       | Alt.                                                                                 | IEC                                                                                                                  | 07                 | 08                 | 07             | 08             | Unit                       |
| □ ALL CYCLES                                                                                                                     |                                                                                      |                                                                                                                      |                    |                    |                |                |                            |
| Transition Time (Rise and Fall) 4)                                                                                               | $t_{T}$                                                                              | t <sub>t</sub>                                                                                                       | 3                  | 3                  | 50             | 50             | ns                         |
| RAS Precharge Time CAS Precharge Time                                                                                            | t <sub>RP</sub>                                                                      | $\begin{array}{c} t_{w(RASH)} \\ t_{w(CASH)} \end{array}$                                                            | 50<br>10           | 60<br>10           |                |                | ns<br>ns                   |
| Row Address Set-up Time<br>Column Address Set-up Time                                                                            | t <sub>ASR</sub><br>t <sub>ASC</sub>                                                 | t <sub>su(RA-RAS)</sub><br>t <sub>su(CA-CAS)</sub>                                                                   | 0                  | 0                  |                |                | ns<br>ns                   |
| Row Address Hold Time<br>Column Address Hold Time<br>Column Address Hold Time ref. to RAS                                        | <sup>t</sup> RAH<br>t <sub>CAH</sub><br>t <sub>AR</sub>                              | $\begin{array}{c} t_{h(RAS\text{-}RA)} \\ t_{h(CAS\text{-}CA)} \\ t_{h(RAS\text{-}CA)} \end{array}$                  | 10<br>15<br>55     | 10<br>15<br>60     |                |                | ns<br>ns<br>ns             |
| Output Buffer Turn-off Delay 5)                                                                                                  | $t_{OFF}$                                                                            | t <sub>v(CAS)</sub>                                                                                                  | 0                  | 0                  | 20             | 20             | ns                         |
| CAS to RAS Precharge Time RAS to Column Address Delay Time Column Address to RAS Lead Time CAS to Output in Low-Z Refresh Period | t <sub>CRP</sub> t <sub>RAD</sub> t <sub>RAL</sub> t <sub>CLZ</sub> t <sub>REF</sub> | t <sub>CASH</sub> -RASL<br>t <sub>RAS</sub> -CA<br>t <sub>CA</sub> -RASH<br>t <sub>CASL</sub> -QX<br>t <sub>rf</sub> | 5<br>15<br>35<br>0 | 5<br>15<br>40<br>0 | 35<br>4        | 40             | ns<br>ns<br>ns<br>ns<br>ms |
| □ READ                                                                                                                           |                                                                                      |                                                                                                                      |                    |                    |                |                |                            |
| Random Read Cycle Time                                                                                                           | $t_{RC}$                                                                             | t <sub>cR</sub>                                                                                                      | 130                | 150                |                |                | ns                         |
| Access Time from RAS 7), 8) Access Time from Column Address 7), 8) Access Time from CAS 7), 8)                                   | t <sub>RAC</sub> t <sub>AA</sub> t <sub>CAC</sub>                                    | $\begin{array}{c} t_{a(RAS)} \\ t_{a(CA)} \\ t_{a(CAS)} \end{array}$                                                 |                    |                    | 70<br>35<br>20 | 80<br>40<br>20 | ns<br>ns<br>ns             |
| RAS Pulse Width CAS Pulse Width                                                                                                  | t <sub>RAS</sub>                                                                     | t <sub>w(RASL)</sub><br>t <sub>w(CASL)</sub>                                                                         | 70<br>20           | 80<br>20           | 10000<br>10000 | 10000<br>10000 | ns<br>ns                   |
| Read Command Set-up Time Read Command Hold Time ref. to RAS 9) Read Command Hold Time 9)                                         | t <sub>RCS</sub><br>t <sub>RRH</sub><br>t <sub>RCH</sub>                             | $\begin{array}{c} t_{su(R\text{-}CAS)} \\ t_{h(RAS\text{-}R)} \\ t_{h(CAS\text{-}R)} \end{array}$                    | 0<br>0<br>0        | 0<br>0<br>0        |                |                | ns<br>ns<br>ns             |
| RAS to CAS Delay Time CAS Hold Time RAS Hold Time                                                                                | t <sub>RCD</sub><br>t <sub>CSH</sub><br>t <sub>RSH</sub>                             | t <sub>RASL-CASL</sub><br>t <sub>RASL-CASH</sub><br>t <sub>CASL-RASH</sub>                                           | 20<br>70<br>20     | 20<br>80<br>20     | 50             | 60             | ns<br>ns<br>ns             |
| □ WRITE                                                                                                                          |                                                                                      |                                                                                                                      |                    |                    |                |                |                            |
| Random Write Cycle Time                                                                                                          | $t_{RC}$                                                                             | t <sub>cW</sub>                                                                                                      | 130                | 150                |                |                | ns                         |
| RAS Pulse Width CAS Pulse Width Write Command Pulse Width                                                                        | $t_{RAS} \ t_{CAS} \ t_{WP}$                                                         | $\begin{array}{c} t_{w(RASL)} \\ t_{w(CASL)} \\ t_{w(W)} \end{array}$                                                | 70<br>20<br>15     | 80<br>20<br>15     | 10000<br>10000 | 10000<br>10000 | ns<br>ns<br>ns             |

Remarks: see page 7



| Dimensio Chenestoriation                                                                                                                  | 3)                | Sy                                                                                                                  | mbol                                                                                                                                                                  | Mi                         | in.                              | Ma             | ax.            | I I m it                   |
|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|----------------|----------------|----------------------------|
| Dynamic Characteristics                                                                                                                   | -,                | Alt.                                                                                                                | IEC                                                                                                                                                                   | 07                         | 08                               | 07             | 08             | Unit                       |
| ☐ WRITE (continuation)                                                                                                                    |                   |                                                                                                                     |                                                                                                                                                                       |                            |                                  |                |                |                            |
| Write Command Set-up Time Data Set-up Time ref. to CAS Data Set-up Time ref. to W                                                         | 10)<br>11)<br>11) | t <sub>WCS</sub> t <sub>DS</sub> t <sub>DS</sub>                                                                    | $t_{\rm su(W-CAS)} \\ t_{\rm su(D-CAS)} \\ t_{\rm su(D-W)}$                                                                                                           | 0<br>0<br>0                | 0<br>0<br>0                      |                |                | ns<br>ns<br>ns             |
| Write Command Hold Time Write Command to RAS Lead Time Write Command to CAS Lead Time Data Hold Time ref. to RAS Data Hold Time ref. to W |                   | $\begin{array}{c} t_{\rm WCH} \\ t_{\rm RWL} \\ t_{\rm CWL} \\ t_{\rm DHR} \\ t_{\rm DH} \\ t_{\rm DH} \end{array}$ | $\begin{array}{c} t_{\text{h(CAS-W)}} \\ t_{\text{h(W-RAS)}} \\ t_{\text{h(W-CAS)}} \\ t_{\text{h(W-CAS-D)}} \\ t_{\text{h(CAS-D)}} \\ t_{\text{h(W-D)}} \end{array}$ | 15<br>20<br>20<br>55<br>15 | 15<br>20<br>20<br>60<br>15<br>15 |                |                | ns<br>ns<br>ns<br>ns<br>ns |
| RAS to CAS Delay Time CAS Hold Time RAS Hold Time                                                                                         | 6)                | t <sub>RCD</sub><br>t <sub>CSH</sub><br>t <sub>RSH</sub>                                                            | t <sub>RASL-CASL</sub><br>t <sub>RASL-CASH</sub><br>t <sub>CASL-RASH</sub>                                                                                            | 20<br>70<br>20             | 20<br>80<br>20                   | 50             | 60             | ns<br>ns<br>ns             |
| ☐ READ-WRITE                                                                                                                              |                   |                                                                                                                     |                                                                                                                                                                       |                            |                                  |                |                |                            |
| Read-Write Cycle Time                                                                                                                     | 12)               | t <sub>RWC</sub>                                                                                                    | t <sub>cRW</sub>                                                                                                                                                      | 155                        | 175                              |                |                | ns                         |
| RAS Pulse Width CAS Pulse Width                                                                                                           |                   | t <sub>RAS</sub>                                                                                                    | t <sub>w(RASL)RW</sub>                                                                                                                                                | 95<br>45                   | 105<br>45                        | 10000<br>10000 | 10000<br>10000 | ns<br>ns                   |
| CAS Hold Time                                                                                                                             |                   | t <sub>CSH</sub>                                                                                                    | t <sub>(RASL-</sub>                                                                                                                                                   | 95                         | 105                              |                |                | ns                         |
| RAS to WRITE Delay Time CAS to WRITE Delay Time Column to WRITE Delay Time                                                                | 10)<br>10)<br>10) | t <sub>RWD</sub><br>t <sub>CWD</sub><br>t <sub>AWD</sub>                                                            | $\begin{array}{c} \text{CASH)RW} \\ \textbf{t}_{\text{RAS-W}} \\ \textbf{t}_{\text{CAS-W}} \\ \textbf{t}_{\text{(CA-W)RW}} \end{array}$                               | 70<br>20<br>35             | 80<br>20<br>40                   |                |                | ns<br>ns<br>ns             |
| □FPM                                                                                                                                      |                   |                                                                                                                     |                                                                                                                                                                       |                            |                                  |                |                |                            |
| Fast Page Mode Cycle Time RAS Pulse Width                                                                                                 | 12)               | t <sub>PC</sub><br>t <sub>RASP</sub>                                                                                | t <sub>cPG</sub><br>t <sub>w(RASL)</sub>                                                                                                                              | 50<br>70                   | 50<br>80                         | 100000         | 100000         | ns<br>ns                   |
| Access Time from CAS Precharge                                                                                                            |                   | t <sub>CPA</sub>                                                                                                    | t <sub>a(CASH)</sub>                                                                                                                                                  | 35                         | 40                               |                |                | ns                         |
| ☐ HIDDEN-REFRESH                                                                                                                          |                   |                                                                                                                     |                                                                                                                                                                       |                            |                                  |                |                |                            |
| CAS Hold Time (CAS before RAS Cycle                                                                                                       | •)                | t <sub>CHR</sub>                                                                                                    | t <sub>RASL-CASH</sub>                                                                                                                                                | 15                         | 15                               |                |                | ns                         |

Remarks: see page 7



#### Remarks:

- The Input Low Voltage must not drop below -0.3 V for more than 40 ns.
- 2) The current is inversely proportional to the cycle time; the max. current is measured in the shortest cycle time.
- 3) For test conditions see test configuration for functional test and timing diagrams.
- 4) V<sub>IHmin</sub> and V<sub>ILmax</sub> are reference levels for time measurement of the input signals; transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>.
- 5) t<sub>v(CAS)</sub> and t<sub>v(RAS)</sub> define the time at which the data output goes to High-Z; this time is not related to any level.
- 6) t<sub>RASL-CASLmax</sub> and t<sub>RAS-CA</sub> are given as reference points only; they do not represent restrictive conditions.

- $^{7)}$  The access time is determined by the three times  $t_{a(RAS)},\ t_{a(CAS)}$  and  $t_{a(CA)}.$ 
  - if  $t_{RASL\text{-}CASL} < t_{RASL\text{-}CASL\max}$  and  $t_{RAS\text{-}CA} < t_{RAS\text{-}CA\max}$   $t_{a(RAS)}$  is valid.
  - if  $t_{RASL-CASL}$  >  $t_{RASL-CASLmax}$  and  $t_{su(CA-CAS)}$  <  $(t_{a(CA)max}$   $t_{a(CAS)max}$ )  $t_{a(CA)}$  is valid,
  - if  $t_{RASL\text{-}CASL}$  >  $t_{RASL\text{-}CASLmax}$  and  $t_{su(CA\text{-}CAS)}$  >  $(t_{a(CA)max}$   $t_{a(CAS)max}$ )  $t_{a(CAS)}$  is valid.
- 8) Measured with a load equivalent to 2 TTL loads.
- 9) In a READ cycle either t<sub>h(RAS-R)</sub> or t<sub>h(CAS-R)</sub> must be kept.
- 10) t<sub>su(W-CAS)</sub>, t<sub>RAS-W</sub>, t<sub>CAS-W</sub> and t<sub>su(A)</sub> do not represent restrictive parameters:
  - if  $t_{su(W-CAS)} \ge t_{su(W-CAS)min}$ . the cycle is a WRITE cycle (CAScontrolled) and the data output remains in High-Z throughout the whole  $\overline{CAS}$  cycle,

- if  $t_{CAS-W} > t_{CAS-Wmin}$ ,  $t_{RAS-W} > t_{RAS-Wmin}$  and  $t_{su(CA-W)RW} > t_{su(CA-W)RWmin}$ , the cycle is a READ-WRITE cycle and the content of the cell is available at the data output.
- if none of these conditions is satisfied, the condition of the data output (at access time) is indeterminate, since a WRITE cycle  $(\overline{W}\text{-controlled})$  is carried out.
- 11) These parameters refer to CAS in the WRITE cycle (CAS-controlled) and to W during WRITE (W-controlled) or to W in the READ-WRITE cycle, resp.
- 12) The values of t<sub>cmin</sub> are used for indication of the particular cycle time in which full function is guaranteed in the temperature range from 0 to 70 °C. Values below the one shown above may cause permanent damage to the component.



## **Test Configuration for Functional Check**



#### IC Code Numbers



The date of manufacture is given by the 4 last digits of the mark, the 2 first digits indicating the year, and the last 2 digits the calendar week.



#### Read



# Write (CAS-controlled)





#### Read-Write



#### **FPM Read**



## FPM Write (CAS-controlled)



## **RAS** only Refresh



#### HIDDEN-Refresh with address transfer





# Memory Products 1998 256K x 1 DRAM UD61256

## LIFE SUPPORT POLICY

ZMD products are not designed, intended, or authorized for use as components in systems intend for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the ZMD product could create a situation where personal injury or death may occur. Components used in life-support devices or systems must be expressly authorized by ZMD for such purpose.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

## Zentrum Mikroelektronik Dresden GmbH

Grenzstraße 28 • D-01109 Dresden • P. O. B. 80 01 34 • D-01101 Dresden • Germany Phone: +49 351 88 22-3 06 • Fax: +49 351 88 22-3 37 • Email: sales@zmd.de Internet Web Site: http://www.zmd.de