

#### Description

The MC-421000A9 is a fast-page 1,048,576-word by 9-bit dynamic RAM module designed to operate from a single +5-volt power supply.

The module is functionally equivalent to nine standard 1M DRAMs plus a parity bit. Refreshing is accomplished by means of RAS-only refresh cycles, hidden refresh cycles, CAS before RAS refresh cycles, or by normal read or write cycles

The MC-421000A9 consists of nine 1M x 1 DRAMs ( $\mu$ PD421000) or two 1M x 4 DRAMs ( $\mu$ PD424400) and one 1M x 1 DRAM ( $\mu$ PD421000). Packaging is in a variety of 30-pin Single Inline Memory Modules (SIMM  $^{TM}$ ).

#### **Features**

- □ 1,048,576-word by 9-bit organization
- □ Single +5-volt power supply
- Standard 30-pin Single Inline Memory Module (SIMM) packaging
- Version 1: nine 1M x 1 DRAMs
- Version 2: two 1M x 4 DRAMs and one 1M x 1 DRAM
- Includes power supply decoupling capacitors
- Low power dissipation
- TTL-compatible inputs and outputs
- Fast-page capability

SIMM is a trademark of Wang Laboratories.

### Pin Configurations

### 30-Pin Leaded SIMM (MC-421000A9A/AA/AB)



10b



# Pin Configurations (cont)

# 30-Pin Socket-Mountable SIMM (MC-421000A9B/BA/BB/F/FA/FB)



### Pin Identification

| Symbol                          | Function                                |
|---------------------------------|-----------------------------------------|
| A <sub>0</sub> - A <sub>9</sub> | Address inputs                          |
| CAS                             | Column address strobe                   |
| CAS <sub>9</sub>                | Column address strobe for data output 9 |
| D <sub>IN 9</sub>               | Data input 9                            |
| D <sub>OUT 9</sub>              | Data output 9                           |
| 1/01 - 1/08                     | Common data inputs/outputs              |
| RAS                             | Row address strobe                      |
| WE                              | Write enable                            |
| GND                             | Ground                                  |
| Vcc                             | +5-volt power supply                    |
| NC                              | No connection                           |



**Ordering Information** 

| Part Number      | Access Time (max) | Package                                  | Height       | Thickness    | DRAMs            |  |
|------------------|-------------------|------------------------------------------|--------------|--------------|------------------|--|
| MC-421000A9A-60  | 60 ns             | 30-pin leaded SIMM                       | 20.0 mm      | 5.28 mm      | Nine μPD421000LA |  |
| -70              | 70 ns             | (solder plating)                         | (0.787 inch) | (0.208 inch) |                  |  |
| -80              | 80 ns             | -                                        |              |              |                  |  |
| -10              | 100 ns            | -                                        |              |              |                  |  |
| MC-421000A9B-60  | 60 ns             | 30-pin socket-                           | _            |              |                  |  |
| -70              | 70 ns             | mountable SIMM<br>(solder plating)       |              |              |                  |  |
| -80              | 80 ns             | ( F <b>3</b> )                           |              |              |                  |  |
| -10              | 100 ns            |                                          |              |              |                  |  |
| MC-421000A9F-60  | 60 ns             | 30-pin socket-                           | _            |              |                  |  |
| -70              | 70 ns             | mountable SIMM<br>(gold plating)         |              |              |                  |  |
| -80              | 80 ns             | - (gere premig/                          |              |              |                  |  |
| -10              | 100 ns            | •                                        |              |              |                  |  |
| MC-421000A9AA-60 | 60 ns             | 30-pin leaded SIMM                       | 16.8 mm      | 5.08 mm      | Two μPD424400LA  |  |
| -70              | 70 ns             | (solder plating)                         | (0.661 inch) | (0.200 inch) | One μPD421000LA  |  |
| -80              | 80 ns             |                                          |              |              |                  |  |
| -10              | 100 ns            |                                          |              |              |                  |  |
| MC-421000A9BA-60 | 60 ns             | 30-pin socket-                           | _            |              |                  |  |
| -70              | 70 ns             | mountable SIMM<br>(solder plating)       |              |              |                  |  |
| -80              | 80 ns             | - (colder planny)                        |              |              |                  |  |
| -10              | 100 ns            |                                          |              |              |                  |  |
| MC-421000A9FA-60 | 60 ns             | 30-pin socket-                           | _            |              |                  |  |
| -70              | 70 ns             | mountable SIMM<br>(gold plating)         |              |              |                  |  |
| -80              | 80 ns             | (3 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - |              |              |                  |  |
| -10              | 100 ns            | -                                        |              |              |                  |  |
| MC-421000A9AB-60 | 60 ns             | 30-pin leaded SIMM                       | 16.8 mm      | 5.08 mm      | Two μPD424400LB  |  |
| -70              | 70 ns             | (solder plating)                         | (0.661 inch) | (0.200 inch) | One µPD421000LA  |  |
| -80              | 80 ns             | -                                        |              |              |                  |  |
| -10              | 100 ns            | •                                        |              |              |                  |  |
| MC-421000A9BB-60 | 60 ns             | 30-pin socket-                           | _            |              |                  |  |
| -70              | 70 ns             | mountable SIMM<br>. (solder plating)     |              |              |                  |  |
| -80              | 80 ns             | . (solder plating)                       |              |              |                  |  |
| -10              | 100 ns            | •                                        |              |              |                  |  |
| MC-421000A9FB-60 | 60 ns             | 30-pin socket-                           | _            |              |                  |  |
| -70              | 70 ns             | mountable SIMM . (gold plating)          |              |              |                  |  |
| -80              | 80 ns             | - (Solo bigging)                         |              |              |                  |  |
| -10              | 100 ns            | -                                        |              |              |                  |  |

10b



# Connection Diagram, MC-421000A9AA/BA/FA/AB/BB/FB





# Connection Diagram, MC-421000A9A/B/F





**Absolute Maximum Ratings** 

| Voltage on any pin relative to GND                                | -1.0 to +7.0 V |
|-------------------------------------------------------------------|----------------|
| Operating temperature, TOPR                                       | 0 to +70°C     |
| Storage temperature, T <sub>STG</sub>                             | -55 to +125°C  |
| Short-circuit output current, IOS                                 | 50 mA          |
| Power dissipation, P <sub>D</sub><br>MC-421000A9A/B/F             | 9.0 W          |
| Power dissipation, P <sub>D</sub><br>MC-421000A9AA/BA/FA/AB/BB/FB | 3.0 W          |

Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should be operated within the limits specified under DC and AC Characteristics.

### Capacitance

T<sub>A</sub> = 25°C; f = 1 MHz

| Parameter                     | Symbol          | MC-421000A9A/B/F | MC-421000A9AA/BA/FA/AB/BB/FB | Unit | Pins Under Test                                |
|-------------------------------|-----------------|------------------|------------------------------|------|------------------------------------------------|
| Input capacitance, max        | C <sub>I1</sub> | 70               | 31                           | рF   | A <sub>0</sub> - A <sub>9</sub> , RAS, CAS, WE |
|                               | Cl2             | 7                | 17                           | pF   | CAS <sub>9</sub> , D <sub>IN 9</sub>           |
| Input/output capacitance, max | CD              | 15               | 12                           | pF   | 1/01 - 1/08                                    |
| Output capacitance, max       | Со              | 10               | 17                           | pF   | D <sub>OUT 9</sub>                             |

### **DC Characteristics**

 $T_A = 0 \text{ to } +70^{\circ}\text{C}; V_{CC} = +5.0 \text{ V } \pm 10\%; \text{ GND} = 0 \text{ V}$ 

| Parameter              | Symbol           | Min  | Тур | Max                   | Unit | Test Conditions                                                                                                                                                   |
|------------------------|------------------|------|-----|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply voltage         | ν <sub>cc</sub>  | 4.5  | 5.0 | 5.5                   | ٧    |                                                                                                                                                                   |
| Input voltage, high    | V <sub>IH</sub>  | 2.4  |     | V <sub>CC</sub> + 1.0 | ٧    |                                                                                                                                                                   |
| nput voltage, low      | V <sub>IL</sub>  | ~1.0 |     | 0.8                   | ٧    |                                                                                                                                                                   |
| Standby current        | lcc2             |      |     | 18                    | mA   | RAS = CAS ≥ V <sub>IH</sub>                                                                                                                                       |
| (Note 1)               |                  |      |     | 9                     | mA   | RAS = CAS ≥ V <sub>CC</sub> - 0.2 V                                                                                                                               |
| Standby current        | lcc2             |      |     | 6                     | mA   | RAS = CAS ≥ V <sub>IH</sub>                                                                                                                                       |
| (Note 2)               |                  |      |     | 3                     | mA   | RAS = CAS ≥ V <sub>CC</sub> - 0.2 V                                                                                                                               |
| nput leakage current   | I <sub>IL</sub>  | -90  |     | 90                    | μΑ   | For $A_0 - A_9$ , $\overline{AAS}$ , $\overline{CAS}$ , $\overline{WE}$ : $V_{IN} = 0$ to 5.5 V; other pins = 0 V                                                 |
| (Note 1)               | l <sub>IL9</sub> | -10  |     | 10                    | μΑ   | For $\overline{\text{CAS}}_9$ and $D_{\text{IN }9}$ : $V_{\text{IN}}=0$ to 5.5 V; other pins = 0 V                                                                |
| nput leakage current   | l <sub>iL</sub>  | -30  |     | 30                    | μΑ   | For A <sub>0</sub> - A <sub>9</sub> , $\overline{\text{HAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ : $V_{\text{IN}} = 0$ to 5.5 V; other pins = 0 V |
| (Note 2)               | l <sub>IL9</sub> | -10  |     | 10                    | μΑ   | For $\overline{\text{CAS}}_9$ and $D_{\text{IN }9}$ : $V_{\text{IN}}=0$ to 5.5 V; other pins = 0 V                                                                |
| Output leakage current | loL              | -10  |     | 10                    | μΑ   | For $VO_1 - VO_8$ and $D_{OUT 9}$ : $D_{OUT}$ disabled; $V_{OUT} = 0$ to 5.5 V                                                                                    |
| Output voltage, low    | VoL              | 0    |     | 0.4                   | ٧    | l <sub>OUT</sub> = 4.2 mA                                                                                                                                         |
| Output voltage, high   | V <sub>OH</sub>  | 2.4  |     | Vcc                   | ٧    | I <sub>OUT</sub> = -5 mA                                                                                                                                          |

#### Notes:

- Applicable to MC-421000A9A/B/F, which consists of nine 1M x 1 DRAMs (μPD421000).
- (2) Applicable to MC-421000A9AA/BA/FA/AB/BB/FB, which consists of two 1M x 4 DRAMs (μPD424400) and one 1M x 1 DRAM (μPD421000).





### **AC Characteristics**

 $T_A = 0 \text{ to } +70^{\circ}\text{C}; V_{CC} = +5.0 \text{ V } \pm 10\%$ 

|                                                    |                      |        | -60    |     | <b>–70</b> |     | -80    | _   | -10    |      |                                                        |
|----------------------------------------------------|----------------------|--------|--------|-----|------------|-----|--------|-----|--------|------|--------------------------------------------------------|
| Parameter                                          | Symbol               | Min    | Max    | Min | Max        | Min | Max    | Min | Max    | Unit | Test Conditions                                        |
| Operating current,                                 | I <sub>CC1</sub> (No | te 21) | 810    |     | 720        |     | 630    |     | 540    | mA   | RAS, CAS cycling;                                      |
| average                                            | I <sub>CC1</sub> (No | te 22) | 330    |     | 280        |     | 250    |     | 220    | mΑ   | $t_{RC} = t_{RC} \min (Note 5)$                        |
| Operating current,                                 | I <sub>CC3</sub> (No | te 21) | 810    |     | 720        |     | 630    |     | 540    | mA   | RAS cycling; CAS = V <sub>IH</sub> ;                   |
| RAS-only refresh cycle, average                    | I <sub>CC3</sub> (No | te 22) | 330    |     | 280        |     | 250    |     | 220    | mA   | $t_{RC} = t_{RC} \min \text{ (Note 5)}$                |
| Operating current,                                 | I <sub>CC4</sub> (No | te 21) | 720    |     | 630        |     | 540    |     | 450    | mA   | RAS = V <sub>IL</sub> ; CAS cycling;                   |
| fast-page cycle, average                           | I <sub>CC4</sub> (No | te 22) | 260    |     | 230        |     | 200    |     | 170    | mA   | $t_{PC} = t_{PC} \min (Note 5)$                        |
| Operating current,                                 | I <sub>CC5</sub> (No | te 21) | 810    |     | 720        |     | 630    |     | 540    | mA   | RAS cycling; CAS before                                |
| CAS before RAS refresh cycle, average              | I <sub>CC5</sub> (No | te 22) | 330    |     | 280        |     | 250    |     | 220    | mA   | RAS; t <sub>RC</sub> = t <sub>RC</sub> min<br>(Note 5) |
| Access time from column address                    | t <sub>AA</sub>      |        | 30     |     | 35         | _   | 40     |     | 50     | ns   | (Notes 7, 10, 11)                                      |
| Access time from CAS precharge (rising edge)       | tACP                 |        | 35     |     | 40         |     | 45     |     | 55     | ns   | (Notes 7, 11)                                          |
| Column address hold time referenced to RAS         | t <sub>AR</sub>      | N/A    |        | N/A |            | 60  |        | 70  |        | ns   |                                                        |
| Column address<br>setup time                       | †ASC                 | 0      |        | 0   |            | 0   |        | 0   |        | ns   | (Note 11)                                              |
| Row address setup time                             | tasr                 | 0      |        | 0   |            | 0   |        | 0   | -      | ns   |                                                        |
| Column address to WE<br>delay time                 | †AWD                 | 30     | _      | 35  |            | 40  |        | 50  |        | ns   | (Note 18)                                              |
| Access time from CAS<br>(falling edge)             | tCAC                 |        | 20     | ·   | 20         |     | 20     |     | 25     | ns   | (Notes 7, 9, 10, 11)                                   |
| Column address<br>hold time                        | t <sub>CAH</sub>     | 15     |        | 17  |            | 20  |        | 20  |        | ns   |                                                        |
| CAS pulse width                                    | tCAS                 | 20     | 10,000 | 20  | 10,000     | 20  | 10,000 | 25  | 10,000 | ns   |                                                        |
| CAS hold time for CAS<br>before RAS refresh cycle  | tCHR                 | 15     |        | 15  |            | 15  |        | 20  |        | ns   |                                                        |
| CAS to output in low-Z                             | t <sub>CLZ</sub>     |        | 0      |     | 0          |     | 0      |     | 0      | ns   | (Note 7)                                               |
| CAS precharge time, fast-<br>page cycle            | t <sub>CP</sub>      | 10     |        | 10  |            | 10  |        | 10  |        | ns   | (Note 11)                                              |
| CAS precharge time,<br>nonpage cycle               | tCPN                 | 10     |        | 10  |            | 10  |        | 10  |        | ns   |                                                        |
| CAS to RAS<br>precharge time                       | t <sub>CRP</sub>     | 10     |        | 10  |            | 10  | ·      | 10  |        | ns   | (Note 14)                                              |
| CAS hold time                                      | tcsH                 | 60     |        | 70  |            | 80  |        | 100 |        | ns   |                                                        |
| CAS setup time for CAS<br>before RAS refresh cycle | tosa                 | 10     |        | 10  |            | 10  |        | 10  |        | ns   |                                                        |
| CAS to WE delay                                    | tcwD                 | 20     | -      | 20  |            | 20  |        | 25  |        | ns   | (Note 18)                                              |
| Write command to<br>CAS lead time                  | t <sub>CWL</sub>     | 15     |        | 15  |            | 15  |        | 20  |        | пѕ   |                                                        |
| Data-in hold time                                  | t <sub>DH</sub>      | 15     |        | 15  |            | 15  |        | 20  | •      | ns   | (Note 17)                                              |



# AC Characteristics (cont)

|                                                                |                   | -60 |        | -70 |         | -80        |         | -10 |         |      |                                                     |
|----------------------------------------------------------------|-------------------|-----|--------|-----|---------|------------|---------|-----|---------|------|-----------------------------------------------------|
| Parameter                                                      | Symbol            | Min | Max    | Min | Max     | Min        | Max     | Min | Max     | Unit | Test Conditions                                     |
| Data-in hold time<br>referenced to RAS                         | t <sub>DHR</sub>  | N/A |        | N/A |         | 60         |         | 70  |         | ns   |                                                     |
| Data-in setup time                                             | t <sub>DS</sub>   | 0   |        | 0   |         | 0          |         | 0   |         | ns   | (Note 17)                                           |
| Output buffer turnoff delay                                    | toff              | 0   | 15     | 0   | 15      | 0          | 20      | 0   | 25      | ns   | (Note 11)                                           |
| Fast-page cycle time                                           | t <sub>PC</sub>   | 40  |        | 45  |         | 50         |         | 60  |         | пѕ   | (Note 6)                                            |
| Access time from RAS                                           | t <sub>RAC</sub>  |     | 60     |     | 70      |            | 80      |     | 100     | ns   | (Notes 7, 8)                                        |
| RAS to column address delay time                               | t <sub>RAD</sub>  | 15  | 30     | 15  | 35      | 17         | 40      | 17  | 50      | ns   | (Note 10)                                           |
| Row address hold time                                          | tRAH              | 10  |        | 10  |         | 12         |         | 12  |         | ns   |                                                     |
| Column address lead<br>time referenced to RAS<br>(rising edge) | <sup>t</sup> RAL  | 30  |        | 35  |         | 40         |         | 50  |         | ns   |                                                     |
| RAS pulse width                                                | tRAS              | 60  | 10,000 | 70  | 10,000  | 80         | 10,000  | 100 | 10,000  | ns   |                                                     |
| RAS pulse width, fast-page cycle                               | <sup>t</sup> RASP | 60  | 10,000 | 70  | 100,000 | 80         | 100,000 | 100 | 100,000 | ns   |                                                     |
| Random read or write cycle time                                | t <sub>RC</sub>   | 120 |        | 140 |         | 160        |         | 190 |         | ns   | (Note 6)                                            |
| RAS to CAS delay time                                          | tRCD              | 20  | 40     | 20  | 50      | 25         | 60      | 25  | 75      | ns   | (Note 12)                                           |
| Read command hold time referenced to CAS                       | <sup>†</sup> RCH  | 0   |        | 0   |         | 0          |         | 0   |         | ns   | (Note 15)                                           |
| Read command setup time                                        | † <sub>RCS</sub>  | 0   |        | 0   |         | 0          |         | 0   |         | ns   |                                                     |
| Refresh period                                                 | t <sub>REF</sub>  |     | 8      |     | 8       |            | 8       |     | 8       | ms   | Addresses A <sub>0</sub> - A <sub>9</sub> (Note 21) |
| Refresh period                                                 | t <sub>REF</sub>  |     | 16     |     | 16      |            | 16      |     | 16      | ms   | Addresses A <sub>0</sub> - A <sub>9</sub> (Note 22) |
| RAS precharge time                                             | t <sub>RP</sub>   | 50  |        | 60  |         | 70         |         | 80  |         | ns   |                                                     |
| RAS precharge CAS<br>hold time                                 | <sup>†</sup> RPC  | 10  |        | 10  |         | 10         |         | 10  |         | ns   |                                                     |
| Read command hold time referenced to RAS                       | <sup>t</sup> RRH  | 10  |        | 10  |         | 10         |         | 10  |         | ns   | (Note 15)                                           |
| RAS hold time                                                  | trsh              | 20  | _      | 20  |         | 20         |         | 25  |         | ns   |                                                     |
| Read-write cycle time                                          | <sup>t</sup> RWC  | 145 |        | 165 |         | 185        |         | 200 |         | ns   | (Note 6)                                            |
| RAS to WE delay                                                | t <sub>RWD</sub>  | 60  |        | 70  |         | 80         |         | 100 |         | ns   |                                                     |
| Write command to<br>RAS lead time                              | tRWL              | 20  |        | 20  |         | 20         |         | 25  |         | ns   |                                                     |
| Rise and fall<br>transition time                               | t <sub>T</sub>    | 3   | 50     | 3   | 50      | 3          | 50      | 3   | 50      | ns   | (Note 4)                                            |
| Write command<br>hold time                                     | twcH              | 15  |        | 15  |         | 15         |         | 20  |         | ns   |                                                     |
| Write command hold<br>time referenced to RAS                   | twcR              | N/A |        | N/A |         | <b>5</b> 5 |         | 70  |         | ns   |                                                     |
| Write command<br>setup time                                    | twcs              | 0   |        | 0   |         | 0          |         | 0   |         | ns   | <del></del>                                         |
| Write command                                                  | t <sub>WHR</sub>  | 15  |        | 15  |         | 15         |         | 20  |         |      |                                                     |
|                                                                |                   |     |        |     |         |            |         |     |         |      |                                                     |



### AC Characteristics (cont)

|                           |                 | -60 |     | -70 |     | -80 |     | -10 |     |      |                 |
|---------------------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-----------------|
| Parameter                 | Symbol          | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Test Conditions |
| Write command pulse width | t <sub>WP</sub> | 15  |     | 15  |     | 15  |     | 20  |     | ns   | (Note 16)       |
| Write command             | twsR            | 10  |     | 10  |     | 10  |     | 10  |     |      | -               |

#### Notes:

- (1) All voltages are referenced to GND.
- (2) An initial pause of 100 µs is required after power-up, followed by any eight RAS cycles, before proper device operation is achieved.
- (3) Ac measurements assume  $t_T = 5 \text{ ns.}$
- (4) V<sub>IH</sub> (min) and V<sub>IL</sub> (max) are reference levels for measuring the timing of input signals. Transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>.
- (5) I<sub>CC1</sub>, I<sub>CC3</sub>, I<sub>CC4</sub>, and I<sub>CC5</sub> depend on output loading and cycle rates. Specified values are obtained with the output open. I<sub>CC3</sub> is measured assuming that all column address inputs are held at either a high level or a low level during <del>PAS</del>-only refresh cycles. I<sub>CC4</sub> is measured assuming that all column address inputs are switched only once during each fast-page cycle.
- (6) The minimum specifications are used only to indicate the cycle time at which proper operation over the full temperature range (T<sub>A</sub> = 0 to +70°C) is assured.
- (7) Load = 2 TTL (-1 mA, +4 mA) loads and 100 pF ( $V_{OH}$  = 2.0 V,  $V_{OL}$  = 0.8 V).
- (8) Assumes that t<sub>RCD</sub> ≤ t<sub>RCD</sub> (max) and t<sub>RAD</sub> ≤ t<sub>RAD</sub> (max). If t<sub>RCD</sub> or t<sub>RAD</sub> is greater than the maximum recommended value in this table, t<sub>RAC</sub> increases by the amount that t<sub>RCD</sub> or t<sub>RAD</sub> exceeds the value shown.
- (9) Assumes that  $t_{RCD} \ge t_{RCD}$  (max) and  $t_{RAD} \le t_{RAD}$  (max).
- (10) If  $t_{RAD} \ge t_{RAD}$  (max), then the access time is defined by  $t_{AA}$ .
- (11) For fast-page read operation, the definition of access time is as follows:

| CAS and Column Address Input Conditions                                     | Access Time Definition |
|-----------------------------------------------------------------------------|------------------------|
| t <sub>CP</sub> ≤ t <sub>CP</sub> (max), t <sub>ASC</sub> ≥ t <sub>CP</sub> | tacp                   |
| t <sub>CP</sub> ≤ t <sub>CP</sub> (max), t <sub>ASC</sub> ≤ t <sub>CP</sub> | t <sub>AA</sub>        |
| $t_{CP} \ge t_{CP}$ (max), $t_{ASC} \le t_{ASC}$ (max)                      | t <sub>AA</sub>        |
| $t_{CP} \ge t_{CP}$ (max), $t_{ASC} \ge t_{CP}$                             | tcac                   |

- (12) t<sub>OFF</sub> (max) defines the time at which the output achieves the open-circuit condition and is not referenced to V<sub>OH</sub> or V<sub>OI</sub>.
- (13) Operation within the t<sub>RCD</sub> (max) limit assures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than t<sub>RCD</sub> (max), then access time is controlled exclusively by t<sub>CAC</sub>.
- (14) The t<sub>CRP</sub> requirement should be applicable for RAS/CAS cycles preceded by any cycle.
- (15) Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle.
- (16) Parameter twp is applicable for a delayed write cycle such as a read-write/read-modify-write cycle. For early write operation, both twcs and twcH must be met.
- (17) These parameters are referenced to the falling edge of CAS for early write cycles and to the falling edge of WE for delayed write or read-modify-write cycles.
- (18) For D<sub>OUT9</sub>, parameters t<sub>WCS</sub>, t<sub>CWD</sub>, t<sub>RWD</sub>, and t<sub>AWD</sub> are restrictive operating parameters in read-write/read-modify-write cycles only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min), the cycle is an early write cycle and the data output will remain open-circuit throughout the entire cycle. If t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min), t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min), and t<sub>AWD</sub> ≥ t<sub>AWD</sub> (min), the cycle is a read-write cycle and the data output will contain data read from the selected cell. If neither of the above conditions is met, the condition of D<sub>OUT 9</sub> (at access time and until CAS<sub>9</sub> returns to V<sub>IH</sub>) is indeterminate.
- (19) CAS before RAS operation is specified.
- (20) Read-write/read-modify-write operation can be performed only by the SOJ controlled by CAS<sub>9</sub> because of its separate data input and output pins.
- (21) Applicable to MC-421000A9A/B/F, which consists of nine 1M x 1 DRAMs (µPD421000).
- (22) Applicable to MC-421000A9AA/BA/FA/AB/BB/FB, which consists of two 1M x 4 DRAMs (μPD424400) and one 1M x 1 DRAM (μPD421000).



# **Timing Waveforms**

# Read Cycle





# Early Write Cycle





# Read-Write/Read-Modify-Write Cycle (DOUT9 only)





# Fast-Page Read Cycle



10b



# Fast-Page Early Write Cycle







# Fast-Page Read-Write/Read-Modify-Write Cycle (DOUTS only)





### Hidden Refresh Cycle





# RAS-Only Refresh Cycle



# CAS Before RAS Refresh Cycle





### **Package Drawings**

### 30-Pin Socket-Mountable SIMM (MC-421000A9BA/FA/BB/FB)



### 30-Pin Leaded SIMM (MC-421000A9AA/AB)





### Package Drawings (cont)

### 30-Pin Socket-Mountable SIMM (MC-421000A9B/F)



### 30-Pin Leaded SIMM (MC-421000A9A)



