# KMM491000/KMM591000



# 1M × 9 DRAM SIP and SIMM Memory Modules

#### **GENERAL DESCRIPTION**

The Samsung KMM491000 and KMM591000 are 1M x 9 dynamic RAM high density memory modules. The ninth bit is generally used for parity and is controlled by CAS9. Samsung's 1M x 9 memory modules consist of nine KM41C1000 DRAMS in 20-pin SOJ packages mounted on a 30 pin glassepoxy substrate. A 0.22µF decoupling capacitor is mounted under each DRAM.

The 1M x 9 DRAM modules are available in two package styles. The KMM491000 is a SIP with leads suitable for through hole mounting or for mounting in a socket. The KMM591000 is a SIMM with edge connections and are intended for mounting into 30 pin edge connector sockets.

#### **FEATURES**

- 1,048,576 × 9-bit Organization
- Ninth device has separate D, Q and CAS for Parity applications.
- Performance range:

| 1             | tRAC  | t <sub>CAC</sub> | t <sub>RC</sub> |
|---------------|-------|------------------|-----------------|
| KMM491000-10  | 100ns | 25ns             | 190ns           |
| KMM591000-10  | 100ns | 25ns             | 190ns           |
| KMM491000-12  | 120ns | 30ns             | 220ns           |
| KMM591000 -12 | 120ns | 30ns             | 220ns           |

- Page Mode capability
- CAS-before-RAS Refresh capability
- RAS-only and Hidden Refresh capability
- TTL compatible inputs and outputs
- Single +5V ± 10% power supply
- 512 cycles/8ms refresh

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **Part Numbers**

| KMM491000-10 | 100ns | SIP  | Page Mode |
|--------------|-------|------|-----------|
| KMM491000-12 | 120ns | SIP  | Page Mode |
| KMM591000-10 | 100ns | SIMM | Page Mode |
| KMM591000-12 | 120ns | SIMM | Page Mode |

#### PIN CONFIGURATION



| Pin<br>Name                        | Pin<br>Function             |
|------------------------------------|-----------------------------|
| A <sub>0</sub> -A <sub>9</sub>     | Address<br>Input            |
| D9                                 | Data in                     |
| Q9                                 | Data Out                    |
| DQ                                 | Data In/Out                 |
| W                                  | Read/Write<br>Input         |
| RAS                                | Row Address<br>Strobe       |
| CAS                                | Column<br>Address<br>Strobe |
| CAS9                               | Column<br>Address<br>Strobe |
| $v_{cc}$                           | Power (+5V)                 |
| v <sub>cc</sub><br>v <sub>ss</sub> | Ground                      |
|                                    |                             |

## KMM491000/KMM591000 1M×9 DRAM SIP and SIMM Memory Modules

# ELECTRICAL CHARACTERISTICS

#### **ABSOLUTE MAXIMUM RATINGS\***

| item                                                          | Symbol                             | Rating      | Unit |  |
|---------------------------------------------------------------|------------------------------------|-------------|------|--|
| Voltage on any pin relative to V <sub>SS</sub>                | V <sub>IN</sub> , V <sub>OUT</sub> | -1 to +7.0  | V    |  |
| Voltage on V <sub>CC</sub> supply relative to V <sub>SS</sub> | V <sub>CC</sub>                    | -1 to +7.0  | V    |  |
| Storage Temperature                                           | T <sub>stq</sub>                   | -55 to +150 | °C   |  |
| Power Dissipation                                             | P <sub>D</sub>                     | 5.4         | W    |  |
| Short Circuit Output Current                                  | Ios                                | 50          | mA   |  |

<sup>\*</sup>Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may effect device reliability.

**RECOMMENDED OPERATING CONDITIONS** (Voltages referenced to  $V_{SS}$ ,  $T_A$  = 0 to 70°C)

| Item               | Symbol          | Min  | Тур | Max | Unit |
|--------------------|-----------------|------|-----|-----|------|
| Supply Voltage     | V <sub>cc</sub> | 4.5  | 5.0 | 5.5 | V    |
| Ground             | V <sub>SS</sub> | 0    | 0   | 0   | ٧    |
| Input High Voltage | V <sub>IH</sub> | 2.4  | _   | 6.5 | ٧    |
| Input Low Voltage  | V <sub>IL</sub> | -1.0 |     | 0.8 | V    |

#### DC AND OPERATING CHARACTERISTICS

(Recommended operating conditions unless otherwise noted.)

| Parameter                                                                                            |                                                          | Symbol           | Min | Max        | Unit     |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------|-----|------------|----------|
| Operating Current* (RAS and CAS cycling @ t <sub>RC</sub> = min.)                                    | KMM491000-10, KMM591000-10<br>KMM491000-12, KMM591000-12 | I <sub>CC1</sub> | _   | 540<br>450 | mA<br>mA |
| Standby Current (RAS = CAS = V <sub>IH</sub> )                                                       |                                                          | I <sub>CC2</sub> | _   | 18         | mA       |
| RAS-Only Refresh Current* (CAS = V <sub>IH</sub> , RAS cycling @ t <sub>RC</sub> = min.)             | KMM491000-10, KMM591000-10<br>KMM491000-12, KMM591000-12 | I <sub>CC3</sub> |     | 540<br>450 | mA<br>mA |
| Fast Page Mode Current* (RAS = V <sub>IL</sub> , CAS cycling: t <sub>PC</sub> = min.)                | KMM491000-10, KMM591000-10<br>KMM491000-12, KMM591000-12 | I <sub>CC4</sub> | _   | 360<br>270 | mA<br>mA |
| Standby Current (RAS = CAS = V <sub>CC</sub> - 0.2V)                                                 |                                                          |                  |     | 9          | mA       |
| CAS-Before-RAS Refresh Current* (RAS and CAS cycling @ t <sub>RC</sub> = min.)                       | KMM491000-10, KMM591000-10<br>KMM491000-12, KMM591000-12 | I <sub>CC7</sub> |     | 540<br>450 | mA<br>mA |
| Input Leakage Current (Any input $0 \le V_{IN} \le 6.5V$ , all other pins not under test = 0 volts.) |                                                          | I <sub>IL</sub>  | -90 | 90         | μΑ       |
| Output Leakage Current (Data out is disabled, $0V \le V_{OUT} \le 5.5$ )                             | /)                                                       | I <sub>OL</sub>  | -10 | 10         | μΑ       |
| Output High Voltage Level (I <sub>OH</sub> = 5mA)                                                    |                                                          | V <sub>OH</sub>  | 2.4 |            | ٧        |
| Output Low Voltage Level (I <sub>OL</sub> = 4.2mA                                                    | )                                                        | V <sub>OL</sub>  | _   | 0.4        | ٧        |

<sup>\*</sup>NOTE:  $I_{CC3}$ ,  $I_{CC4}$ ,  $I_{CC5}$ , and  $I_{CC7}$  are dependent on output loading and cycle rates. Specified values are obtained with the output open.  $I_{CC}$  is specified as an average current.

#### CAPACITANCE (TA = 25°C)

| Item                                                              | Symbol           | Min | Max | Unit |
|-------------------------------------------------------------------|------------------|-----|-----|------|
| Input Capacitance (A <sub>0</sub> - A <sub>9</sub> , W, CAS. RAS) | C <sub>IN1</sub> | _   | 60  | pF   |
| Input Capacitance (D <sub>9</sub> , CAS <sub>9</sub> )            | C <sub>IN2</sub> | T   | 7   | pF   |
| Input Capacitance (DQ <sub>1</sub> - DQ <sub>8</sub> )            | C <sub>DQ</sub>  | _   | 15  | pF   |
| Output Capacitance (Q <sub>9</sub> )                              | C <sub>Q9</sub>  | T - | 10  | pF   |

# KMM491000/KMM591000 $1\,\mbox{M}\times 9$ DRAM SIP and SIMM Memory Modules

#### **AC CHARACTERISTICS**

 $^{-}$  (0° C  $\leq$  T<sub>A</sub>  $\leq$  70° C, V<sub>CC</sub> = 5.0V  $\pm$  10%, see notes 1,2)

|                                            | KMM491000-10<br>KMM591000-10 |     |        |     | 491000-12<br> 591000-12 |      |          |
|--------------------------------------------|------------------------------|-----|--------|-----|-------------------------|------|----------|
|                                            | Symbol                       | Min | Max    | Min | Max                     | Unit | Notes    |
| Standard Operation                         |                              |     |        |     |                         | T    |          |
| Random read or write cycle time            | t <sub>RC</sub>              | 190 |        | 220 |                         | ns   |          |
| Access time from RAS                       | t <sub>RAC</sub>             |     | 100    |     | 120                     | ns   | 3,4      |
| Access time from CAS                       | t <sub>CAC</sub>             |     | 25     |     | 30                      | ns   | 4,4      |
| Access time from column address            | t <sub>AA</sub>              |     | 50     |     | 60                      | ns   | 3,10     |
| Access time from CAS precharge             | t <sub>CPA</sub>             |     | 55     |     | 65                      | ns   | 3        |
| CAS to output in Low-Z                     | t <sub>CLZ</sub>             | 5   |        | 5   |                         | ns   | 3        |
| Output buffer turn-off delay               | t <sub>OFF</sub>             | 0   | 30     | 0   | 35                      | ns   | 6        |
| Transition time (rise and fall)            | t <sub>T</sub>               | 3   | 50     | 3   | 50                      | ns   | 2        |
| RAS precharge time                         | t <sub>RP</sub>              | 80  |        | 90  |                         | ns   |          |
| RAS pulse width                            | t <sub>RAS</sub>             | 100 | 10,000 | 120 | 10,000                  | ns   |          |
| RAS hold time                              | t <sub>RSH</sub>             | 25  |        | 30  |                         | ns   |          |
| CAS precharge time                         | t <sub>CPN</sub>             | 15  |        | 20  |                         | ns   |          |
| CAS hold time                              | t <sub>CSH</sub>             | 100 |        | 120 |                         | ns   | 1        |
| CAS pulse width                            | t <sub>CAS</sub>             | 25  | 10,000 | 30  | 10,000                  | ns   | <u> </u> |
| RAS to CAS delay time                      | t <sub>RCD</sub>             | 25  | 75     | 25  | 90                      | ns   | 4,5      |
| RAS to column address delay time           | t <sub>RAD</sub>             | 20  | 50     | 20  | 60                      | ns   | 10       |
| CAS to RAS precharge time                  | t <sub>CRP</sub>             | 10  |        | 10  |                         | ns   |          |
| Row address set-up time                    | t <sub>ASR</sub>             | 0   |        | 0   |                         | ns   |          |
| Row address hold time                      | t <sub>RAH</sub>             | 15  |        | 15  |                         | ns   |          |
| Column address set-up time                 | t <sub>ASC</sub>             | 0   |        | 0   |                         | ns   |          |
| Column address hold time                   | t <sub>CAH</sub>             | 20  |        | 25  |                         | ns   |          |
| Column address hold time referenced to RAS | t <sub>AR</sub>              | 95  |        | 115 |                         | ns   |          |
| Column address to RAS lead time            | t <sub>RAL</sub>             | 50  |        | 60  |                         | ns   |          |
| Read command set-up time                   | t <sub>RCS</sub>             | 0   |        | 0   |                         | ns   |          |
| Read command hold time referenced to CAS   | t <sub>RCH</sub>             | 0   |        | 0   |                         | ns   | 8        |
| Read command hold time referenced to RAS   | t <sub>RRH</sub>             | 0   |        | 0   |                         | ns   | 8        |
| Write command hold time                    | t <sub>wch</sub>             | 20  |        | 25  |                         | ns   |          |
| Write command hold time referenced to RAS  | t <sub>wcr</sub>             | 95  |        | 115 |                         | ns   |          |
| Write command pulse width                  | t <sub>WP</sub>              | 20  |        | 25  |                         | ns   |          |
| Write command to RAS lead time             | t <sub>RWL</sub>             | 25  |        | 30  |                         | ns   |          |
| Write command to CAS lead time             | t <sub>CWL</sub>             | 25  | 1      | 30  |                         | ns   |          |
| Data-in set-up time                        | t <sub>DS</sub>              | 0   |        | 0   |                         | ns   | 9        |
| Data-in hold time                          | t <sub>DH</sub>              | 20  |        | 25  |                         | ns   | 9        |
| Data-in hold time referenced to RAS        | t <sub>DHR</sub>             | 95  |        | 115 |                         | ns   |          |
| Refresh period (512 cycles)                | t <sub>REF</sub>             |     | 8      | *   | 8                       | ms   |          |
| Write command set-up time                  | twcs                         | 0   |        | 0   | †                       | ns   | 7        |
| CAS to write enable delay                  | tcwp                         | 25  |        | 30  |                         | ns   | 7        |
| CAS setup time<br>(CAS-before-RAS refresh) | t <sub>CSR</sub>             | 10  |        | 10  |                         | ns   |          |
| CAS hold time<br>(CAS-before-RAS refresh)  | t <sub>CHR</sub>             | 30  |        | 30  |                         | ns   |          |

# KMM491000/KMM591000 1 M imes 9 DRAM SIP and SIMM Memory Modules

# **AC CHARACTERISTICS**

(Continued)

|                                         |                   |     | 491000-10<br>591000-10 | KMM491000-12<br>KMM591000-12 |         |      |          |
|-----------------------------------------|-------------------|-----|------------------------|------------------------------|---------|------|----------|
|                                         | Symbol            | Min | Max                    | Min                          | Max     | Unit | Notes    |
| RAS precharge to CAS hold time          | t <sub>RPC</sub>  | 10  |                        | 10                           |         | ns   |          |
| Refresh counter test CAS precharge time | t <sub>CPT</sub>  | 50  |                        | 60                           |         | ns   |          |
| Fast page mode cycle time               | t <sub>PC</sub>   | 60  |                        | 70                           |         | ns   | <u> </u> |
| CAS precharge time (Fast page mode)     | t <sub>CP</sub>   | 10  |                        | 15                           |         | ns   |          |
| RAS pulse width (Fast page mode)        | t <sub>RASP</sub> | 100 | 100,000                | 120                          | 100,000 | ns   | <u> </u> |

#### Notes:

- An initial pause of 200µs is required after power-up followed by any 8 RAS cycles before proper device operation is achieved.
- $V_{\text{IH}}$  (min) and  $V_{\text{IL}}$  (max) are reference levels for measuring timing of input signals. Transition times are measured between  $V_{\rm IH}$  (min) and  $V_{\rm IL}$  (max) and are assumed to be 5ns for all inputs. Measured with a load equivalent to 2 TTL loads and 100pF.
- Operation within the  $t_{RCD}$  (max) limit insures that  $t_{RAC}$  (max) can be met.  $t_{RCD}$  (max) is specified as a reference point only. If  $t_{RCD}$  is greater than the specified  $t_{RCD}$  (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>
- Assumes that  $t_{RCD} \ge t_{RCD}$  (max).
- This parameter defines the time at which the output achieves the open circuit condition and is not referenced to VOH or VOL.
- $t_{WCS}$ ,  $t_{RWD}$ ,  $t_{CWD}$  and  $t_{AWD}$  are non restrictive operating parameters. They are included in the data sheet as electrical characteristic only. If  $t_{WCS} \ge t_{WCS}$  (min) the cycle is an early write cycle and the data output pin will remain high impedance for the duration of the cycle.
- Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for <u>a read</u> cycle.
- These parameters are referenced to the  $\overline{\text{CAS}}$  leading edge in early write cycles.
- Operation within the t<sub>RAD</sub> (max) limit insures that t<sub>RCD</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max) limit, then access time is controlled by tAA

# KMM491000/KMM591000 1M×9 DRAM SIP and SIMM Memory Modules

**TIMING DIAGRAMS** 

**READ CYCLE** 



#### WRITE CYCLE (EARLY WRITE)





# KMM491000/KMM591000 1M×9 DRAM SIP and SIMM Memory Modules

# TIMING DIAGRAMS (Continued)

# FAST PAGE MODE READ CYCLE



### FAST PAGE MODE WRITE CYCLE (EARLY WRITE)



# KMM491000/KMM591000 $1\,\text{M}\times9$ DRAM SIP and SIMM Memory Modules

## **TIMING DIAGRAMS**

(Continued)

RAS-ONLY REFRESH CYCLE NOTE: CAS = V<sub>IH</sub>; W, D, A<sub>9</sub> = DON'T CARE



### HIDDEN REFRESH CYCLE





# KMM491000/KMM591000 $1\,\text{M}\times9$ DRAM SIP and SIMM Memory Modules

# TIMING DIAGRAMS (Continued)

### CAS-BEFORE-RAS REFRESH CYCLE NOTE: Address, W, D = DON'T CARE





# KMM491000/KMM591000 $1\,\mathrm{M}\times9$ DRAM SIP and SIMM Memory Modules

# PACKAGE DIMENSIONS

#### KMM591000 1M × 9 SIMM



#### KMM491000 1M × 9 SIP



# SAMSUNG SEMICONDUCTOR, INCORPORATED SALES OFFICES

**EAST** 

20 Burlington Mall Rd. #205 Burlington, MA 01803 617/273-4888

NORTHWEST 2700 Augustine Dr. Suite 198 Santa Clara, CA 95054 408/727-7433 **MIDWEST** 

901 Warrenville Road #120 Lisle, IL 60532-1359 312/852-2011

**SOUTH** 15851 Dallas Parkway, Ste 745

Dallas, TX 75248-3307 214/239-0754 SOUTHWEST

22837 Ventura Blvd., Ste 305 Woodland Hills, CA 91367 818/346-6416

**SOUTHERN REGIONAL** 

3200 Northline Ave. Suite 501G, Forum VI Greensboro, NC 27408 919/294-5141

Circuit diagrams utilizing SAMSUNG and/or SAMSUNG SEMICONDUCTOR & TELECOMMUNICATIONS CO., LTD., products are included as a means of illustrating typical semiconductor applications; consequently, complete information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described herein any license under the patent rights of SAMSUNG and/or SAMSUNG SEMICONDUCTOR & TELECOMMUNICATIONS CO., LTD., or others. SAMSUNG and/or SAMSUNG SEMICONDUCTOR & TELECOMMUNICATIONS CO., LTD., reserve the right to change device specifications.

**MARCH 1988** 



3725 North First Street San Jose, CA 95134-1708

Telephone: (408)434-5400 Telex: (408) 434-5655 FAX: (408) 434-5650 (408) 434-5651

Printed in U.S.A. Copyright 1986 GG/G6.05M R0286

007729 🔏 🎉 \_