# High Speed and Ultra Low Power Design of Carry-Out Bit of 4-Bit Carry Look-Ahead Adder

Mehedi Hasan
Department of Electrical and Computer
Engineering.
North South University
Dhaka, Bangladesh
mehedi.hasan01@northsouth.edu

Hasan U. Zaman

Department of Electrical and Computer

Engineering.

North South University

Dhaka, Bangladesh
hasan.zaman@northsouth.edu

Parag Biswas

Department of Electrical and Computer
Engineering.

North South University
Dhaka, Bangladesh
parag.biswas@northsouth.edu

Mainul Hossain

Department of Electrical and

Electronic Engineering.

University of Dhaka

Dhaka, Bangladesh

mainul.eee@du.ac.bd

MD. Shihabul Alam

Department of Electrical and Computer

Engineering.

North South University

Dhaka, Bangladesh

shihabulalamshihab@gmail.com

Sharnali Islam
Department of Electrical and
Electronic Engineering.
University of Dhaka
Dhaka, Bangladesh
sharnali.eee@du.ac.bd

Abstract— A new carry generation scheme for carry out bit of a 4-bit carry look-ahead (CLA) adder is presented. To analyze performance, proposed design for carry-out bit was implemented and verified in Cadence Virtuoso environment in 90nm technology. Performance parameters were compared with the conventional design of carry-out bit of 4-bit CLA adder. The proposed design achieved 19.69% improvement in propagation delay over the conventional CLA design. Due to low transistor count and low dynamic power dissipation, an improvement of 75.973 % was achieved in average power consumption over the conventional carry-out bit of CLA design. As a result, the obtained improvement in PDP was 79.003 %. Due to enhancements in performance parameters and reduced transistor count, the proposed CLA carry-out bit is expected to have extensive impact on overall adder performance.

Keywords—c4-bit adder, carry-out bit, carry generation, carry look-ahead, low power.

## I. INTRODUCTION

Performance and power consumption are crucial parameters for modern complex integrated circuits. High-performance, area-efficient and low-power consuming systems are rapidly gaining importance in devices such as mobile and portable devices, bio-medical instruments, digital signal processing systems and wireless receivers which have limited area and power budget but require fast computing [1], [2]. Adders play the most important role in arithmetic and logic units (ALUs) because subtraction, multiplication and division operations require adders to compute result [3]-[5]. Hence, design of an efficient adder improves the entire performance of ALU.

In order to cope up with the power and speed requirement, various design methods for full adder have been developed [6] The simplest way of adding binary numbers can be done using Ripple Carry Adder (RCA) [7]. But RCA is quite inefficient since output of one step relies on the output from preceding step. Therefore, carry propagation is an important factor as it limits the performance of adders.

Utilization of speedy gates may bring about positive change in delay. However, physical components are not ideal. Therefore, speed can be obtained to a specified level by utilizing fast gates [8], [9]. Utilizing components in optimized manner enhances performance. Several types of adders employing various methods have been developed to reduce

the carry propagation time [10]-[12]. Recently, approximate adders have gain interest in case of error tolerant applications which enhance circuit performance by trading off accuracy [13], [14]. CLA adder reduces delay by generating all the carry bits at a time using the input bits. Therefore, carry terms for the most significant bits (MSB) need not to wait for the least significant bits (LSB) to propagate [15].

Many design processes employ 4-bit adders as an elementary building block to design wide adders [16], [17], [18]. Therefore, the performance of carry out bit plays a key role in wide adders because carry out bit of one block is used as input in next block. Hence, performance level of carry out bit of 4-bit adders should be enhanced in order to achieve fast adding operation.

# II. CONVENTIONAL DESIGN OF 4-BIT CLA

CLA method employs the technique of generating carry bits all at a time to reduce delay [15]. If we denote S as sum, C as carry, and A, B as the input bits, then sum and carry bit using CLA method can be expressed as:

$$S_i = P_i \oplus C_i$$

$$C_{i+1} = G_i + P_i C_i$$

Where,

$$P_i = A_i \oplus B_i$$
$$G_i = A_i B_i$$

According to [17], conventional design of carry out bit of 4-bit CLA method can be represented as:

$$C_4 = G_3 + P_3G_2 + P_3P_2G_1 + P_3P_2P_1G_0 + P_3P_2P_1P_0C_0$$
 Where

 $C_0$  = input carry bit

 $C_4$  = output carry bit

According to [19], complete schematic of the of carry-out bit  $C_4$  including the AND gates and the XOR gates is represented by Fig. 1.



Fig. 1. Conventional design of carry-out bit  $C_4$ .



Fig. 2. Proposed design of carry-out bit  $C_4$ .

#### III. PROPOSED DESIGN OF CARRY-OUT BIT

To design the proposed circuit, at first, we have generated the truth table for carry bits  $C_1$ ,  $C_2$ ,  $C_3$ ,  $C_4$  by using the input bits in the sequence- $B_3$ ,  $A_3$ ,  $B_2$ ,  $A_2$ ,  $B_1$ ,  $A_1$ ,  $B_0$ ,  $A_0$ ,  $C_0$ . Here,  $B_3$  and  $A_3$  are the MSBs and  $C_0$  is input carry. By using the truth table, carry bits  $C_1$ ,  $C_2$ ,  $C_3$ ,  $C_4$  can be expressed as the following simplified sum of products:

C<sub>1</sub> = 
$$C_0(A_0 + B_0) + B_0A_0$$
 (1)  
C<sub>2</sub> =  $C_1(A_1 + B_1) + B_1A_1$  (2)  
C<sub>3</sub> =  $C_2(A_2 + B_2) + A_2B_2$  (3)  
C<sub>4</sub> =  $C_3(A_3 + B_3) + B_3A_3$  (4)

$$C_2 = C_1(A_1 + B_1) + B_1A_1 \tag{2}$$

$$C_3 = C_2(A_2 + B_2) + A_2B_2 \tag{3}$$

$$C_4 = C_3(A_3 + B_3) + B_3A_3 \tag{4}$$

With careful observation of (1), (2), (3), and (4), we can see that each carry-out equation  $C_i$  works as a base for the subsequent carry-out term  $C_{i+1}$ . Therefore, to design the nchannel Field Effect Transistor (nFET) network for carry bit  $C_2$ , nFET network for carry bit  $C_1$  needs to be utilized.

Now, to obtain the nFET network for  $C_2$ , two series connected nFETs are parallelly connected with the nFET network of  $C_1$ . To complete the design, two parallelly connected nFETs are connected in series with this circuit. In the same way, nFET network for carry terms  $C_3$  has been generated. Finally, applying same technique, nFET network for  $C_4$  has been obtained using nFET network of  $C_3$ .

In case of designing the proposed carry-out bit, a mirror equivalent circuit has been used for pull-up network (pFET network) which provides more symmetrical layout. Structure of pull down network (nFET network) and pull up network (pFET network) in mirror circuit are exactly the same [20]. Complete schematic of the carry-out term  $C_4$  is represented by Fig. 2.

Transistor count for proposed and conventional carry-out bit design is presented in Table I.

TABLE I TRANSISTOR COUNT

| Design       | Transistor count |
|--------------|------------------|
| Conventional | 92               |
| Proposed     | 36               |

## IV. SIMULATION RESULT AND PERFORMANCE ANALYSIS

Simulation result is expressed in details in the following sub-sections.

#### A. Propagation Delay:

Simulation results of propagation delay for proposed design and conventional CLA design are listed in Table II.

TABLE II SIMULATION RESULT FOR PROPAGATION DELAY

| Design       | Delay (ps) | Improvement |
|--------------|------------|-------------|
| Conventional | 166        | 19.277%     |
| Proposed     | 134        |             |









Fig. 3. (a) Output graph for input combination from 0000000000 to 0011111111. (b) Output graph for input combination from 010000000 to 0111111111. (c) Output graph for input combination from 100000000 to 1011111111.

## B. Power Dissipation:

According to [21], power in a logic gate be expressed as:

$$P = V_{DD}I_{DDO} + C_{out}V_{DD}^2f (5)$$

Where

 $V_{DD} = supply \ voltage$ 

 $I_{DDO} = leakage current$ 

 $C_{out} = load \ capacitance$ 

f = frequency of input signal

The term  $V_{DD}I_{DDQ}$  in (5) represents DC power. It occurs due to the leakage current of the transistors. The term  $C_{out}V_{DD}^2f$  represents Dynamic Power. It occurs due to dynamic switching events.

## 1) DC Power Dissipation

The leakage current is in a MOSFET is quite small (usually in the order of pico-ampere per transistor). Therefore, the value of DC power is quite small. Since, the conventional carry-out circuit requires more transistors than the carry-out circuit design presented in this paper, DC Power for the conventional design is more as well.

## 2) Dynamic Power Dissipation (DPD)

Dynamic power in logic gate is the dominating factor in case of power loss. If we look at Fig. 3(a), we can see that output bit  $C_4$  remains to logic 0 even if the input combination keeps changing. Therefore, no current flow occurs from power source to ground. As a result, there is no DPD for the input combinations in Fig. 3(a) for the proposed design. For the same reason, no DPD happens for the proposed design for input combinations of Fig. 3(d) because the output remains at logic 1. Now, if we consider Fig 3(b) and Fig. 3(c), we can see transitions are happening as output changes from logic 0 to logic 1 and then again back to logic 0. This causes dynamic power dissipation.

On the contrary, conventional CLA design dissipates power for every change in input combination. It happens because inputs to the XOR gate consist of inverters and an inverter change its output if the input signal is changed. Moreover, based on the change in input combinations, transitions occur in AND gates and XOR gates which make them dissipate dynamic power. In addition, the complex logic also dissipates dynamic power whenever transition occurs.

Now, based on the discussion, we have observed that the proposed design consumes no dynamic power for input combinations in Fig. 3(a) and Fig. 3(b), which consist 50% of the input combinations. On the other hand, the conventional CLA design consumes dynamic power for every change in input combination. Therefore, power loss in proposed design is supposed to be quite lower than the power loss in conventional design.

To get a clear view of the power dissipation, simulations were performed in Spectre and power graph was plotted for all the input conditions. Fig. 4 represents the power graph for proposed design and Fig. 5 represents the power graph for conventional design. The topmost waveforms (blue colored) of Fig. 4 and Fig. 5 depicts power dissipation according to input combinations.



Fig. 4. Power graph of proposed design



Fig. 5. Power graph of existing design.



Fig. 6. Waveform of power dissipation for proposed design and conventional design.

## 3) Average Power

Average power for proposed design and conventional design were calculated using Calculator option in the waveform window.

TABLE III AVERAGE POWER

| Design       | Power (µW) | Improvement |
|--------------|------------|-------------|
| Conventional | 16.44      | 73.739 %    |
| Proposed     | 4.28       |             |

## C. Power Delay Product (PDP)

PDP represents average energy absorbed or consumed by a logic circuit for every switching event. PDP for proposed and conventional design are listed in Table IV.

TABLE IV
PDP OF PROPOSED DESIGN AND CONVENTIONAL DESIGN

| T DT OT TROTOBEL | TET OF TROPOSED DESIGNATION CONVENTIONNE DESIGN |             |  |  |
|------------------|-------------------------------------------------|-------------|--|--|
| Design           | Power (fJ)                                      | Improvement |  |  |
| Conventional     | 2.729                                           | 79.004 %    |  |  |
| Proposed         | 0.573                                           |             |  |  |

## V. CONCLUSION

In this article, design of carry-out bit of 4 bit adder has been proposed and its performance analysis has been done. To compare the proposed circuit with the conventional CLA circuit, Cadence Virtuoso tools were used to carry out simulation in 90nm technology. The proposed design of the carry out bit offered significant improvement in speed and power over the conventional CLA design. An improvement of 19.6856% has been achieved for propagation delay. The most significant improvement has been achieved in case of average power which is 75.973%. As a result, 79.003% improvement in PDP has been obtained.

## REFERENCES

- [1] A. P. Chandrakasan, N. Verma, and D. C. Daly, "Ultralow-power electronics for biomedical applications," *Annual Review of Biomedical Engineering*, vol. 10, pp. 247–274, Aug. 2008.
- [2] M. Hasan, M. H. Anik and S. Islam, "Microcontroller Based Smart Home System with Enhanced Appliance Switching Capacity," 2018 Fifth HCT Information Technology Trends (ITT), Dubai, United Arab Emirates, 2018, pp. 364-367.
- [3] N. H. E. Weste, D. Harris, and A. Banerjee, CMOS VLSI Design: A Circuits and Systems Perspective, 3rd ed. Delhi, India: Pearson Education, 2006.
- [4] M. Aguirre-Hernandez and M. Linares-Aranda, "CMOS full adders for energy efficient arithmetic applications," *IEEE Trans. VLSI Syst*, vol. 19, no. 4, pp. 718-721, 2011.
- [5] V. D. Oklobdzija and D. Villeger, "Improving Multiplier Design by Using Improved Column Compression Tree and Optimized Final Adder in CMOS Technology," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 3, no. 2, pp. 292-301, 1995.
- [6] A. M. Shams, T. K. Darwish, and M. A. Bayoumi, "Performance Analysis of Low-Power 1-Bit CMOS Full Adder Cells," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 10, no. 1, pp. 20-29, 2002.
- [7] E. H. Perea, F. Damay-Kavala, and C. Arnodo, "A GaAs Low-Power Normally-On 4 Bit Ripple Carry Adder," *IEEE Journal of Solid-State Circuits*, vol. 18, no.3, pp. 365-369, 1983.
- [8] S. Deleonibus, "Physical and technological limitations of NanoCMOS devices to the end of the roadmap and beyond," *The European Physical Journal - Applied Physics*, vol. 36, pp. 197-214, 2007.
- [9] G. Kumar and S. Agarwal, "CMOS Limitations and Futuristic Carbon Allotropes," in Proc. 8th IEEE Annual Information Technology, Electronics and Mobile Communication Conference (IEMCON), 2017, pp. 68-71
- [10] P. K. Chan and M. D. F. Schlag, "Analysis and Design of CMOS Manchester Adders with Variable Carry-Skip," *IEEE Transactions on Computers*, vol. 39, no. 8, pp. 983-992, 1990.
- [11] M. Bahadori, M. Kamal, A. Afzali-Kusha, and M. Pedram, "High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of Supply Voltage Levels," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 24, no. 2, pp. 421-433, 2016.
- [12] B. K. Mohanty and S. K. Patel, "Area–Delay–Power Efficient Carry-Select Adder," *IEEE Transactions on Circuits and Systems—II: Express Briefs*, vol. 61, no. 6, pp. 418-422, 2014.
- [13] J. Liang, J. Han, and F. Lombardi, "New Metrics for the Reliability of Approximate and Probabilistic Adders," *IEEE Transactions on Computers*, vol. 62, no. 9, pp. 1760-1771, 2013.
- [14] S. Mazahir, O. Hasan, R. Hafiz, M. Shafique, and J. Henkel, "Probabilistic Error Modeling for Approximate Adders," *IEEE Transactions on Computers*, vol. 66, no. 3, pp. 515-530, 2017.
- [15] G. A. Ruiz, "New static multi-output carry lookahead CMOS adder," Proc. Inst. Elect. Eng.—Circuits Devices Syst., vol. 144, no. 6, pp. 350-354, 1997.
- [16] S. Perri, P. Corsonello, F. Pezzimenti, and V. Kantabutra, "Fast and energy-efficient Manchester carry-bypass adders," Proc. *Inst. Elect. Eng.—Circuits Devices Syst.*, vol. 151, no. 6, pp. 497–502, Dec. 2004.
- [17] R. A. Kumar, B. N. S. Rao, and R. P. Rao, "Design and analysis of 16-bit Full Adder using Spartan-3 FPGA," *International Journal of Advanced Research in Computer Engineering & Technology (IJARCET)*, vol. 1, no. 7, pp. 49-52, 2012.

- [18] M. Hasan, P. Biswas, M. T. I. Bilash and M. A. Z. Dipto, "Smart Home Systems: Overview and Comparative Analysis," 2018 Fourth International Conference on Research in Computational Intelligence and Communication Networks (ICRCICN), Kolkata, India, 2018, pp. 264-268.
- [19] J. P. Uyemura, "Arithmetic Circuits in CMOS VLSI," in *Introduction to VLSI Circuits and Systems*, 2nd ed, New York, NY: Wiley, 2002, pp. 443-482.
- [20] J. P. Uyemura, "Static Logic Gates," in CMOS Logic Circuit Design, 2nd ed, Norwell, MA: Kluwer, 2001, pp. 193-258.
- [21] J. P. Uyemura, "Electronic Analysis of CMOS Logic Gates," in Introduction to VLSI Circuits and Systems, 2nd edition, New York, NY: Wiley, 2002, pp. 237-292.