# Blackfin VisualDSP++

# **scmRTOS**

The Real-Time Operating System

for single-chip microcontrollers

Version 5

2003-2015

#### **General**

The port is intended to use with the software tool-chain **VisualDSP++** (**Analog Devices**).

**Blackfin** is processor that is intended to use with operating systems and has some features to support OS. This are, for example, **User** and **Supervisor** modes and dedicated software interrupt support that is a very suitable for **scmRTOS**.

In the port the **User** mode is not used and the processor is operating in **Supervisor** mode that is switched on during **Startup** code execution.

Software tool-chain **VisualDSP++** uses common stack for data and return addresses.

The recommended priority order is descending: the most priority value corresponds to the most priority process, the lower priority value, the lower process priority. I.e. pr0 is the most priority and represented by the value equal to the value of specified process number; priority value equal to 0 corresponds to the system process IdleProc. This priority order scheme is selected for the priority value computation efficiency: Blackfin processor provides the hardware instruction (signbits) that allows to determine a position of the most significant non-zero bit in the process map. The source code of the function that calculates the most priority value from process map is shown on "Listing 1 The function to get the most priority from process map".

```
inline uint8_t highest priority(TProcessMap pm)
{1}
{2}
{3}
         uint8 t pr;
{4}
         asm
{5}
{6}
              " %0.1 = signbits %1; " :
             "=d" (pr) :
"d" (pm)
{7}
{8}
{9}
         );
{10}
         return 30 - pr;
{11} }
```

Listing 1 The function to get the most priority from process map

<sup>&</sup>lt;sup>1</sup> The most in the range of given values.

In general, such priority order is suitable for any target platform that has hardware support for floating point arithmetic such as signbits.

There is the configuration example that demonstrates the using of the port shown at the end of the document.

## The object of porting

Target-specific macros, types and the other objects of porting are listed below. See **scmRTOS** documentation, chapter "The Ports" for more details.

#### **Macros**

| Name                          | Value <sup>1</sup>                          |
|-------------------------------|---------------------------------------------|
| INLINE                        | _Pragma("always_inline") inline             |
| OS_PROCESS                    | _Pragma("regs_clobbered REGS") <sup>2</sup> |
| DUMMY_INSTR()                 | asm(" nop;")                                |
| INLINE_PROCESS_CTOR           | <none></none>                               |
| SEPARATE_RETURN_STACK         | 0                                           |
| scmRTOS_CONTEXT_SWITCH_SCHEME | 1                                           |
| CONTEXT_SWITCH_HOOK_CRIT_SECT | TCritSect cs                                |

<sup>&</sup>lt;sup>1</sup> If the value of the macro is empty then a special tag <None> is used to indicate this.

 $<sup>^2</sup>$  Where REGS is defined as: "r0-r7 p0-p5 ASTAT i0-i3 b0-b3 10-13 m0-m3 1t0 1t1 1b0 1b1 1c0 1c1 a0 a1 cc"

#### Type aliases

| Name         | Value    |
|--------------|----------|
| stack_item_t | uint32_t |
| status reg t | uint16 t |

#### **User defined types**

Wrapper class for the critical sections: "Listing 2 TCritSect". There are no any nuances, all code and application are clear and transparent: in the constructor, the value of the hardware status register (which controls the interrupts) is saved and then the interrupts are disabled; in the destructor of the object the value of the status register is restored. Therefore, from the declaration of the critical section object point to end of the program block the interrupts are disabled.

Listing 2 TCritSect

Wrapper class **TISRW** is intended to simplify the code of the ISR, which uses the interprocess communication services (ICS). The source code of the class is shown on: "Listing 3 TISRW".

```
{1} class TISRW
{2} {
{3} public:
        INLINE TISRW() { isr_enter(); }
{4}
         INLINE ~TISRW() { isr exit();
{5}
{6}
{7} private:
{8}
        INLINE void isr enter()
{9}
{10}
{11}
            Kernel.ISR NestCount++;
{12}
{13}
        INLINE void isr exit()
{14}
{15}
{16}
             TCritSect cs;
{17}
            if(--Kernel.ISR NestCount) return;
{18}
{19}
            Kernel.sched isr();
{20}
{21}
{22} };
```

Listing 3 TISRW

Usage: in ISR the object of this class must be declared before the first using of any ICS and before nested interrupts enable if any.

On ISR exit, the class destructor is called. The destructor calls the scheduler which performs process rescheduling if need. I.e. if there was an event arisen in the ISR, which must be handled by the certain process, the process will be moved to ready to run state and context switch executed (if possible).

The port **Blackfin/VisuaDSP++** does not support separate stack for interrupt service routines due to disadvantages of this feature on target platforms that has no hardware support for separate ISR stack<sup>1</sup>.

Software nested interrupts management is not provided in the port because the processor has hardware **Event Controller**, that allows to map interrupts to the different priority levels.

#### System timer

There is no problem of choosing of the hardware timer for the system timer implementation because the processor has dedicated **Core Timer** intended for such

<sup>&</sup>lt;sup>1</sup> Strictly speaking, Blackfin processor supports hardware stack switch to separate ISR stack, but this switch occurs only when the processor changes the mode from User mode to the Supervisor mode, therefore this feature can not be used in the port.

demand. Since there is a lot of timer parameter settings values (timer period, CPU clock, etc.). the timer control code<sup>1</sup> is fully carried to the project (application) level. It meaningful to execute all initializing code (CPU clock, system timer settings, CPU core voltage setting, starting the timer and so on) in the function main before calling of the function os::run.

#### Software interrupt program control flow transfer

Because the processor provides support for software interrupt, the scheme with the direct program control flow transfer does not supported in the port. **Software Interrupt 1 (IVG14)** is used as the context switch software interrupt. Context switch is initiated by calling of the function:

```
// raise software interrupt
inline void raise_context_switch() { raise_intr(14); }
```

The port contains the assembler-written interrupt service routine that performs the context switch.

### The port using example

The project must have three configuration files, which contains the code that specifies used OS features and extensions:

- 1. scmRTOS config.h;
- 2. scmRTOS\_target\_cfg.h;
- 3. scmRTOS extensions.h

Source code of the configuration file<sup>2</sup> scmRTOS\_config.h is shown on "Listing 4 scmRTOS config.h".

<sup>&</sup>lt;sup>1</sup> Timer registers initialization: interrupt period, interrupt enable, start of the timer and so on.

<sup>&</sup>lt;sup>2</sup> Only meaningful code, without comments, "headers", code guards, etc.

```
typedef uint32 t timeout t;
      typedef uint fast32 t tick count t;
{2}
{3}
     #define scmRTOS_PROCESS_COUNT
                                                               3
{4}
     #define scmRTOS_SYSTIMER_NEST_INTS_ENABLE
#define scmRTOS_ISRW_TYPE
{5}
                                                               1
                                                               TISRW
     #define scmRTOS_SYSTEM_TICKS_ENABLE
{7}
                                                               1
      #define scmRTOS SYSTIMER HOOK ENABLE
      #define scmRTOS_IDLE_HOOK_ENABLE
                                                               1
{10} #define scmRTOS_IDLE_PROCESS_STACK_SIZE
{11} #define scmRTOS_PRIORITY_ORDER
                                                               768
{12} #define scmRTOS_CONTEXT_SWITCH USER HOOK ENABLE
```

Listing 4 scmRTOS\_config.h

In the file there are two aliases of built-in types defined – for the timeout variables {1} and for system tick count {2}, user processes count is specified {4}, nested interrupts in the system timer are enabled {5}, wrapper class without separate ISR stack is selected {6}, the system time support is enabled {7}, the user hooks for the system timer {8} and the system background process (IdleProc) {9} are enabled, context switch user hook is disabled {12}, the priority order is descending – pr0 is scmrtos\_process\_count, pridle – 0 {11}.

Since **Blackfin** provides the dedicated hardware features to support operating systems<sup>1</sup> there is no need in special code to cover such features by software. Configuration file scmRTOS\_target\_cfg.h only includes several header files from **VisualDSP++**, such as exception.h, pll.h, ccblkfn.h.

The rest of the configuration code is located in the function main(), where are the system timer is set up and the OS is started.

The source code of the function is shown on "Listing 5 System timer setting up and OS run".

<sup>&</sup>lt;sup>1</sup> Core timer and software interrupt.

#### Blackfin/VisualDSP++

Listing 5 System timer setting up and OS run