# MSP430/IAR

# **scmRTOS**

The Real-Time Operating System

for single-chip microcontrollers

Version 5

2003-2015

#### **General**

CPU core of the microcontroller family **MSP430** (**Texas Instruments**) has simple, harmonious architecture that allows to implement target-specific part of *scmRTOS* quite easy.

The port is intended to use with the software tool-chain **EW430** (**IAR Systems**). **EW430** uses one common stack for data and return addresses.

There is the configuration example that demonstrates the using of the port shown at the end of the document.

## The objects of porting

Target-specific macros, types and the other objects of porting are listed below. See **scmRTOS** documentation, chapter "The Ports" for more details.

#### **Macros**

| Name                  | Value <sup>1</sup>              |
|-----------------------|---------------------------------|
| INLINE                | _Pragma("inline=forced") inline |
| OS_PROCESS            | task                            |
| OS_INTERRUPT          | interrupt                       |
| DUMMY_INSTR()         | no_operation()                  |
| SYS_TIMER_CRIT_SECT() | <none></none>                   |
| SEPARATE_RETURN_STACK | 0                               |

<sup>&</sup>lt;sup>1</sup> If the value of the macro is empty then a special tag <None> is used to indicate this.

Macro ENABLE\_NESTED\_INTERRUPTS deserves consideration. The macro is defined at project level and specifies behavior of the code controlling nested interrupts. This code is different for the program control flow transfer schemes. In variant with the direct control flow transfer it is a simple interrupt enable. For the software interrupt program control flow transfer it is wrapper class mechanism used where in the constructor and destructor of the class the certain actions are performed. In particular, in the constructor there is context switch interrupt disable performed before the interrupt enabling to prevent context switch during interrupt service routine (ISR).

The macro **enable\_nested\_interrupts** is used in the system timer ISR if the nested interrupts in system timer ISR are enabled (configuration macro **scmrtos systimer nest ints enable == 1**).

#### Type aliases

| Name         | Value    |
|--------------|----------|
| stack_item_t | uint16_t |
| status_reg_t | uint16_t |

#### User defined types

Wrapper class for the critical sections: "Listing 1 TCritSect". There are no any nuances, all code and application are clear and transparent: in the constructor, the value of the hardware status register (which controls the interrupts) is saved and then the interrupts are disabled; in the destructor of the object the value of the status register is restored. Therefore, from the declaration of the critical section object point to end of the program block the interrupts are disabled.

Listing 1 TCritSect

Class TPrioMaskTable provides a conversion of the priority values to the priority tags. The class intended to improve the priority tag calculation. The class object is used by the function get\_prio\_tag(). Class definition is shown on "Listing 2 TPrioMaskTable".

```
struct TPrioMaskTable
{1}
{2}
         TPrioMaskTable()
{3}
{4}
{5}
             TProcessMap pm = 0x01;
             for(uint fast8 t i = 0; i < sizeof(Table); i++)</pre>
{6}
{7}
{8}
                 Table[i] = pm;
                 pm <<= 1;
{9}
{10}
{11}
         }
{12}
{13}
         TProcessMap Table[scmRTOS PROCESS COUNT+1];
{14} };
```

Listing 2 TPrioMaskTable

Wrapper class **TISRW** is intended to simplify the code of ISR, which uses interprocess communication services (ICS). The source code of the class is shown on: "Listing 3 TISRW".

```
{1} class TISRW
{2} {
{3} public:
         INLINE TISRW() { isr_enter(); }
{ 4 }
         INLINE ~TISRW() { isr exit();
{5}
{6}
{7} private:
{8}
        //----
         INLINE void isr enter()
{9}
{10}
{11}
            Kernel.ISR NestCount++;
{12}
{13}
        INLINE void isr exit()
{14}
{15}
{16}
            disable interrupts();
            if(--Kernel.ISR NestCount) return;
{17}
            Kernel.sched_isr();
{18}
{19}
{20}
{21} };
```

Listing 3 TISRW

Usage: in the ISR the object of this class must be declared before the first using of any ICS and before nested interrupts enable if any.

On ISR exit, the class destructor is called. The destructor calls the scheduler which performs process rescheduling if need. I.e. if there was an event arisen in ISR, which must be handled by the certain process, the process will be moved to ready to run state and context switch will be performed (if possible).

The port MSP430/IAR supports separate ISR stack. If this feature enabled, on ISR enter, the stack pointer is switched to separate memory area (used as ISR stack). Such approach saves the process stacks space because in this case it is no need to reserve memory in the process stacks for interrupt code execution. ISR stack utilizes the memory which was used as stack before the OS start.

To provide this capability the port offers a specialized version of the wrapper class **TISRW\_SS**. In the class constructor processor stack pointer is switched to ISR stack and in the destructor processor stack pointer is switched back to the stack of the interrupted process. This stack switching requires manipulations with the hardware stack pointer of the processor, which can be carried out only at assembler level or by using of special compiler extensions. Software tool-chain **EW430** provides such extensions as *intrinsic* functions.



NOTE. Since MSP430 does not support hardware switch to separate ISR stack and does not have hardware nested interrupt controller, it is <u>strongly recommended to avoid</u> the using of both the stack pointer switch to separate ISR stack and the enabling of nested interrupts. The reasons of the recommendation are described in details in <u>scmRTOS</u> documentation, chapter "Kernel", paragraph "Interrupts".

#### **System timer**

Managing of the processor's hardware timer that is selected as system timer is moved to the user project level. The port contains only interrupt service routine of the hardware timer, which is selected as the system timer.

What timer is selected as system timer exactly is defined in one of the configuration files of the user project. This is made by macro definition that specifies interrupt vector address of the selected hardware timer. The timer control code<sup>1</sup> is fully carried to the project (application) level.

#### Software interrupt program control flow transfer

This control flow transfer scheme requires an interrupt source for the context switching and all accompanying stuff, including the function <code>raise\_context\_switch()</code>. Because MSP430 does not have the dedicated software interrupt for the context switching, then the interrupt source of any unused peripheral can be used for this purpose. All this code is referred to the application level. In particular, one of the RTOS configuration file contains the interrupt vector address specification and the context switch interrupt function definition.

The port contains assembler-written interrupt service routine which performs context switch.

<sup>&</sup>lt;sup>1</sup> Timer registers initialization: interrupt period, interrupt enable, start of the timer and so on.

## The port using example

The project must have three configuration files which contains the code that specifies the used OS features and extensions:

- 1. scmRTOS\_config.h;
- 2. scmRTOS\_target\_cfg.h;
- 3. scmRTOS\_extensions.h

Source code of the configuration file<sup>1</sup> scmRTOS\_config.h is shown on "Listing 4 scmRTOS config.h".

```
#ifndef
                IAR SYSTEMS ASM
     typedef uint16 t
{2}
                            timeout t;
{3}
     typedef uint fast32 t tick count t;
     #endif // IAR SYSTEMS ASM
{5}
{6}
     #include <msp430.h>
{7}
     #define scmRTOS PROCESS COUNT
{8}
     #define scmRTOS SYSTIMER NEST INTS ENABLE
{10} #define scmRTOS ISRW TYPE
                                                               TISRW
{11} #define scmRTOS_SYSTEM_TICKS_ENABLE
{12} #define scmRTOS_SYSTIMER_HOOK_ENABLE
{13} #define scmRTOS_IDLE_HOOK_ENABLE
{14} #define scmRTOS IDLE PROCESS STACK SIZE
                                                               200
{15} #define scmRTOS CONTEXT SWITCH SCHEME
                                                               1
{16} #define scmRTOS_PRIORITY_ORDER
                                                               0
{17} #define scmRTOS CONTEXT SWITCH USER HOOK ENABLE
```

Listing 4 scmRTOS config.h

In the file there are two aliases of built-in types defined – for the timeout variables {2} and for the system tick count {3}, user process count is specified {8}, nested interrupts in the system timer are enabled {9}, wrapper class without separate ISR stack is selected {10}, the system time support is enabled {11}, the user hooks for the system timer and the system background process (IdleProc) are enabled {12},{13}, context switch user hook is disabled {17}, software interrupt program control flow transfer scheme is selected {15}, the priority order is default – pr0 is 0, pr1 – 1 and so on {16}.

Configuration file scmRTOS\_target\_cfg.h contains the code that depends on the user project demands. The source code of the file is shown on "Listing 5 scmRTOS target cfg.h".

8

<sup>&</sup>lt;sup>1</sup> Only meaningful code, without comments, "headers", code guards, etc.

```
{1} #define CONTEXT SWITCH ISR VECTOR COMPARATORA VECTOR
{2} #define SYSTEM TIMER VECTOR
                                        WDT VECTOR
{3}
{4} #define LOCK_SYSTEM TIMER()
                                     ( IE1 &= \sim 0 \times 01 )
{5} #define UNLOCK SYSTEM TIMER() ( IE1 |= 0x01 )
{6}
{7} namespace OS
{8}
{9}
{10} #if scmRTOS_CONTEXT_SWITCH_SCHEME == 1
{11}
        // set flag and enable interrupt
        INLINE void raise context switch() { CACTL1 |= 0x03; }
{12}
{13}
{14}
        class TNestedISRW
{15}
{16}
        public:
            TNestedISRW() : State(CACTL1) { CACTL1 &= ~0x03; enable interrupt(); }
{17}
            ~TNestedISRW() { disable interrupt(); CACTL1 = State; }
{18}
{19}
{20}
        private:
{21}
            uint8_t State;
{22}
        #define ENABLE NESTED INTERRUPTS() OS::TNestedISRW NestedISRW
{23}
{24} #else
        #define ENABLE NESTED_INTERRUPTS() __enable_interrupt()
{25}
{26} #endif // scmRTOS_CONTEXT_SWITCH_SCHEME
```

Listing 5 scmRTOS\_target\_cfg.h

There are two interrupt vector addresses specified – for the system timer interrupt {2} and for the context switch interrupt {1}. In fact, this is the hardware selection to implement system features of the OS. As seen, the analog comparator interrupt is used for the context switch interrupt source and watch dog timer is used to support the system timer.

Then two macros that control the system timer interrupt are defined {4}, {5}. The function raise\_context\_switch() {12} activates the corresponding interrupt. The function is needed for the software interrupt program control flow transfer scheme.

For the nested interrupts support there is the macro **ENABLE\_NESTED\_INTERRUPTS()** defined. The macro is different for the program control flow transfer schemes and has two definitions: for the direct scheme {25} and for the software interrupt scheme {23}. In case of the software interrupt program control flow transfer it is quite unsafe to enable nested interrupts by simple interrupt enabling because

¹ Unfortunately, **MSP430** does not provide a dedicated software interrupt for the context switch, therefore the user has to use interrupt source of any unused peripheral – the analog comparator in this example. Any peripheral can be used for this purpose on condition that the peripheral's interrupt can be activated by software. The corresponding function <code>raise\_context\_switch()</code> must be defined to agree the interrupt source. The peripheral selection is greatly depends on the resources availability, application requirements and the user preferences, therefore the selection is moved to the project level.

<sup>&</sup>lt;sup>2</sup> Used in time interval mode.

this can lead context switch interrupt entering from ISR and cause system fault. Therefore, the context switch interrupt must be locked before the nested interrupt enable. On ISR exit, software interrupt control resources must be restored. To automate and simplify this actions the well known wrapper class pattern is used {23}, {14}-{22}.

The rest of the configuration code is located in the function main(), where are the system timer is set up and the OS is started.

The source code of the function is shown on "Listing 6 System timer setting up and OS run".

```
//
{3}
     //
           System Timer start
{4}
     //
{5}
           WatchDog Timer is used as System Timer.
{6}
           WatchDog Mode: Interval Timer Mode
{7}
           Enable Watchdog timer interrupts
{9}
\{10\} WDTCTL = ( (0x5a << 8) + WDTTMSEL + WDTCNTCL + WDTISO);
           | = 0x01;
{11} IE1
{12}
{13} OS::run();
```

Listing 6 System timer setting up and OS run